Philips Manuals

PHILIPS 74ABT16823A Electronic component

The 74ABT16823A 18-bit bus interface register is designed to eliminate the extra packages required to buffer existing registers and provide extra data width for wider data/address paths of buses carrying parity. The 74ABT16823A has two 9-bit wide buffered registers with Clock Enable (nCE) and Master Reset (nMR) which are ideal for parity bus interfacing in high microprogrammed systems.

File format: PDF Size:164 KB

PHILIPS 74ABT245 Electronic component

The 74ABT245 high-performance BiCMOS device combines low static and dynamic power dissipation with high speed and high output drive. The 74ABT245 device is an octal transceiver featuring non-inverting 3-State bus compatible outputs in both send and receive directions. The control function implementation minimizes external timing requirements. The device features an Output Enable (OE) input for easy cascading and a Direction (DIR) input for direction control.

File format: PDF Size:150 KB

PHILIPS 74ABT240 Electronic component

The 74ABT240 high-performance BiCMOS device combines low static and dynamic power dissipation with high speed and high output drive. The 74ABT240 device is an octal inverting buffer that is ideal for driving bus lines. The device features two Output Enables (1OE, 2OE), each controlling four of the 3-State outputs.

File format: PDF Size:85 KB

PHILIPS 74ALVC162836A Electronic component

The 74ALVC162836A is an 20-bit universal bus driver. Data flow is controlled by output enable (OE), latch enable (LE) and clock inputs (CP). When LE is HIGH, the A to Y data flow is transparent. When LE is HIGH and CP is held at LOW or HIGH, the data is latched; on the LOW to HIGH transient of CP the A-data is stored in the latch/flip-flop. The 74ALVC162836A is designed with 30 _series resistors in both HIGH or LOW output stages.

File format: PDF Size:125 KB

PHILIPS 74ALVCH16500 transceiver

The 74ALVCH16500 is a high-performance CMOS product. This device is an 18-bit universal transceiver featuring non-inverting 3-State bus compatible outputs in both send and receive directions. Data flow in each direction is controlled by output enable (OEAB and OEBA), latch enable (LEAB and LEBA), and clock (CPAB and CPBA) inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is High. When LEAB is Low, the A data is latched if CPAB is held at a High or Low log

File format: PDF Size:130 KB

PHILIPS 74ABT2245 transceiver

The 74HC2G86; 74HCT2G86 is a dual 2-input EXCLUSIVE-OR gate. Inputs include clamp diodes that enable the use of current limiting resistors to interface inputs to voltages in excess of VCC.

File format: PDF Size:162 KB

PHILIPS 74ABT2244 Electronic component

The 74ABT2244 high-performance BiCMOS device combines low static and dynamic power dissipation with high speed. The 74ABT2244 device is an octal buffer that is ideal for driving bus lines. The device features two Output Enables (1OE, 2OE), each controlling four of the 3-State outputs. The 74ABT2244 is designed with 30W series resistance in both the High and Low states of the output. This design reduces line noise in applications such as memory address drivers, clock drivers and bus recei

File format: PDF Size:144 KB

PHILIPS 74ABT640 transceiver

The 74ABT640 high-performance BiCMOS device combines low static and dynamic power dissipation with high speed and high output drive. The 74ABT640 device is an octal transceiver featuring inverting 3-State bus compatible outputs in both send and receive directions. The control function implementation minimizes external timing requirements. The device features an Output Enable (OE) input for easy cascading and a Direction (DIR) input for direction control.

File format: PDF Size:144 KB

PHILIPS 74ALVCH16600 transceiver

The 74ALVCH16600 is an 18-bit universal transceiver featuring non-inverting 3-State bus compatible outputs in both send and receive directions. Data flow in each direction is controlled by output enable (OEAB and OEBA), latch enable (LEAB and LEBA), and clock (CPAB and CPBA) inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is High. When LEAB is Low, the A data is latched if CPAB is held at a High or Low logic level. If LEAB is Low, the A-bus data is stor

File format: PDF Size:130 KB

PHILIPS 74ALVC162835A Electronic component

The 74ALVC162835A is an 18-bit universal bus driver. Data flow is controlled by output enable (OE), latch enable (LE) and clock inputs (CP). When LE is HIGH, the A to Y data flow is transparent. When LE is LOW and CP is held at LOW or HIGH, the data is latched; on the LOW to HIGH transient of CP the A-data is stored in the latch/flip-flop.

File format: PDF Size:124 KB

NXP 74AVCM162836 Register

The 74AVCM162836 is a 20-bit universal bus driver. Data flow is controlled by output enable (OE), latch enable (LE) and clock inputs (CP).

File format: PDF Size:129 KB

NXP 74F242_243 transceiver

For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type. All typical values are at VCC = 5V, Tamb = 25

File format: PDF Size:124 KB

NXP 74F299 storage register

The 74F299 is an 8-bit universal shift/storage register with 3-State outputs. Four modes of operation are possible: Hold (store), shift left, shift right and parallel load. The parallel load inputs and flip-flop outputs are multiplexed to reduce the total number of package pins. Additional outputs are provided for flip-flops Q0 and Q7 to allow easy serial cascading. A separate active-LOW Master Reset is used to reset the register.

File format: PDF Size:189 KB

NXP 74F573_574 transparent

The 74F573 is an octal transparent latch coupled to eight 3-State output buffers. The two sections of the device are controlled independently by Enable (E) and Output Enable (OE) control gates.

File format: PDF Size:146 KB

NXP 74AVCM162834 Register

The 74AVCM162834 is an 18-bit universal bus driver. Data flow is controlled by output enable (OE), latch enable (LE) and clock inputs (CP).

File format: PDF Size:127 KB

NXP 74AVC16334A Register

The 74AVC16334A is a 16-bit universal bus driver. Data flow is controlled by output enable (OE), latch enable (LE) and clock inputs (CP).

File format: PDF Size:129 KB

NXP 74AVC16836A Register

The 74AVC16836A is a 20-bit universal bus driver. Data flow is controlled by output enable (OE), latch enable (LE) and clock inputs (CP).

File format: PDF Size:147 KB

NXP 74AVC16835A Register

The 74AVC16835A is a 18-bit universal bus driver. Data flow is controlled by output enable (OE), latch enable (LE) and clock inputs (CP).

File format: PDF Size:148 KB

PHILIPS SC16C554 SC16C554D UART

The SC16C554/554D is a 4-channel Universal Asynchronous Receiver and Transmitter (QUART) used for serial data communications. Its principal function is to convert parallel data into serial data and vice versa. The UART can handle serial data rates up to 5 Mbit/s. It comes with an Intel or Motorola interface.

File format: PDF Size:292 KB

PHILIPS 74HC573 74HCT573 CMOS

The 74HC573; 74HCT573 is a high-speed Si-gate CMOS device and is pin compatible with Low-power Schottky TTL (LSTTL). The 74HC573; 74HCT573 has octal D-type transparent latches featuring separate D-type,inputs for each latch and 3-state true outputs for bus oriented applications. A latch enable(LE) input and an output enable (OE) input are common to all latches.

File format: PDF Size:161 KB

Brands



Products