MOTOROLA Manuals (Industrial)

MOTOROLA PowerPC 603e RISC Microprocessor Family: PID6-603e (Stretch) Part Number Speci cations handbook

This document describes a new product under development by Motorola, namely the PowerPC 603e microprocessor. It provides information on changes to recommended operating conditions and electrical specifications, as well as listing the differences between this product and the general specifications.

File format: PDF Size:106 KB

MOTOROLA Advance Information PowerPC 603e RISC Microprocessor Family: PID6-603e Hardware Speci cations handbook(1)

This document contains information on a new product under development by Motorola. It is a product based on the PowerPC 603e RISC microprocessor. The document provides hardware specifications and information on different implementations of the product.

File format: PDF Size:387 KB

MOTOROLA IBM Advance Information PowerPC 603e RISC Microprocessor Technical Summary handbook

This document provides an overview of a new product developed by Motorola and IBM, introducing the features and characteristics of the PowerPC 603e microprocessor, as well as its compliance with the PowerPC architecture specification.

File format: PDF Size:141 KB

MOTOROLA MPC561/MPC562 MPC563/MPC564 RISC MCU Including Peripheral Pin Multiplexing with Flash Code Compression Options handbook

This document provides information about the Motorola MPC561/MPC562 / MPC563/MPC564 RISC MCU, including its high performance CPU system, on-chip watchpoints and breakpoints, program flow tracking, background debug mode, etc.

File format: PDF Size:120 KB

MOTOROLA MPC555PB/D Rev. 3 2/2003 MPC555 Product Brief handbook

This document introduces the features and characteristics of the MPC555 microcontroller, including the major modular components and major functions.

File format: PDF Size:83 KB

MOTOROLA MPC5200/D Rev. 2 5/2004 MPC5200 Hardware Specifications handbook

This document is about MPC5200 hardware specifications, mainly introduces the features of MPC5200, including processor core, memory controller, external bus interface and so on.

File format: PDF Size:928 KB

MOTOROLA MPC2605 Product Preview Integrated Secondary Cache for PowerPC Microprocessors handbook

MPC2605 is a single chip, 256KB integrated look-aside cache with copy-back capability designed for PowerPC applications (MPC603 and MPC604). Using 0.38µm technology along with standard cell logic technology, the MPC2605 integrates data, tag, host interface, and least recently used (LRU) memory with a cache controller to provide a 256KB, 512KB, or 1 MB Level 2 cache with one, two, or four chips on a 64-bit PowerPC bus.

File format: PDF Size:296 KB

MOTOROLA MPC2105C MPC2106C Manual

The MPC2105C and MPC2106C are designed to provide burstable, high performance L2 cache for the PowerPC 60x microprocessor family in conformance with the PowerPC Reference Platform (PReP) and the PowerPC Common Hardware Reference Platform (CHRP) specifications.

File format: PDF Size:235 KB

MOTOROLA MPC2105A MPC2106A MPC2105B MPC2106B Manual

This is the MPC2105A/B and MPC2106A/B Fast SRAM 512KB and 1MB BurstRAM Secondary Cache Modules for PowerPC PReP/CHRP Platforms.

File format: PDF Size:251 KB

MOTOROLA MPC2104P MPC2105P Manual

MOTOROLA FAST SRAM is a 256KB/512KB BurstRAM secondary cache module specifically designed for the PowerPC 60x microprocessor family in compliance with the PowerPC Reference Platform (PReP) and the PowerPC Common Hardware Reference Platform (CHRP) specifications.

File format: PDF Size:163 KB

MOTOROLA MPC2104 MPC2105 MPC2106 MPC2107 Manual

The MPC2104/5/6/7 are designed to provide burstable, high performance L2 cache for the PowerPC 60x microprocessor family in conformance with the PowerPC Reference Platform (PReP) and the PowerPC Common Hardware Reference Platform (CHRP) specifications. These products utilize synchronous or asynchronous data RAMs. The MPC2104, MPC2105, and MPC2106 utilize synchronous BurstRAMs. The modules are configured as 32K x 72, 64K x 72, and 128K x 72 bits in a 182 (91 x 2) pin DIMM format. The MPC2104 uses four of Motorola’s 5 V 32K x 18; the MPC2105 uses four of the 5 V 64K x 18; the MPC2106 uses eight of the 5 V 64K x 18. For tag bits, a 5 V cache tag RAM configured as 16K x 12 for tag field plus 16K x 2 for valid and dirty status bits is used. Bursts can be initiated with the ADS signal. Subsequent burst addresses are generated internal to the BurstRAM by the CNTEN signal. Write cycles are internally self timed and are initiated by the rising edge of the clock (CLKx) inputs. Eight write enables are provided for byte write control. The MPC2107 utilizes asynchronous data RAMs. The module is configured as 32K x 64 in the same 182 pin DIMM format. Again, 5 V cache tag RAMs configured as 16K x 12 for tag field plus 16K x 2 for valid and dirty status bits are used. Burst capability is provided in that two burst addresses bypass the addr

File format: PDF Size:235 KB

MOTOROLA MPC2004 MPC2005 Manual

File format: PDF Size:0 KB

MOTOROLA MPC2002 MPC2003 Manual

MPC2002 and MPC2003 are Motorola's 256KB and 512KB BurstRAM secondary cache modules for PowerPC systems. The modules are configured as 32K x 72 and 64K x 72 bits in a 136-pin dual read single inline memory module (DIMM). The module uses four of Motorola's MCM67M518 or MCM67M618 BiCMOS BurstRAMs. Bursts can be initiated with either transfer start processor (TSP) or transfer start controller (TSC). Subsequent burst addresses are generated internal to the BurstRAM by the burst address advance (BAA) pin. Write cycles are internally self-timed and are initiated by the rising edge of the clock (K) input. Eight write enables are provided for byte write control. The cache family is designed to interface with the PowerPC 60x bus and requires external tag. PD0-PD2 are reserved for density and speed identification.

File format: PDF Size:239 KB

MOTOROLA MPC2001 Manual

The MPC2001 is a 256KB asynchronous secondary cache module from Motorola that is designed for PowerPC 60x processors. The module is configured as 32K x 64 bits in a 136 pin dual readout single inline memory module (DIMM). The module uses eight of Motorola's MCM6206 CMOS RAMs. Eight write enables are provided for byte write control. The cache is designed to interface with the PowerPC 60x bus and requires external tag. PD0 – PD2 are reserved for density and speed identification. The cache is plug and pin compatible with Motorola's MPC2002 and MPC2003 BurstRAM synchronous cache modules.

File format: PDF Size:90 KB

MOTOROLA MPC180LMB Security Processor User Manual

This document is the user manual for the MPC180LMB Security Processor, providing information on the features and characteristics of the product.

File format: PDF Size:291 KB

MOTOROLA MPC180TS/D Rev. 0.1 2/2003 handbook

The MPC180 is a security processor with flexible and powerful features, suitable for various networking systems. It can off-load computationally intensive security functions such as key generation and exchange, authentication, and bulk data encryption. The MPC180 is optimized to process all of the algorithms associated with IPSec, IKE, WTLS/WAP, and SSL/TLS.

File format: PDF Size:33 KB

MOTOROLA 17550 Quad H-Bridge Micromotor Driver with DC/DC Boost Converter handbook

This document introduces a quad H-bridge micromotor driver named MPC17550, which features a DC/DC boost converter and independent control. It is suitable for portable electronic devices powered by two to four cell NiCd/NiMH batteries and can drive tiny bipolar stepper motors and/or brush DC motors. It has a low current-drain standby mode and PWM control capability.

File format: PDF Size:419 KB

MOTOROLA 17529 0.7 A Dual H-Bridge Motor Driver with 3.0V/5.0V Compatible Logic I/O handbook

The 17529 is a monolithic dual H-Bridge power IC ideal for portable electronic applications containing bipolar step motors and/or brush DC-motors (e.g., cameras and disk drive head positioners).

File format: PDF Size:388 KB

MOTOROLA 17517 1.0 A 6.8 V Dual Motor Driver IC handbook

This document from MOTOROLA Semiconductor provides information on a new product, the 17517 dual motor driver IC, which is designed for controlling small DC motors and solenoids in portable electronic applications. The IC can operate efficiently with low voltage and is easily interfaced with low-cost MCUs via parallel logic. It supports two-motor operation or motor plus solenoid operation with synchronous rectification.

File format: PDF Size:425 KB

Brands



Products