### TLE4275-Q1 5-V LOW-DROPOUT VOLTAGE REGULATOR

SLVS647-AUGUST 2006

#### **FEATURES**

www.ti.com

- Qualified for Automotive Applications
- Output Voltage 5 V ± 2%
- Very Low Current Consumption
- Power-On and Undervoltage Reset
- Reset Low-Level Output Voltage < 1 V</li>
- Very Low Dropout Voltage
- Short-Circuit Proof
- Reverse-Polarity Proof
- ESD Protection > 6 kV

# KTT PACKAGE (TOP VIEW) 5 OUT 4 DELAY 3 GND 2 RESET 1 IN

#### **DESCRIPTION/ORDERING INFORMATION**

The TLE4275 is a monolithic integrated low-dropout voltage regulator offered in a 5-pin TO package. An input voltage up to 45 V is regulated to  $V_{OUT} = 5$  V (typ). The device can drive loads up to 450 mA and is short-circuit proof. At overtemperature, the TLE4275 is turned off by the incorporated temperature protection. A reset signal is generated for an output voltage,  $V_{OUT,rt}$ , of 4.65 V (typ). The reset delay time can be programmed by the external delay capacitor.

The input capacitor,  $C_{IN}$ , compensates for line fluctuation. Using a resistor of approximately 1  $\Omega$ , in series with  $C_{IN}$ , dampens the oscillation of input inductivity and input capacitance. The output capacitor,  $C_{OUT}$ , stabilizes the regulation circuit. Stability is specified at  $C_{OUT} \ge 22 \mu F$  and ESR  $\le 5 \Omega$ , within the operating temperature range.

The control amplifier compares a reference voltage to a voltage that is proportional to the output voltage and drives the base of the series transistor via a buffer. Saturation control as a function of the load current prevents any oversaturation of the power element. The device also incorporates a number of internal circuits for protection against:

- Overload
- Overtemperature
- Reverse polarity

#### **ORDERING INFORMATION**

| T <sub>J</sub> | PACKAGE <sup>(1)</sup> |             | ORDERABLE PART NUMBER | TOP-SIDE MARKING |  |
|----------------|------------------------|-------------|-----------------------|------------------|--|
| -40°C to 150°C | TO-263 – KTT           | Reel of 500 | TLE4275QKTTRQ1        | TLE4275Q1        |  |

 Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

#### **TERMINAL FUNCTIONS**

| NO. | NAME  | DESCRIPTION                                                                              |
|-----|-------|------------------------------------------------------------------------------------------|
| 1   | IN    | Input. Connect to ground as close to device as possible, through a ceramic capacitor.    |
| 2   | RESET | Reset output. Open-collector output.                                                     |
| 3   | GND   | Ground. Internally connected to heatsink.                                                |
| 4   | DELAY | Reset delay. Connect to ground with a capacitor to set delay time.                       |
| 5   | OUT   | Output. Connect to ground with $\geq$ 22- $\mu$ F capacitor, ESR < 5 $\Omega$ at 10 kHz. |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### **FUNCTIONAL BLOCK DIAGRAM**



### Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                                                   |       | MIN  | I MAX | UNIT |  |
|------------------|-------------------------------------------------------------------|-------|------|-------|------|--|
| V                | Input voltage range (2)                                           | IN    | -42  | 2 45  | V    |  |
| VI               | Input voltage range (2)                                           | DELAY | -0.3 | 3 7   | V    |  |
| V                | Output valtage range                                              | OUT   | -1   | 16    | V    |  |
| Vo               | Output voltage range                                              | RESET | -0.3 | 3 25  | V    |  |
| I                | Input current                                                     | DELAY |      | ±2    | mA   |  |
| Io               | Output current                                                    | RESET |      | ±5    | mA   |  |
| $\theta_{JA}$    | Package thermal impedance, junction to free air <sup>(3)(4)</sup> |       |      | 21.5  | °C/W |  |
| $T_{J}$          | Operating junction temperature range                              |       |      | 150   | °C   |  |
| T <sub>stg</sub> | Storage temperature range                                         |       | -65  | 150   | °C   |  |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to the network ground terminal.

(4) The package thermal impedance is calculated in accordance with JESD 51-7.

### **Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|       |                      | MIN | MAX | UNIT |
|-------|----------------------|-----|-----|------|
| VI    | Input voltage        | 5.5 | 42  | V    |
| $T_J$ | Junction temperature | -40 | 150 | °C   |

<sup>(3)</sup> Maximum power dissipation is a function of  $T_J(max)$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_J(max) - T_A)/\theta_{JA}$ . Operating at the absolute maximum  $T_J$  of 150°C can affect reliability.



### **Electrical Characteristics**

over recommended operating free-air temperature range,  $V_I = 13.5 \text{ V}$ ,  $T_J = -40 ^{\circ}\text{C}$  to  $150 ^{\circ}\text{C}$  (unless otherwise noted) (see Figure 1)

| PARAMETER                       |                                  | TEST CONDITIONS                                  |                                          | MIN | TYP  | MAX | UNIT |
|---------------------------------|----------------------------------|--------------------------------------------------|------------------------------------------|-----|------|-----|------|
| V                               | Output voltage                   | $I_O = 5$ mA to 400 mA, $V_I = 6$ V to 28 V      |                                          | 4.9 | 5    | 5.1 | V    |
| Vo                              | Output voltage                   | $I_0 = 5 \text{ mA to}$                          | $^{\circ}$ 200 mA, $V_{I}$ = 6 V to 40 V | 4.9 | 5    | 5.1 | V    |
| Io                              | Output current limit             |                                                  |                                          | 450 | 700  |     | mA   |
|                                 |                                  | 1 1                                              | $T_J = 25^{\circ}C$                      |     | 150  | 200 | ^    |
|                                 | Current consumption              | $I_O = 1 \text{ mA}$                             | T <sub>J</sub> ≤ 85°C                    |     | 150  | 220 | μΑ   |
| I <sub>q</sub>                  | $I_q = I_I - I_O$                | $I_{O} = 250 \text{ m/s}$                        | 4                                        |     | 5    | 10  | mA   |
|                                 |                                  | $I_{O} = 400 \text{ m/s}$                        | 4                                        |     | 12   | 22  |      |
| $V_{do}$                        | Dropout voltage <sup>(1)</sup>   | $I_{O} = 300 \text{ mA}, V_{do} = V_{I} - V_{O}$ |                                          |     | 250  | 500 | mV   |
|                                 | Load regulation                  | $I_O = 5 \text{ mA to}$                          | o 400 mA                                 |     | 15   | 30  | mV   |
|                                 | Line regulation                  | $\Delta V_I = 8 \text{ V to}$                    | 32 V, I <sub>O</sub> = 5 mA              | -15 | 5    | 15  | mV   |
| PSSR                            | Power-supply ripple rejection    | $f_r = 100 \text{ Hz}, V_r = 0.5 V_{pp}$         |                                          |     | 60   |     | dB   |
| $\frac{\Delta V_{O}}{\Delta T}$ | Temperature output-voltage drift |                                                  |                                          |     | 0.5  |     | mV/K |
| $V_{O,rt}$                      | RESET switching threshold        |                                                  |                                          | 4.5 | 4.65 | 4.8 | V    |
| $V_{ROL}$                       | RESET output low voltage         | $R_{ext} \ge 5 k\Omega$ ,                        | V <sub>O</sub> > 1 V                     |     | 0.2  | 0.4 | V    |
| I <sub>ROH</sub>                | RESET output leakage current     | V <sub>ROH</sub> = 5 V                           |                                          |     | 0    | 10  | μΑ   |
| $I_{D,c}$                       | RESET charging current           | V <sub>D</sub> = 1 V                             |                                          | 3   | 5.5  | 9   | μΑ   |
| $V_{DU}$                        | RESET upper timing threshold     |                                                  |                                          | 1.5 | 1.8  | 2.2 | V    |
| $V_{DRL}$                       | RESET lower timing threshold     |                                                  |                                          | 0.2 | 0.4  | 0.7 | V    |

<sup>(1)</sup> Measured when the output voltage  $V_O$  has dropped 100 mV from the nominal value obtained at  $V_I$  = 13.5 V

### **Switching Characteristics**

over operating free-air temperature range (unless otherwise noted) (see Figure 2)

|                 | PARAMETER           | TEST CONDITIONS        | MIN | TYP | MAX | UNIT |
|-----------------|---------------------|------------------------|-----|-----|-----|------|
| t <sub>rd</sub> | RESET delay time    | $C_D = 47 \text{ nF}$  | 10  | 16  | 22  | ms   |
| t <sub>rr</sub> | RESET reaction time | C <sub>D</sub> = 47 nF |     | 0.5 | 2   | μs   |



### **TYPICAL CHARACTERISTICS**

### OUTPUT VOLTAGE vs JUNCTION TEMPERATURE



### OUTPUT VOLTAGE vs JUNCTION TEMPERATURE



#### OUTPUT VOLTAGE vs INPUT VOLTAGE



## OUTPUT CURRENT vs JUNCTION TEMPERATURE





### **TYPICAL CHARACTERISTICS (continued)**

# OUTPUT CURRENT vs INPUT VOLTAGE



# CURRENT CONSUMPTION vs OUTPUT CURRENT



## CURRENT CONSUMPTION vs OUTPUT CURRENT



### DROPOUT VOLTAGE vs OUTPUT CURRENT





### **TYPICAL CHARACTERISTICS (continued)**

### CHARGE CURRENT vs JUNCTION TEMPERATURE



# DELAY SWITCHING THRESHOLD vs JUNCTION TEMPERATURE



## POWER-SUPPLY RIPPLE REJECTION vs FREQUENCY



# POWER-SUPPLY RIPPLE REJECTION vs FREQUENCY





### **TYPICAL CHARACTERISTICS (continued)**

# POWER-SUPPLY RIPPLE REJECTION VS FREQUENCY





### PARAMETER MEASUREMENT INFORMATION



Figure 1. Test Circuit



Figure 2. Reset Timing





i.com 12-Sep-2006

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package<br>Type  | Package<br>Drawing | Pins Pa | ickage<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp (3)   |
|------------------|------------|------------------|--------------------|---------|---------------|---------------------------|------------------|---------------------|
| TLE4275QKTTRQ1   | ACTIVE     | DDPAK/<br>TO-263 | KTT                | 5       | 500           | Green (RoHS & no Sb/Br)   | CU SN            | Level-3-245C-1 WEEK |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### KTT (R-PSFM-G5)

### PLASTIC FLANGE-MOUNT PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash or protrusion not to exceed 0.005 (0,13) per side.
- Falls within JEDEC TO-263 variation BA, except minimum lead thickness, maximum seating height, and minimum body length.



KTT (R-PSFM-G5)



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-SM-782 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release.

  Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.
- F. This package is designed to be soldered to a thermal pad on the board. Refer to the Product Datasheet for specific thermal information, via requirements, and recommended thermal pad size. For thermal pad sizes larger than shown a solder mask defined pad is recommended in order to maintain the solderable pad geometry while increasing copper area.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products           |                        | Applications       |                           |
|--------------------|------------------------|--------------------|---------------------------|
| Amplifiers         | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters    | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP                | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface          | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic              | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt         | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers   | microcontroller.ti.com | Security           | www.ti.com/security       |
| Low Power Wireless | www.ti.com/lpw         | Telephony          | www.ti.com/telephony      |
|                    |                        | Video & Imaging    | www.ti.com/video          |
|                    |                        | Wireless           | www.ti.com/wireless       |
|                    |                        |                    |                           |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2006, Texas Instruments Incorporated