## 

### 2-Wire-Interfaced, 2.5V to 5.5V, 20-Port or 28-Port I/O Expander

### **General Description**

The MAX7300 compact, serial-interfaced, I/O expansion peripheral provides microprocessors with up to 28 ports. Each port is individually user configurable to either a logic input or logic output.

Each port can be configured as either a push-pull logic output capable of sinking 10mA and sourcing 4.5mA, or a Schmitt logic input with optional internal pullup. Seven ports feature configurable transition detection logic, which generates an interrupt upon change of port logic level. The MAX7300 is controlled through an I<sup>2</sup>C™-compatible 2-wire serial interface, and uses four-level logic to allow 16 I<sup>2</sup>C addresses from only two select pins.

The MAX7300AAX and MAX7300AGL have 28 ports and are available in 36-pin SSOP and 40-pin QFN packages, respectively. The MAX7300AAI and MAX7300ANI have 20 ports and are available in 28-pin SSOP and 28pin DIP packages, respectively.

### **Applications**

White Goods Automotive

Industrial Controllers System Monitoring

#### Features

- ♦ 400kbps I<sup>2</sup>C-Compatible Serial Interface
- ♦ 2.5V to 5.5V Operation
- ♦ -40°C to +125°C Temperature Range
- ♦ 20 or 28 I/O Ports, Each Configurable as **Push-Pull Logic Output Schmitt Logic Input** Schmitt Logic Input with Internal Pullup
- ♦ 11µA (max) Shutdown Current
- ♦ Logic Transition Detection for Seven I/O Ports

### Ordering Information

| PART       | TEMP RANGE      | PIN-PACKAGE |
|------------|-----------------|-------------|
| MAX7300ANI | -40°C to +125°C | 28 DIP      |
| MAX7300AAI | -40°C to +125°C | 28 SSOP     |
| MAX7300AAX | -40°C to +125°C | 36 SSOP     |
| MAX7300AGL | -40°C to +125°C | 40 QFN      |

### Typical Operating Circuit



I<sup>2</sup>C is a trademark of Philips Corp.



MIXIM

Maxim Integrated Products 1

#### **ABSOLUTE MAXIMUM RATINGS**

| Voltage (with respect to GND)                                    |
|------------------------------------------------------------------|
| V+0.3V to +6\                                                    |
| SCL, SDA, AD0, AD10.3V to +6V                                    |
| All Other Pins0.3V to (V+ + 0.3V                                 |
| P4-P31 Current±30m/                                              |
| GND Current800mA                                                 |
| Continuous Power Dissipation (T <sub>A</sub> = +70°C)            |
| 28-Pin PDIP (derate 20.8mW/°C above +70°C)1667mW                 |
| 28-Pin SSOP (derate 9.5mW/°C above +70°C)762mV                   |
| 36-Pin SSOP (derate 11.8mW/°C above +70°C)941mV                  |
| 40-Pin QFN (derate 23.25mW/°C aboveT <sub>A</sub> = +70°C)1860mV |
|                                                                  |

| Operating Temperature Range             |                |
|-----------------------------------------|----------------|
| (T <sub>MIN</sub> to T <sub>MAX</sub> ) | 40°C to +125°C |
| Junction Temperature                    | +150°C         |
| Storage Temperature Range               | 65°C to +150°C |
| Lead Temperature (soldering, 10s        | )+300°C        |
|                                         |                |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

(Typical Operating Circuit, V+ = 2.5V to 5.5V,  $T_A = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.) (Note 1)

| PARAMETER                               | SYMBOL CONDITIONS                 |                                                               |                                               |             | TYP  | MAX         | UNITS |
|-----------------------------------------|-----------------------------------|---------------------------------------------------------------|-----------------------------------------------|-------------|------|-------------|-------|
| Operating Supply Voltage                | V+                                |                                                               |                                               | 2.5         |      | 5.5         | V     |
|                                         |                                   | All II ii ii i                                                | T <sub>A</sub> = +25°C                        |             | 5.5  | 8           |       |
| Shutdown Supply Current                 | ISHDN                             | All digital inputs at V+ or GND                               | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ |             |      | 10          | μΑ    |
|                                         |                                   | V+ OI GIND                                                    | T <sub>MIN</sub> to T <sub>MAX</sub>          |             |      | 11          |       |
|                                         |                                   | All ports programmed                                          | T <sub>A</sub> = +25°C                        |             | 180  | 240         |       |
| Operating Supply Current                | IGPOH                             | as outputs high, no load, all other inputs                    | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ |             |      | 260         | μΑ    |
|                                         |                                   | at V+ or GND                                                  | T <sub>MIN</sub> to T <sub>MAX</sub>          |             |      | 280         |       |
|                                         |                                   | All ports programmed                                          | T <sub>A</sub> = +25°C                        |             | 170  | 210         |       |
| Operating Supply Current                | IGPOL                             | as outputs low, no load, all other inputs at V+ or GND        | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ |             |      | 230         | μΑ    |
|                                         |                                   |                                                               | T <sub>MIN</sub> to T <sub>MAX</sub>          |             |      | 240         |       |
|                                         | I <sub>GPI</sub>                  | All ports programmed as inputs without pullup, ports, and all | $T_A = +25^{\circ}C$                          |             | 110  | 135         | μΑ    |
| Operating Supply Current                |                                   |                                                               | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ |             |      | 140         |       |
|                                         |                                   | other inputs at V+ or GND                                     | T <sub>MIN</sub> to T <sub>MAX</sub>          |             |      | 145         |       |
| INPUTS AND OUTPUTS                      | •                                 |                                                               |                                               |             |      |             |       |
| Logic High Input Voltage<br>Port Inputs | VIH                               |                                                               |                                               | 0.7 x<br>V+ |      |             | V     |
| Logic Low Input Voltage<br>Port Inputs  | VIL                               |                                                               |                                               |             |      | 0.3 x<br>V+ | V     |
| Input Leakage Current                   | I <sub>IH</sub> , I <sub>IL</sub> | GPIO inputs without pu                                        | -100                                          | ±1          | +100 | nA          |       |
| GPIO Input Internal Pullup to V+        | lpu                               | V+ = 2.5V                                                     | 12                                            | 19          | 30   | μA          |       |
|                                         | ירט                               | V+ = 5.5V                                                     | 80                                            | 120         | 180  |             |       |
| Hysteresis Voltage GPIO Inputs          | $\Delta V_{\parallel}$            |                                                               |                                               |             | 0.3  |             | V     |

### **ELECTRICAL CHARACTERISTICS (continued)**

(Typical Operating Circuit, V+ = 2.5V to 5.5V, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted.) (Note 1)

| PARAMETER                             | SYMBOL                            | CONDITIONS                                                                                                 | MIN         | TYP | MAX         | UNITS |
|---------------------------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------|-------------|-----|-------------|-------|
| Output High Voltage                   | Vari                              | GPIO outputs, I <sub>SOURCE</sub> = 2mA,<br>T <sub>A</sub> = -40°C to +85°C                                | V+ -<br>0.7 |     |             | V     |
| Output High Voltage                   | Voн                               | GPIO outputs, I <sub>SOURCE</sub> = 1mA,<br>T <sub>A</sub> = T <sub>MIN</sub> to T <sub>MAX</sub> (Note 2) | V+ -<br>0.7 |     |             | V     |
| Port Sink Current                     | loL                               | $V_{PORT} = 0.6V$                                                                                          | 2           | 10  | 18          | mA    |
| Output Short-Circuit Current          | lolsc                             | Port configured output low, shorted to V+                                                                  | 2.75        | 11  | 20          | mA    |
| Input High-Voltage SDA, SCL, AD0, AD1 | VIH                               |                                                                                                            | 0.7 x<br>V+ |     |             | ٧     |
| Input Low-Voltage SDA, SCL, AD0, AD1  | VIL                               |                                                                                                            |             |     | 0.3 x<br>V+ | V     |
| Input Leakage Current SDA, SCL        | I <sub>IH</sub> , I <sub>IL</sub> |                                                                                                            | -50         |     | +50         | nA    |
| Input Capacitance                     |                                   | (Note 2)                                                                                                   |             |     | 10          | рF    |
| Output Low-Voltage SDA                | V <sub>OL</sub>                   | ISINK = 6mA                                                                                                |             |     | 0.4         | V     |

### **TIMING CHARACTERISTICS (Figure 2)**

(V+ = 2.5V to 5.5V,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.) (Note 1)

| PARAMETER                                           | SYMBOL               | CONDITIONS   | MIN | TYP                       | MAX | UNITS |
|-----------------------------------------------------|----------------------|--------------|-----|---------------------------|-----|-------|
| Serial Clock Frequency                              | fscl                 |              |     |                           | 400 | kHz   |
| Bus Free Time Between a STOP and a START Condition  | t <sub>BUF</sub>     |              | 1.3 |                           |     | μs    |
| Hold Time (Repeated) START<br>Condition             | tHD, STA             |              | 0.6 |                           |     | μs    |
| Repeated START Condition<br>Setup Time              | tsu, sta             |              | 0.6 |                           |     | μs    |
| STOP Condition Setup Time                           | tsu, sto             |              | 0.6 |                           |     | μs    |
| Data Hold Time                                      | t <sub>HD, DAT</sub> | (Note 3)     | 15  |                           | 900 | ns    |
| Data Setup Time                                     | tsu, dat             |              | 100 |                           |     | ns    |
| SCL Clock Low Period                                | tLOW                 |              | 1.3 |                           |     | μs    |
| SCL Clock High Period                               | thigh                |              | 0.7 |                           |     | μs    |
| Rise Time of Both SDA and SCL<br>Signals, Receiving | t <sub>R</sub>       | (Notes 2, 4) |     | 20 +<br>0.1C <sub>b</sub> | 300 | ns    |
| Fall Time of Both SDA and SCL Signals, Receiving    | t <sub>F</sub>       | (Notes 2, 4) |     | 20 +<br>0.1C <sub>b</sub> | 300 | ns    |
| Fall Time of SDA Transmitting                       | t <sub>F,TX</sub>    | (Notes 2, 5) |     | 20 +<br>0.1C <sub>b</sub> | 250 | ns    |
| Pulse Width of Spike Suppressed                     | tsp                  | (Notes 2, 6) | 0   |                           | 50  | ns    |
| Capacitive Load for Each Bus<br>Line                | C <sub>b</sub>       | (Note 2)     |     |                           | 400 | рF    |

### TIMING CHARACTERISTICS (Figure 2) (continued)

(V+ = 2.5V to 5.5V,  $T_A = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.) (Note 1)

- **Note 1:** All parameters tested at  $T_A = +25$ °C. Specifications over temperature are guaranteed by design.
- Note 2: Guaranteed by design.
- Note 3: A master device must provide a hold time of at least 300ns for the SDA signal (referred to V<sub>IL</sub> of the SCL signal) in order to bridge the undefined region of SCL's falling edge.
- Note 4: C<sub>b</sub> = total capacitance of one bus line in pF. t<sub>R</sub> and t<sub>F</sub> measured between 0.3V+ and 0.7V+.
- Note 5: I<sub>SINK</sub> ≤ 6mA. C<sub>b</sub> = total capacitance of one bus line in pF. t<sub>R</sub> and t<sub>F</sub> measured between 0.3V+ and 0.7V+.
- Note 6: Input filters on the SDA and SCL inputs suppress noise spikes less than 50ns.

### \_Typical Operating Characteristics

 $(R_{ISET} = 39k\Omega, T_A = +25^{\circ}C, unless otherwise noted.)$ 







### **Typical Operating Characteristics (continued)**

 $(R_{ISET} = 39k\Omega, T_A = +25^{\circ}C, unless otherwise noted.)$ 









### **Pin Description**

|          | PIN  |                       |         | PIN                                                                                                                              |  |  | FUNCTION |
|----------|------|-----------------------|---------|----------------------------------------------------------------------------------------------------------------------------------|--|--|----------|
| SSOP/DIP | SSOP | QFN                   | NAME    | FUNCTION                                                                                                                         |  |  |          |
| 1        | 1    | 36                    | ISET    | Bias Current Setting. Connect ISET to GND through a resistor (R <sub>ISET</sub> ) value of $39k\Omega$ to $120k\Omega$ .         |  |  |          |
| 2, 3     | 2, 3 | 37, 38, 39            | GND     | Ground                                                                                                                           |  |  |          |
| 4        | 4    | 40                    | AD0     | Address Input 0. Sets device slave address. Connect to either GND, V+, SCL, SDA to give four logic combinations. See Table 3.    |  |  |          |
| 5–24     | _    | _                     | P12-P31 | I/O Ports. P12 to P31 can be configured as push-pull outputs, CMOS-logic inputs, or CMOS-logic inputs with weak pullup resistor. |  |  |          |
| _        | 5–32 | 1–10, 12–19,<br>21–30 | P4-P31  | I/O Ports. P4 to P31 can be configured as push-pull outputs, CMOS-logic inputs, or CMOS-logic inputs with weak pullup resistor.  |  |  |          |
| 25       | 33   | 32                    | SDA     | I <sup>2</sup> C-Compatible Serial Data I/O                                                                                      |  |  |          |
| 26       | 34   | 33                    | SCL     | I <sup>2</sup> C-Compatible Serial Clock Input                                                                                   |  |  |          |
| 27       | 35   | 34                    | AD1     | Address Input 1. Sets device slave address. Connect to either GND, V+, SCL, SDA to give four logic combinations. See Table 3.    |  |  |          |
| 28       | 36   | 35                    | V+      | Positive Supply Voltage. Bypass V+ to GND with minimum 0.047μF capacitor.                                                        |  |  |          |

### **Detailed Description**

The MAX7300 general-purpose input/output (GPIO) peripheral provides up to 28 I/O ports, P4 to P31, controlled through an I<sup>2</sup>C-compatible serial interface. The ports can be configured to any combination of logic inputs and logic outputs, and default to logic inputs on power-up.

Figure 1 is the MAX7300 functional diagram. Any I/O port can be configured as a push-pull output (sinking 10mA, sourcing 4.5mA), or a Schmitt-trigger logic input. Each input has an individually selectable internal pullup resistor. Additionally, transition detection allows seven ports (P24 to P30) to be monitored in any maskable combination for changes in their logic status. A detected transition is flagged through a status register bit, as well as an interrupt pin (port P31), if desired.

The port configuration registers individually set the 28 ports, P4 to P31, as GPIO. A pair of bits in registers 0x09 through 0x0F sets each port's configuration (Tables 1 and 2).

The 36-pin MAX7300AAX and 40-pin MAX7300AGL have 28 ports, P4 to P31. The 28-pin MAX7300ANI and MAX7300AAI have only 20 ports available, P12 to P31. The eight unused ports should be configured as outputs on power-up by writing 0x55 to registers 0x09 and

0x0A. If this is not done, the eight unused ports remain as floating inputs and quiescent supply current rises, although there is no damage to the part.

#### Register Control of I/O Ports Across Multiple Drivers

The MAX7300 offers 20 or 28 I/O ports, depending on package choice. Two addressing methods are available. Any single port (bit) can be written (set/cleared) at once; or, any sequence of eight ports can be written (set/cleared) in any combination at once. There are no boundaries; it is equally acceptable to write P0 to P7, P1 to P8, or P31 to P38 (P32 to P38 are nonexistent, so the instructions to these bits are ignored).

#### Shutdown

When the MAX7300 is in shutdown mode, all ports are forced to inputs, and the pullup current sources are turned off. Data in the port and control registers remain unaltered, so port configuration and output levels are restored when the MAX7300 is taken out of shutdown. The MAX7300 can still be programmed while in shutdown mode. For minimum supply current in shutdown mode, logic inputs should be at GND or V+ potential. Shutdown mode is exited by setting the S bit in the configuration register (Table 8).

**Table 1. Port Configuration Map** 

| REGISTER                                  | ADDRESS    | REGISTER DATA |         |         |         |         |            |    |       |    |         |   |             |   |    |    |    |
|-------------------------------------------|------------|---------------|---------|---------|---------|---------|------------|----|-------|----|---------|---|-------------|---|----|----|----|
| REGISTER                                  | CODE (HEX) | D7            | D6      | D5      | D4      | D3      | D2         | D1 | D0    |    |         |   |             |   |    |    |    |
| Port Configuration for P7, P6, P5, P4     | 0x09       | Р             | P7      |         | P7      |         | P7         |    | P7 P6 |    | 6       | Р | 5           | P | 94 |    |    |
| Port Configuration for P11, P10, P9, P8   | 0x0A       | P.            | P11     |         | P11 P10 |         | P11 P10 P9 |    | P9    |    | P       | 8 |             |   |    |    |    |
| Port Configuration for P15, P14, P13, P12 | 0x0B       | P.            | 15      | P14     |         | P14 P13 |            | P  | 12    |    |         |   |             |   |    |    |    |
| Port Configuration for P19, P18, P17, P16 | 0x0C       | P.            | P19 P18 |         | P18 P17 |         | 17         | Р  | 16    |    |         |   |             |   |    |    |    |
| Port Configuration for P23, P22, P21, P20 | 0x0D       | P2            | P23     |         | P23     |         | P23        |    | P23   |    | P23 P22 |   | P23 P22 P21 |   | 21 | P2 | 20 |
| Port Configuration for P27, P26, P25, P24 | 0x0E       | P27           |         | P27 P26 |         | P2      | 25         | P: | 24    |    |         |   |             |   |    |    |    |
| Port Configuration for P31, P30, P29, P28 | 0x0F       | P3            | 31      | P30     |         | P30 F   |            | P2 | 29    | P: | 28      |   |             |   |    |    |    |

### Table 2. Port Configuration Matrix

| MODE    | FUNCTION                     | PORT<br>REGISTER | PIN BEHAVIOR                    | ADDRESS<br>CODE (HEX) | CONFIG | ORT<br>URATION<br>PAIR |
|---------|------------------------------|------------------|---------------------------------|-----------------------|--------|------------------------|
|         |                              |                  |                                 |                       | UPPER  | LOWER                  |
|         | DO NOT USE THIS SETTING      |                  |                                 |                       | 0      | 0                      |
| Outrout | CDIO Octavit                 | Written Low      |                                 |                       | 0      | 4                      |
| Output  | GPIO Output                  | Written High     | Active-high logic output        | 0x09 to 0x0F          |        | I                      |
| Input   | GPIO Input<br>without Pullup | Reading Port     | Schmitt logic output            | 0x09 to 0x0F          | 1      | 0                      |
| Input   | GPIO Input with Pullup       | Reading Port     | Schmitt logic input with pullup | 0x09 to 0x0F          | 1      | 1                      |

#### Serial Interface

#### **Serial Addressing**

The MAX7300 operates as a slave that sends and receives data through an I<sup>2</sup>C-compatible 2-wire interface. The interface uses a serial data line (SDA) and a serial clock line (SCL) to achieve bidirectional communication between master(s) and slave(s). A master (typically a microcontroller) initiates all data transfers to and from the MAX7300, and generates the SCL clock that synchronizes the data transfer (Figure 2).

The MAX7300 SDA line operates as both an input and an open-drain output. A pullup resistor, typically  $4.7k\Omega$ , is required on SDA. The MAX7300 SCL line operates only as an input. A pullup resistor, typically  $4.7k\Omega$ , is required on SCL if there are multiple masters on the 2-wire interface, or if the master in a single-master system has an open-drain SCL output.

Each transmission consists of a START condition (Figure 3) sent by a master, followed by the MAX7300 7-bit slave address plus  $R/\overline{W}$  bit (Figure 6), a register address byte, one or more data bytes, and finally a STOP condition (Figure 3).

#### **Start and Stop Conditions**

Both SCL and SDA remain high when the interface is not busy. A master signals the beginning of a transmission with a START (S) condition by transitioning SDA from high to low while SCL is high. When the master has finished communicating with the slave, it issues a STOP (P) condition by transitioning SDA from low to high while SCL is high. The bus is then free for another transmission (Figure 3).

#### Bit Transfer

One data bit is transferred during each clock pulse. The data on SDA must remain stable while SCL is high (Figure 4).

#### Acknowledge

The acknowledge bit is a clocked 9th bit, which the recipient uses to handshake receipt of each byte of data (Figure 5). Thus, each byte transferred effectively requires 9 bits. The master generates the 9th clock pulse, and the recipient pulls down SDA during the acknowledge clock pulse, such that the SDA line is stable low during the high period of the clock pulse. When the master is transmitting to the MAX7300, the MAX7300 generates the acknowledge bit since the



Figure 1. MAX7300 Functional Diagram

MAX7300 is the recipient. When the MAX7300 is transmitting to the master, the master generates the acknowledge bit since the master is the recipient.

#### Slave Address

The MAX7300 has a 7-bit-long slave address (Figure 6). The eighth bit following the 7-bit slave address is the  $R/\overline{W}$  bit. It is low for a write command and high for a read command.

The first 3 bits (MSBs) of the MAX7300 slave address are always 100. Slave address bits A3, A2, A1, and A0 are selected by the address inputs, AD1 and AD0. These two input pins can be connected to GND, V+, SDA, or SCL. The MAX7300 has 16 possible slave

addresses (Table 3), and therefore a maximum of 16 MAX7300 devices can share the same interface.

### Message Format for Writing the MAX7300

A write to the MAX7300 comprises the transmission of the MAX7300's slave address with the  $R/\overline{W}$  bit set to zero, followed by at least 1 byte of information. The first byte of information is the command byte. The command byte determines which register of the MAX7300 is to be written by the next byte, if received. If a STOP condition is detected after the command byte is received, then the MAX7300 takes no further action (Figure 7) beyond storing the command byte.



Figure 2. 2-Wire Serial Interface Timing Details



Figure 3. Start and Stop Conditions



Figure 4. Bit Transfer

Any bytes received after the command byte are considered data bytes. The first data byte goes into the internal register of the MAX7300 selected by the command byte (Figure 8). If multiple data bytes are transmitted before a STOP condition is detected, these bytes are generally stored in subsequent MAX7300 internal registers because the command byte address generally autoincrements (Table 4).

#### **Message Format for Reading**

The MAX7300 is read using the MAX7300's internally stored command byte as address pointer, the same way the stored command byte is used as address pointer for

a write. The pointer generally autoincrements after each data byte is read using the same rules as for a write (Table 4). Thus, a read is initiated by first configuring the MAX7300's command byte by performing a write (Figure 7). The master can now read 'n' consecutive bytes from the MAX7300, with the first data byte being read from the register addressed by the initialized command byte (Figure 9). When performing read-after-write verification, remember to reset the command byte's address because the stored control byte address generally has been autoincremented after the write (Table 4). Table 5 is the register address map.



Figure 5. Acknowledge



Figure 6. Slave Address

#### **Operation with Multiple Masters**

If the MAX7300 is operated on a 2-wire interface with multiple masters, a master reading the MAX7300 should use a repeated start between the write, which sets the MAX7300's address pointer, and the read(s) that takes the data from the location(s). This is because it is possible for master 2 to take over the bus after master 1 has set up the MAX7300's address pointer, but before master 1 has read the data. If master 2 subsequently changes, the MAX7300's address pointer, then master 1's delayed read can be from an unexpected location.

#### **Command Address Autoincrementing**

Address autoincrementing allows the MAX7300 to be configured with the shortest number of transmissions by minimizing the number of times the command address needs to be sent. The command address stored in the MAX7300 generally increments after each data byte is written or read (Table 4).

### **Initial Power-Up**

On initial power-up, all control registers are reset and the MAX7300 enters shutdown mode (Table 6).

#### Transition (Port Data Change) Detection

Port transition detection allows seven maskable ports P24 to P30 to be continuously monitored for changes in their logic status (Figure 10). Enable transition detection by setting the M bit in the configuration register (Table 9) after setting the mask register. If port 31 is configured as an output (Tables 1 and 2), then P31 automatically becomes an interrupt request (IRQ) output to flag detected transitions. Port 31 can be configured and used as a general-purpose input port instead, if not required for use as the IRQ output.

The mask register determines which of the seven ports P24 to P30 are monitored (Table 10). Set the appropriate mask bit to enable that port for transition detect. Clear the mask bit if transitions on that port are to be ignored by the transition detection logic. Ports are monitored regardless of their I/O configuration, both input and output.



Figure 7. Command Byte Received



Figure 8. Command and Single Data Byte Received

The MAX7300 maintains an internal 7-bit snapshot register to hold the comparison copy of the logic states of ports P24 to P30. The snapshot register is updated with the condition of P24 to P31 whenever the configuration register is written with the M bit set. The update action occurs regardless of the previous state of the M bit so that it is not necessary to clear the M bit and then reset it in order to update the snapshot register.

When the data change detection bit is set, the MAX7300 continuously compares the snapshot register against the changing states of P24 to P31. When a difference occurs, the IRQ bit (mask register bit D7) is set and IRQ port P31 goes high if it is configured as an output.

The IRQ bit and IRQ output remain set until the mask register is next read or written, so if the IRQ is set, then the mask register reads with bit D7 set. Writing the mask register clears the IRQ bit and resets the IRQ output, regardless of the value of bit D7 written.

#### External Component RISET

The MAX7300 uses an external resistor, RISET, to set internal biasing. Use a resistor value of  $39k\Omega$ .

#### Applications Information

#### Low-Voltage Operation

The MAX7300 operates down to 2V supply voltage (although the sourcing and sinking currents are not guaranteed), providing that the MAX7300 is powered up initially to at least 2.5V to trigger the device's internal reset.

#### **Power-Supply Considerations**

The MAX7300 operates with power-supply voltages of 2.5V to 5.5V. Bypass the power supply to GND with a 0.047µF capacitor as close to the device as possible. Add a 1µF capacitor if the MAX7300 is far away from the board's input bulk decoupling capacitor.

#### **Chip Information**

TRANSISTOR COUNT: 33,559

PROCESS: CMOS



Figure 9. 'n' Data Bytes Received

#### Table 3. MAX7300 Address Map

|     | PIN<br>ECTION | DEVICE ADDRESS |            |    |    |    |    |    |  |  |
|-----|---------------|----------------|------------|----|----|----|----|----|--|--|
| AD1 | AD0           | A6             | <b>A</b> 5 | A4 | А3 | A2 | A1 | A0 |  |  |
| GND | GND           | 1              | 0          | 0  | 0  | 0  | 0  | 0  |  |  |
| GND | V+            | 1              | 0          | 0  | 0  | 0  | 0  | 1  |  |  |
| GND | SDA           | 1              | 0          | 0  | 0  | 0  | 1  | 0  |  |  |
| GND | SCL           | 1              | 0          | 0  | 0  | 0  | 1  | 1  |  |  |
| V+  | GND           | 1              | 0          | 0  | 0  | 1  | 0  | 0  |  |  |
| V+  | V+            | 1              | 0          | 0  | 0  | 1  | 0  | 1  |  |  |
| V+  | SDA           | 1              | 0          | 0  | 0  | 1  | 1  | 0  |  |  |
| V+  | SCL           | 1              | 0          | 0  | 0  | 1  | 1  | 1  |  |  |
| SDA | GND           | 1              | 0          | 0  | 1  | 0  | 0  | 0  |  |  |
| SDA | V+            | 1              | 0          | 0  | 1  | 0  | 0  | 1  |  |  |
| SDA | SDA           | 1              | 0          | 0  | 1  | 0  | 1  | 0  |  |  |
| SDA | SCL           | 1              | 0          | 0  | 1  | 0  | 1  | 1  |  |  |
| SCL | GND           | 1              | 0          | 0  | 1  | 1  | 0  | 0  |  |  |
| SCL | V+            | 1              | 0          | 0  | 1  | 1  | 0  | 1  |  |  |
| SCL | SDA           | 1              | 0          | 0  | 1  | 1  | 1  | 0  |  |  |
| SCL | SCL           | 1              | 0          | 0  | 1  | 1  | 1  | 1  |  |  |

#### **Table 4. Autoincrement Rules**

| COMMAND BYTE ADDRESS RANGE | AUTOINCREMENT BEHAVIOR                                         |
|----------------------------|----------------------------------------------------------------|
| x0000000 to x1111110       | Command address autoincrements after byte read or written      |
| x1111111                   | Command address remains at x1111111 after byte written or read |

**Table 5. Register Address Map** 

| DECISTED                                    |     | COMMAND ADDRESS |     |     |     |     |    |    |      |  |
|---------------------------------------------|-----|-----------------|-----|-----|-----|-----|----|----|------|--|
| REGISTER                                    | D15 | D14             | D13 | D12 | D11 | D10 | D9 | D8 | CODE |  |
| No-Op                                       | Х   | 0               | 0   | 0   | 0   | 0   | 0  | 0  | 0x00 |  |
| Configuration                               | Х   | 0               | 0   | 0   | 0   | 1   | 0  | 0  | 0x04 |  |
| Transition Detect Mask                      | Х   | 0               | 0   | 0   | 0   | 1   | 1  | 0  | 0x06 |  |
| Factory Reserved; do not write to this port | X   | 0               | 0   | 0   | 0   | 1   | 1  | 1  | 0x07 |  |
| Port Configuration P7, P6, P5, P4           | X   | 0               | 0   | 0   | 1   | 0   | 0  | 1  | 0x09 |  |
| Port Configuration P11, P10, P9, P8         | Х   | 0               | 0   | 0   | 1   | 0   | 1  | 0  | 0x0A |  |
| Port Configuration P15, P14, P13, P12       | X   | 0               | 0   | 0   | 1   | 0   | 1  | 1  | 0x0B |  |
| Port Configuration P19, P18, P17, P16       | Х   | 0               | 0   | 0   | 1   | 1   | 0  | 0  | 0x0C |  |
| Port Configuration P23, P22, P21, P20       | X   | 0               | 0   | 0   | 1   | 1   | 0  | 1  | 0x0D |  |
| Port Configuration P27, P26, P25, P24       | Х   | 0               | 0   | 0   | 1   | 1   | 1  | 0  | 0x0E |  |
| Port Configuration P31, P30, P29, P28       | Х   | 0               | 0   | 0   | 1   | 1   | 1  | 1  | 0x0F |  |
| Port 0 only (virtual port, no action)       | Х   | 0               | 1   | 0   | 0   | 0   | 0  | 0  | 0x20 |  |
| Port 1 only (virtual port, no action)       | Х   | 0               | 1   | 0   | 0   | 0   | 0  | 1  | 0x21 |  |
| Port 2 only (virtual port, no action)       | X   | 0               | 1   | 0   | 0   | 0   | 1  | 0  | 0x22 |  |
| Port 3 only (virtual port, no action)       | Х   | 0               | 1   | 0   | 0   | 0   | 1  | 1  | 0x23 |  |
| Port 4 only                                 | Х   | 0               | 1   | 0   | 0   | 1   | 0  | 0  | 0x24 |  |
| Port 5 only                                 | X   | 0               | 1   | 0   | 0   | 1   | 0  | 1  | 0x25 |  |
| Port 6 only                                 | Х   | 0               | 1   | 0   | 0   | 1   | 1  | 0  | 0x26 |  |
| Port 7 only                                 | X   | 0               | 1   | 0   | 0   | 1   | 1  | 1  | 0x27 |  |
| Port 8 only                                 | Х   | 0               | 1   | 0   | 1   | 0   | 0  | 0  | 0x28 |  |
| Port 9 only                                 | X   | 0               | 1   | 0   | 1   | 0   | 0  | 1  | 0x29 |  |
| Port 10 only                                | Х   | 0               | 1   | 0   | 1   | 0   | 1  | 0  | 0x2A |  |
| Port 11 only                                | Х   | 0               | 1   | 0   | 1   | 0   | 1  | 1  | 0x2B |  |
| Port 12 only                                | X   | 0               | 1   | 0   | 1   | 1   | 0  | 0  | 0x2C |  |
| Port 13 only                                | Х   | 0               | 1   | 0   | 1   | 1   | 0  | 1  | 0x2D |  |
| Port 14 only                                | X   | 0               | 1   | 0   | 1   | 1   | 1  | 0  | 0x2E |  |
| Port 15 only                                | Х   | 0               | 1   | 0   | 1   | 1   | 1  | 1  | 0x2F |  |
| Port 16 only                                | Х   | 0               | 1   | 1   | 0   | 0   | 0  | 0  | 0x30 |  |
| Port 17 only                                | Х   | 0               | 1   | 1   | 0   | 0   | 0  | 1  | 0x31 |  |
| Port 18 only                                | X   | 0               | 1   | 1   | 0   | 0   | 1  | 0  | 0x32 |  |
| Port 19 only                                | X   | 0               | 1   | 1   | 0   | 0   | 1  | 1  | 0x33 |  |
| Port 20 only                                | X   | 0               | 1   | 1   | 0   | 1   | 0  | 0  | 0x34 |  |
| Port 21 only                                | Х   | 0               | 1   | 1   | 0   | 1   | 0  | 1  | 0x35 |  |
| Port 22 only                                | Х   | 0               | 1   | 1   | 0   | 1   | 1  | 0  | 0x36 |  |
| Port 23 only                                | Х   | 0               | 1   | 1   | 0   | 1   | 1  | 1  | 0x37 |  |
| Port 24 only                                | Х   | 0               | 1   | 1   | 1   | 0   | 0  | 0  | 0x38 |  |
| Port 25 only                                | Х   | 0               | 1   | 1   | 1   | 0   | 0  | 1  | 0x39 |  |

**Table 5. Register Address Map (continued)** 

| DECICTED                       |     |     | CC  | MMANE | ADDRI | ESS |    |    | HEX  |
|--------------------------------|-----|-----|-----|-------|-------|-----|----|----|------|
| REGISTER                       | D15 | D14 | D13 | D12   | D11   | D10 | D9 | D8 | CODE |
| Port 26 only                   | Х   | 0   | 1   | 1     | 1     | 0   | 1  | 0  | 0x3A |
| Port 27 only                   | Х   | 0   | 1   | 1     | 1     | 0   | 1  | 1  | 0x3B |
| Port 28 only                   | Х   | 0   | 1   | 1     | 1     | 1   | 0  | 0  | 0x3C |
| Port 29 only                   | Х   | 0   | 1   | 1     | 1     | 1   | 0  | 1  | 0x3D |
| Port 30 only                   | Х   | 0   | 1   | 1     | 1     | 1   | 1  | 0  | 0x3E |
| Port 31 only                   | Х   | 0   | 1   | 1     | 1     | 1   | 1  | 1  | 0x3F |
| 4 ports 4-7 (data bits D0-D3)  | Х   | 1   | 0   | 0     | 0     | 0   | 0  | 0  | 0x40 |
| 5 ports 4-8 (data bits D0-D4)  | Х   | 1   | 0   | 0     | 0     | 0   | 0  | 1  | 0x41 |
| 6 ports 4-9 (data bits D0-D5)  | Х   | 1   | 0   | 0     | 0     | 0   | 1  | 0  | 0x42 |
| 7 ports 4-10 (data bits D0-D6) | Х   | 1   | 0   | 0     | 0     | 0   | 1  | 1  | 0x43 |
| 8 ports 4–11                   | Х   | 1   | 0   | 0     | 0     | 1   | 0  | 0  | 0x44 |
| 8 ports 5–12                   | Х   | 1   | 0   | 0     | 0     | 1   | 0  | 1  | 0x45 |
| 8 ports 6–13                   | Х   | 1   | 0   | 0     | 0     | 1   | 1  | 0  | 0x46 |
| 8 ports 7–14                   | Х   | 1   | 0   | 0     | 0     | 1   | 1  | 1  | 0x47 |
| 8 ports 8–15                   | Х   | 1   | 0   | 0     | 1     | 0   | 0  | 0  | 0x48 |
| 8 ports 9–16                   | Х   | 1   | 0   | 0     | 1     | 0   | 0  | 1  | 0x49 |
| 8 ports 10–17                  | Х   | 1   | 0   | 0     | 1     | 0   | 1  | 0  | 0x4A |
| 8 ports 11–18                  | Х   | 1   | 0   | 0     | 1     | 0   | 1  | 1  | 0x4B |
| 8 ports 12–19                  | Х   | 1   | 0   | 0     | 1     | 1   | 0  | 0  | 0x4C |
| 8 ports 13–20                  | Х   | 1   | 0   | 0     | 1     | 1   | 0  | 1  | 0x4D |
| 8 ports 14–21                  | Х   | 1   | 0   | 0     | 1     | 1   | 1  | 0  | 0x4E |
| 8 ports 15–22                  | Х   | 1   | 0   | 0     | 1     | 1   | 1  | 1  | 0x4F |
| 8 ports 16–23                  | X   | 1   | 0   | 1     | 0     | 0   | 0  | 0  | 0x50 |
| 8 ports 17–24                  | Х   | 1   | 0   | 1     | 0     | 0   | 0  | 1  | 0x51 |
| 8 ports 18–25                  | Х   | 1   | 0   | 1     | 0     | 0   | 1  | 0  | 0x52 |
| 8 ports 19–26                  | Х   | 1   | 0   | 1     | 0     | 0   | 1  | 1  | 0x53 |
| 8 ports 20–27                  | Х   | 1   | 0   | 1     | 0     | 1   | 0  | 0  | 0x54 |
| 8 ports 21–28                  | Х   | 1   | 0   | 1     | 0     | 1   | 0  | 1  | 0x55 |
| 8 ports 22–29                  | Х   | 1   | 0   | 1     | 0     | 1   | 1  | 0  | 0x56 |
| 8 ports 23–30                  | Х   | 1   | 0   | 1     | 0     | 1   | 1  | 1  | 0x57 |
| 8 ports 24–31                  | Х   | 1   | 0   | 1     | 1     | 0   | 0  | 0  | 0x58 |
| 7 ports 25–31                  | Х   | 1   | 0   | 1     | 1     | 0   | 0  | 1  | 0x59 |
| 6 ports 26–31                  | Х   | 1   | 0   | 1     | 1     | 0   | 1  | 0  | 0x5A |
| 5 ports 27–31                  | Х   | 1   | 0   | 1     | 1     | 0   | 1  | 1  | 0x5B |
| 4 ports 28–31                  | Х   | 1   | 0   | 1     | 1     | 1   | 0  | 0  | 0x5C |
| 3 ports 29–31                  | Х   | 1   | 0   | 1     | 1     | 1   | 0  | 1  | 0x5D |
| 2 ports 30–31                  | Х   | 1   | 0   | 1     | 1     | 1   | 1  | 0  | 0x5E |
| 1 port 31 only                 | Х   | 1   | 0   | 1     | 1     | 1   | 1  | 1  | 0x5F |

Note: Unused bits read as zero.

**Table 6. Power-Up Configuration** 

| REGISTER<br>FUNCTION          | POWER-UP CONDITION                                | ADDRESS<br>CODE | REGISTER DATA |    |    |    |    |    |    |    |  |
|-------------------------------|---------------------------------------------------|-----------------|---------------|----|----|----|----|----|----|----|--|
| FONCTION                      |                                                   | (HEX)           | D7            | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |
| Port Register<br>Bits 4 to 31 | GPIO Output Low                                   | 0x24 to<br>0x3F | Х             | Х  | Х  | Х  | Х  | Х  | Х  | 0  |  |
| Configuration<br>Register     | Shutdown Enabled<br>Transition Detection Disabled | 0x04            | 0             | 0  | Х  | Х  | Х  | Х  | Х  | 0  |  |
| Input Mask<br>Register        | All Clear (Masked Off)                            | 0x06            | Х             | 0  | 0  | 0  | 0  | 0  | 0  | 0  |  |
| Port<br>Configuration         | P7, P6, P5, P4: GPIO Inputs without Pullup        |                 | 1             | 0  | 1  | 0  | 1  | 0  | 1  | 0  |  |
| Port<br>Configuration         | P11, P10, P9, P8: GPIO Inputs without Pullup      | 0x0A            | 1             | 0  | 1  | 0  | 1  | 0  | 1  | 0  |  |
| Port<br>Configuration         | P15, P14, P13, P12: GPIO Inputs without Pullup    | 0x0B            | 1             | 0  | 1  | 0  | 1  | 0  | 1  | 0  |  |
| Port<br>Configuration         | P19, P18, P17, P16: GPIO Inputs without Pullup    | 0x0C            | 1             | 0  | 1  | 0  | 1  | 0  | 1  | 0  |  |
| Port<br>Configuration         | P23, P22, P21, P20: GPIO Inputs without Pullup    |                 | 1             | 0  | 1  | 0  | 1  | 0  | 1  | 0  |  |
| Port<br>Configuration         | P27, P26, P25, P24: GPIO Inputs without Pullup    | 0x0E            | 1             | 0  | 1  | 0  | 1  | 0  | 1  | 0  |  |
| Port<br>Configuration         | P31, P30, P29, P28: GPIO Inputs without Pullup    | 0x0F            | 1             | 0  | 1  | 0  | 1  | 0  | 1  | 0  |  |

X = unused bits; if read, zero results.

### **Table 7. Configuration Register Format**

| FUNCTION               | ADDRESS CODE |    | REGISTER DATA |    |    |    |    |    |    |  |  |
|------------------------|--------------|----|---------------|----|----|----|----|----|----|--|--|
| FUNCTION               | (HEX)        | D7 | D6            | D5 | D4 | D3 | D2 | D1 | D0 |  |  |
| Configuration Register | 0x04         | М  | 0             | Х  | Х  | Χ  | Х  | Χ  | S  |  |  |

### Table 8. Shutdown Control (S Data Bit D0) Format

| FUNCTION         | ADDRESS CODE |    | REGISTER DATA |    |    |    |    |    |    |  |  |
|------------------|--------------|----|---------------|----|----|----|----|----|----|--|--|
|                  | (HEX)        | D7 | D6            | D5 | D4 | D3 | D2 | D1 | D0 |  |  |
| Shutdown         | 0x04         | М  | 0             | Χ  | Χ  | Χ  | Χ  | Χ  | 0  |  |  |
| Normal Operation | 0x04         | М  | 0             | X  | Х  | Χ  | Х  | Х  | 1  |  |  |

### Table 9. Transition Detection Control (M Data Bit D7) Format

| FUNCTION | ADDRESS CODE | REGISTER DATA |    |    |    |    |    |    |    |  |
|----------|--------------|---------------|----|----|----|----|----|----|----|--|
| FUNCTION | (HEX)        | D7            | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |
| Disabled | 0x04         | 0             | 0  | Х  | Х  | Х  | Х  | Χ  | S  |  |
| Enabled  | 0x04         | 1             | 0  | Х  | Χ  | Χ  | Χ  | Х  | S  |  |

### **Table 10. Transition Detection Mask Register**

| FUNCTION         | I ADDRESS I | READ/ | REGISTER DATA |            |            |            |            |            |            |            |  |  |
|------------------|-------------|-------|---------------|------------|------------|------------|------------|------------|------------|------------|--|--|
| FUNCTION         |             | WRITE | D7            | D6         | D5         | D4         | D3         | D2         | D1         | D0         |  |  |
| Mask<br>Register | 0x06        | Read  | IRQ Status*   | Port<br>30 | Port       | Port       | Port       | Port<br>26 | Port       | Port       |  |  |
|                  |             | Write | Unchanged     | mask       | 29<br>mask | 28<br>mask | 27<br>mask | 26<br>mask | 25<br>mask | 24<br>mask |  |  |

<sup>\*</sup>IRQ is automatically cleared after it is read.



Figure 10. Maskable GPIO Ports P24 to P31

### Pin Configurations (continued)



18 \_\_\_\_\_\_ /II/XI/II

### **Package Information**

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to **www.maxim-ic.com/packages**.)



|     | INCH   | HES           | MILLIN | 1ETERS |  |  |
|-----|--------|---------------|--------|--------|--|--|
| DIM | MIN    | MAX           | MIN    | MAX    |  |  |
| Α   | 0.068  | 0.078         | 1.73   | 1.99   |  |  |
| A1  | 0.002  | 0.008         | 0.05   | 0.21   |  |  |
| В   | 0.010  | 0.015         | 0.25   | 0.38   |  |  |
| С   | 0.004  | 04 0.008 0.09 |        | 0.20   |  |  |
| D   | S      | EE VARI       | ATIONS |        |  |  |
| Е   | 0.205  | 0.212         | 5.20   | 5.38   |  |  |
| е   | 0.0256 | BSC           | 0.65   | BSC    |  |  |
| Н   | 0.301  | 0.311         | 7.65   | 7.90   |  |  |
| L   | 0.025  | 0.037         | 0.63   | 0.95   |  |  |
| α   | 0∞     | 8∞            | 0∞     | 8∞     |  |  |
|     |        |               |        |        |  |  |

|   | INC   | HES   | MILLIM | ETERS |     |
|---|-------|-------|--------|-------|-----|
|   | MIN   | MAX   | MIN    | MAX   | Ν   |
| D | 0.239 | 0.249 | 6.07   | 6.33  | 14L |
| D | 0.239 | 0.249 | 6.07   | 6.33  | 16L |
| D | 0.278 | 0.289 | 7.07   | 7.33  | 20L |
| D | 0.317 | 0.328 | 8.07   | 8.33  | 24L |
| D | 0.397 | 0.407 | 10.07  | 10.33 | 28L |





#### NOTES:

- 1. D&E DO NOT INCLUDE MOLD FLASH.
- 2. MOLD FLASH OR PROTRUSIONS NOT TO EXCEED .15 MM (.006").
- 3. CONTROLLING DIMENSION: MILLIMETERS.
- 4. MEETS JEDEC MO150.
- 5. LEADS TO BE COPLANAR WITHIN 0.10 MM.



### Package Information (continued)

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to **www.maxim-ic.com/packages**.)



20 \_\_\_\_\_\_\_/II/XI/VI

### Package Information (continued)

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to **www.maxim-ic.com/packages**.)

|        | C                 |          | DIMENS | [DNS     |          |      |  |
|--------|-------------------|----------|--------|----------|----------|------|--|
| PKG    | 3                 | 36L 6×   | 6      | 4        | 10L 6×6  | C,   |  |
| SYMBOL | MIN.              | N□M.     | MAX.   | MIN.     | N□M.     | MAX. |  |
| Α      | 0.80              | 0.90     | 1.00   | 0.80     | 0.90     | 1.00 |  |
| A1     | 0.00              | 0.01     | 0.05   | 0.00     | 0.01     | 0.05 |  |
| A2     | 0.00              | 0.65     | 0.80   | 0.00     | 0.65     | 0.80 |  |
| A3     | 0.20 REF 0.20 REF |          |        |          |          |      |  |
| b      | 0.18              | 0.23     | 0.30   | 0.18     | 0.23     | 0.30 |  |
| D      | 5.90              | 6.00     | 6.10   | 5.90     | 6.00     | 6.10 |  |
| D1     |                   | 5.75 BSC |        |          | 5.75 BSC | )    |  |
| E      | 5.90              | 6.00     | 6.10   | 5.90     | 6.00     | 6.10 |  |
| E1     |                   | 5.75 BSC |        | 5.75 BSC |          |      |  |
| е      |                   | 0.50 BSC | )      | 0.50 BSC |          |      |  |
| k      | 0.25              | -        | -      | 0.25     | -        | -    |  |
| L      | 0.50              | 0.60     | 0.75   | 0.30     | 0.40     | 0.50 |  |
| N      |                   | 36       |        |          | 40       |      |  |
| Nd     |                   | 6        |        |          | 10       |      |  |
| Ne     |                   | 6        |        |          | 10       |      |  |
| Р      | 0.24              | 0.42     | 0.60   | 0.24     | 0.42     | 0.60 |  |
| U      | 10°               | 11°      | 12°    | 10°      | 11°      | 12-  |  |

| EXPOSED PAD VARIATIONS |      |      |      |      |      |      |  |  |  |
|------------------------|------|------|------|------|------|------|--|--|--|
| PKG.                   |      | D2   |      |      | E2   |      |  |  |  |
| CODES                  | MIN. | N□M. | MAX. | MIN. | N□M. | MAX. |  |  |  |
| G3666-1                | 3.55 | 3.70 | 3.85 | 3.55 | 3.70 | 3.85 |  |  |  |
| G4066-1                | 3.95 | 4.10 | 4.25 | 3.95 | 4.10 | 4.25 |  |  |  |

#### NOTES:

- 1. DIE THICKNESS ALLOWABLE IS 0.305mm MAXIMUM (.012 INCHES MAXIMUM).
- 2. DIMENSIONING & TOLERANCES CONFORM TO ASME Y14.5M. 1994.
- N IS THE NUMBER OF TERMINALS.

  Nd IS THE NUMBER OF TERMINALS IN X-DIRECTION & Ne IS THE NUMBER OF TERMINALS IN Y-DIRECTION.
- DIMENSION 6 APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.20 AND 0.25mm FROM TERMINAL TIP.
- THE PIN #1 IDENTIFIER MUST BE EXISTED ON THE TOP SURFACE OF THE PACKAGE BY USING INDENTATION MARK OR INK/LASER MARKED. DETAILS OF PIN #1 IDENTIFIER IS OPTIONAL, BUT MUST BE LOCATED WITHIN ZONE INDICATED.
- 6. EXACT SHAPE AND SIZE OF THIS FEATURE IS OPTIONAL.
- 7. ALL DIMENSIONS ARE IN MILLIMETERS.
- 8. PACKAGE WARPAGE MAX 0.05mm.
- APPLIED FOR EXPOSED PAD AND TERMINALS.

  EXCLUDE EMBEDDING PART OF EXPOSED PAD FROM MEASURING.
- 10. MEETS JEDEC MO220.
- 11. THIS PACKAGE OUTLINE APPLIES TO ANVIL SINGULATION (STEPPED SIDES).
- 12. LEADS TO BE COPLANAR 0.08 mm





#### Package Information (continued)

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to **www.maxim-ic.com/packages**.)



Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.