

# Smart High-Side Power Switch Two Channels: $2 \times 30 m\Omega$ Current Sense

#### **Product Summary**

| Operating Voltage   | $V_{bb(on)}$        | 5.034V |              |  |  |
|---------------------|---------------------|--------|--------------|--|--|
|                     | Active channels:    | one    | two parallel |  |  |
| On-state Resistance | R <sub>ON</sub>     | 30mΩ   | 15mΩ         |  |  |
| Load Current (ISO)  | I <sub>L(ISO)</sub> | 12A    | 24A          |  |  |
| Current Limitation  | I <sub>L(SCr)</sub> | 24A    | 24A          |  |  |

#### Package



#### **General Description**

- N channel vertical power MOSFET with charge pump, ground referenced CMOS compatible input, diagnostic feedback and proportional load current sense monolithically integrated in Smart SIPMOS<sup>®</sup> technology.
- Providing embedded protective functions

#### **Applications**

- µC compatible high-side power switch with diagnostic feedback for 12V and 24V grounded loads
- All types of resistive, inductive and capacitve loads
- Most suitable for loads with high inrush currents, so as lamps
- Replaces electromechanical relays, fuses and discrete circuits

#### **Basic Functions**

- CMOS compatible input
- Undervoltage and overvoltage shutdown with auto-restart and hysteresis
- Fast demagnetization of inductive loads
- Logic ground independent from load ground

### **Protection Functions**

- Short circuit protection
- Overload protection
- Current limitation
- Thermal shutdown
- Overvoltage protection (including load dump) with external resistor
- Reverse battery protection with external resistor
- Loss of ground and loss of V<sub>bb</sub> protection
- Electrostatic discharge protection (ESD)

#### **Diagnostic Functions**

- Proportinal load current sense
- Diagnostic feedback with open drain output
- Open load detection in OFF-state with external resistor
- Feedback of thermal shutdown in ON-state





## **Functional diagram**



### **Pin Definitions and Functions**

| Pin      | Symbol          | Function                                                             |
|----------|-----------------|----------------------------------------------------------------------|
| 1,10,    | V <sub>bb</sub> | Positive power supply voltage. For high                              |
| 11,12,   |                 | current applications the heat slug should be used as Vbb connection. |
| 3        | IN1             |                                                                      |
| 3<br>7   | IN1<br>IN2      | Input 1,2, activates channel 1,2 in case of logic high signal        |
|          |                 |                                                                      |
| 16,17,   | OUT1            | Output 1,2, protected high-side power output                         |
| 18,19    |                 | of channel 1,2. All pins of each output have to                      |
| 12,13,   | OUT2            | be connected in parallel for operation                               |
| 14,15    |                 | according ths spec (e.g. k <sub>ilis</sub> ). Design the             |
|          |                 | wiring for the max. short circuit current                            |
| 4        | ST1             | Diagnostic feedback 1,2 of channel 1,2                               |
| 8        | ST2             | open drain, invers to input level                                    |
| 2        | GND1            | Ground 1,2 of chip channel 1,2                                       |
| 6        | GND2            |                                                                      |
| 5        | IS1             | Sense current output 1,2; proportional to the                        |
| 9        | IS2             | load current, zero in the case of current                            |
|          |                 | limitation of the load current                                       |
| Heatslug | V <sub>bb</sub> | Positiv powersupply voltage. Good way to                             |
|          |                 | design a very low thermal resistance.                                |

## **Pin configuration**

| (top view       | )  |                 |    |                 |
|-----------------|----|-----------------|----|-----------------|
| V <sub>bb</sub> | 1• |                 | 20 | V <sub>bb</sub> |
| GND1            | 2  |                 | 19 | OUT1            |
| IN1             | 3  |                 | 18 | OUT1            |
| ST1             | 4  |                 | 17 | OUT1            |
| IS1             | 5  |                 | 16 | OUT1            |
| GND2            | 6  | V <sub>bb</sub> | 15 | OUT2            |
| IN2             | 7  |                 | 14 | OUT2            |
| ST2             | 8  |                 | 13 | OUT2            |
| IS2             | 9  |                 | 12 | OUT2            |
| $V_{bb}$        | 10 |                 | 11 | V <sub>bb</sub> |
| -               | ŀ  | leat slug       |    |                 |
|                 |    |                 |    |                 |



## **Maximum Ratings** at $T_j = 25^{\circ}C$ unless otherwise specified

| Parameter                                                                                                                                                                                                                                                         | Symbol                                                | Values              | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|---------------------|------|
| Supply voltage (overvoltage protection see page 5)                                                                                                                                                                                                                | V <sub>bb</sub>                                       | 43                  | V    |
| Supply voltage for full short circuit protection<br><i>T</i> <sub>j,start</sub> = -40+150°C                                                                                                                                                                       | V <sub>bb</sub>                                       | 34                  | V    |
| Load current (Short-circuit current, see page 5)                                                                                                                                                                                                                  | IL.                                                   | self-limited        | A    |
| Load dump protection <sup>1</sup> ) $V_{\text{LoadDump}} = V_A + V_s$ , $V_A = 13.5 \text{ V}$<br>$R_{\text{I}^{2)}} = 2 \Omega$ , $t_{\text{d}} = 200 \text{ ms}$ ; $\text{IN} = \text{low or high}$ ,<br>each channel loaded with $R_{\text{L}} = 1.0 \Omega$ , | V <sub>Load dump</sub> <sup>3)</sup>                  | 60                  | V    |
| Operating temperature range<br>Storage temperature range                                                                                                                                                                                                          | T <sub>j</sub><br>T <sub>stg</sub>                    | -40+150<br>-55+150  | °C   |
| Power dissipation (DC) <sup>4)</sup> $T_a = 25^{\circ}C$ :<br>(all channels active) $T_a = 85^{\circ}C$ :                                                                                                                                                         | P <sub>tot</sub>                                      | 3.8<br>2.0          | W    |
| Maximal switchable inductance, single pulse $V_{bb} = 12V$ , $T_{j,start} = 150^{\circ}C^{4}$ ,                                                                                                                                                                   |                                                       |                     |      |
| $I_{L} = 4 \text{ A}, E_{AS} = 1.13 \text{ J}, 0 \Omega$ one channel:<br>$I_{L} = 12 \text{ A}, E_{AS} = 430 \text{ mJ}, 0 \Omega$ one channel:<br>$I_{L} = 24 \text{ A}, E_{AS} = 800 \text{ mJ}, 0 \Omega$ two parallel channels:<br>see diagrams on page 10    | ZL                                                    | 100<br>4.4<br>2.0   | mH   |
| Electrostatic discharge capability (ESD)IN:(Human Body Model)ST, IS:out to all other pins shorted:acc. MIL-STD883D, method 3015.7 and ESD assn. std. S5.1-1993R=1.5kΩ; C=100pF                                                                                    | V <sub>ESD</sub>                                      | 1.0<br>4.0<br>8.0   | kV   |
| Input voltage (DC)                                                                                                                                                                                                                                                | V <sub>IN</sub>                                       | -10 +16             | V    |
| Current through input pin (DC)<br>Current through status pin (DC)<br>Current through current sense pin (DC)<br>see internal circuit diagram page 9                                                                                                                | I <sub>IN</sub><br>I <sub>ST</sub><br>I <sub>IS</sub> | ±2.0<br>±5.0<br>±14 | mA   |

<sup>1)</sup> Supply voltages higher than  $V_{bb(AZ)}$  require an external current limit for the GND and status pins a 150 $\Omega$  resistor for the GND connection is recommended.

<sup>&</sup>lt;sup>2)</sup>  $R_{\rm I}$  = internal resistance of the load dump test pulse generator

<sup>&</sup>lt;sup>3)</sup> V<sub>Load dump</sub> is set up without the DUT connected to the generator per ISO 7637-1 and DIN 40839

 <sup>4)</sup> Device on 50mm\*50mm\*1.5mm epoxy PCB FR4 with 6cm<sup>2</sup> (one layer, 70μm thick) copper area for V<sub>bb</sub> connection. PCB is vertical without blown air.



# **Thermal Characteristics**

| Parameter and Conditions                                                 |                                                              | Symbol                                 | Values |              |           | Unit |
|--------------------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------|--------|--------------|-----------|------|
|                                                                          |                                                              |                                        | min    | typ          | max       |      |
| Thermal resistance<br>junction -case<br>junction - ambient <sup>4)</sup> | each channel:<br>one channel active:<br>all channels active: | R <sub>thjs</sub><br>R <sub>thja</sub> | <br>   | <br>37<br>30 | 1<br><br> | K/W  |

# **Electrical Characteristics**

| Parameter and Conditions, each of the two channels                        | Symbol | Values |     | Unit |  |
|---------------------------------------------------------------------------|--------|--------|-----|------|--|
| at T <sub>j</sub> = -40+150°C, $V_{bb}$ = 12 V unless otherwise specified |        | min    | typ | max  |  |

#### Load Switching Capabilities and Characteristics

| On-state resistance (                            | V <sub>bb</sub> to OUT); I <sub>L</sub> = 5 A |                         |     |    |     |      |
|--------------------------------------------------|-----------------------------------------------|-------------------------|-----|----|-----|------|
|                                                  | each channel, $T_{j} = 25^{\circ}C$ :         | R <sub>ON</sub>         |     | 27 | 30  | mΩ   |
|                                                  | $T_{\rm j} = 150^{\circ}{\rm C}$ :            |                         |     | 54 | 60  |      |
| two                                              | parallel channels, $T_j = 25^{\circ}C$ :      |                         |     | 14 | 15  |      |
| Output voltage drop I                            | imitation at small load                       |                         |     |    |     |      |
| currents, see page 14                            |                                               | V <sub>ON(NL)</sub>     |     | 50 |     | mV   |
| <i>I</i> L = 0.5 A                               | <i>T</i> j =-40+150°C:                        |                         |     |    |     |      |
| Nominal load current,                            |                                               |                         |     |    |     |      |
|                                                  | one channel active:                           | I <sub>L(NOM)</sub>     | 11  | 12 |     | A    |
|                                                  | two parallel channels active:                 |                         | 22  | 24 |     |      |
| ISO 10483-1, 6.7: <i>Von</i> =(                  | $0.5V T_{C} = 85^{\circ}C$                    |                         |     |    |     |      |
| Output current while C                           | GND disconnected or pulled up <sup>5)</sup> ; | I <sub>L(GNDhigh)</sub> |     |    | 8   | mA   |
| $V_{bb} = 30 V, V_{IN} = 0,$                     |                                               |                         |     |    |     |      |
| see diagram page 10                              |                                               |                         |     |    |     |      |
| Turn-on time <sup>6)</sup>                       | IN to 90% V <sub>OUT</sub> :                  | <i>t</i> on             | 25  | 70 | 150 | μs   |
| Turn-off time                                    | IN . to 10% V <sub>OUT</sub> :                | <i>t</i> off            | 25  | 80 | 200 |      |
| $R_{\rm L}$ = 12 $\Omega$                        |                                               |                         |     |    |     |      |
| Slew rate on 6)                                  |                                               | d V/dt <sub>on</sub>    | 0.1 |    | 1   | V/µs |
| 10 to 30% <i>V</i> <sub>OUT</sub> , <i>R</i> L = | = 12 Ω:                                       |                         |     |    |     |      |
| Slew rate off 6)                                 |                                               | -d V/dt <sub>off</sub>  | 0.1 |    | 1   | V/µs |
| 70 to 40% $V_{OUT}$ , $R_{L}$                    | = 12 Ω:                                       |                         |     |    |     |      |
|                                                  |                                               |                         |     |    |     |      |

<sup>5)</sup> not subject to production test, specified by design

<sup>&</sup>lt;sup>6)</sup> See timing diagram on page 11.



| Parameter and Conditions, each of the two channels                        | Symbol | Values |     | Unit |  |
|---------------------------------------------------------------------------|--------|--------|-----|------|--|
| at T <sub>j</sub> = -40+150°C, $V_{bb}$ = 12 V unless otherwise specified |        | min    | typ | max  |  |

#### **Operating Parameters**

| Operating voltage <sup>7)</sup>                        |                                            | V <sub>bb(on)</sub>           | 5.0      |            | 34         | V  |
|--------------------------------------------------------|--------------------------------------------|-------------------------------|----------|------------|------------|----|
| Undervoltage shutdown                                  |                                            | V <sub>bb(under)</sub>        | 3.2      |            | 5.0        | V  |
| Undervoltage restart                                   | Tj =-40+25°C:<br>Tj =+150°C:               | V <sub>bb(u rst)</sub>        |          | 4.5        | 5.5<br>6.0 | V  |
| Undervoltage restart of charge p                       | bump                                       |                               |          |            |            |    |
| see diagram page 13                                    | / τj =-40+25°C:<br>Tj =150°C:              | $V_{\rm bb(ucp)}$             |          | 4.7<br>    | 6.5<br>7.0 | V  |
| Undervoltage hysteresis                                |                                            | $\Delta V_{\text{bb(under)}}$ |          | 0.5        |            | V  |
| $\Delta V_{bb}(under) = V_{bb}(u rst) - V_{bb}(under)$ |                                            | . , ,                         |          |            |            |    |
| Overvoltage shutdown                                   |                                            | V <sub>bb(over)</sub>         | 34       |            | 43         | V  |
| Overvoltage restart                                    |                                            | V <sub>bb(o rst)</sub>        | 33       |            |            | V  |
| Overvoltage hysteresis                                 |                                            | $\Delta V_{\text{bb(over)}}$  |          | 1          |            | V  |
| Overvoltage protection <sup>8)</sup><br>/bb=40 mA      | <i>T</i> j =-40:<br><i>T</i> j =+25+150°C: | V <sub>bb(AZ)</sub>           | 41<br>43 | <br>47     | <br>52     | V  |
| Standby current <sup>9)</sup>                          | <i>T</i> <sub>j</sub> =-40°C25°C:          | I <sub>bb(off)</sub>          |          | 8          | 30         | μA |
| $V_{IN} = 0$                                           | <i>T</i> <sub>j</sub> =150°C:              |                               |          | 24         | 50         |    |
| Leakage output current (include                        | d in $I_{bb(off)}$ ; $V_{IN} = 0$          | I <sub>L(off)</sub>           |          |            | 20         | μA |
| Operating current <sup>10)</sup> , $V_{IN} = 5V$ ,     |                                            |                               |          |            |            |    |
| $I_{\rm GND} = I_{\rm GND1} + I_{\rm GND2},$           | one channel on:<br>two channels on:        | I <sub>GND</sub>              |          | 1.2<br>2.4 | 3<br>6     | mA |

#### Protection Functions<sup>11</sup>)

| Current limit, (see timing diagrams, pag | e 12)                                   |                     |    |     |    |    |
|------------------------------------------|-----------------------------------------|---------------------|----|-----|----|----|
|                                          | <i>T</i> j =-40°C:                      | I <sub>L(lim)</sub> | 48 | 56  | 65 | А  |
|                                          | <i>T</i> j =-40°C:<br><i>T</i> j =25°C: |                     | 40 | 50  | 58 |    |
|                                          | <i>T</i> <sub>j</sub> =+150°C:          |                     | 31 | 37  | 45 |    |
| Repetitive short circuit current limit,  |                                         |                     |    |     |    |    |
| $T_{\rm j} = T_{\rm jt}$                 | each channel                            | I <sub>L(SCr)</sub> |    | 24  |    | А  |
| two pa                                   | arallel channels                        |                     |    | 24  |    |    |
| (see timing diagrams, page 12)           |                                         |                     |    |     |    |    |
| Initial short circuit shutdown time      | T <sub>j,start</sub> =25°C:             | <i>t</i> off(SC)    |    | 4.0 |    | ms |
| (see timing diagrams on page 12)         |                                         |                     |    |     |    |    |

<sup>7)</sup> At supply voltage increase up to  $V_{bb}$ = 4.7 V typ without charge pump,  $V_{OUT} \approx V_{bb}$  - 2 V

<sup>8)</sup> Supply voltages higher than V<sub>bb(AZ)</sub> require an external current limit for the GND and status pins (a 150 Ω resistor in the GND connection is recommended). See also V<sub>ON(CL)</sub> in table of protection functions and circuit diagram page 9.

9) Measured with load; for the whole device; all channels off

<sup>10)</sup> Add  $I_{ST}$ , if  $I_{ST} > 0$ 

<sup>&</sup>lt;sup>11)</sup> Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.



| Parameter and Conditions, each of the two channels                        | Symbol | Values |     | Unit |  |
|---------------------------------------------------------------------------|--------|--------|-----|------|--|
| at T <sub>j</sub> = -40+150°C, $V_{bb}$ = 12 V unless otherwise specified |        | min    | typ | max  |  |

| Output clamp (inductive load switch off) <sup>12)</sup><br>at VON(CL) = V <sub>bb</sub> - VOUT, $I_L$ = 40 mA $T_j$ =-40°C: | V <sub>ON(CL)</sub> | 41  |    |    | V  |
|-----------------------------------------------------------------------------------------------------------------------------|---------------------|-----|----|----|----|
| $T_j = 25^{\circ}C150^{\circ}C:$                                                                                            | - (- )              | 43  | 47 | 52 |    |
| Thermal overload trip temperature                                                                                           | T <sub>jt</sub>     | 150 |    |    | °C |
| Thermal hysteresis                                                                                                          | $\Delta T_{jt}$     |     | 10 |    | K  |

#### **Reverse Battery**

| Reverse battery voltage <sup>13)</sup>                                                                  | - V <sub>bb</sub> | <br>    | 32 | V  |
|---------------------------------------------------------------------------------------------------------|-------------------|---------|----|----|
| Drain-source diode voltage ( $V_{out} > V_{bb}$ )<br>$I_L = -4.0 \text{ A}, T_j = +150^{\circ}\text{C}$ | - V <sub>ON</sub> | <br>600 |    | mV |

#### **Diagnostic Characteristics**

| <i>k</i> ilis           | 4350                                                                     | 4800                                                                                                                  | 5800                                                  |                                                       |
|-------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|
|                         | 3100                                                                     | 4800                                                                                                                  | 7800                                                  |                                                       |
|                         | 4350                                                                     | 4800                                                                                                                  | 5350                                                  |                                                       |
|                         | 3800                                                                     | 4800                                                                                                                  | 6300                                                  |                                                       |
|                         |                                                                          |                                                                                                                       |                                                       |                                                       |
| V <sub>IS(lim)</sub>    | 5.4                                                                      | 6.1                                                                                                                   | 6.9                                                   | V                                                     |
|                         |                                                                          |                                                                                                                       |                                                       |                                                       |
| I <sub>IS(LL)</sub>     | 0                                                                        |                                                                                                                       | 1                                                     | μA                                                    |
| I <sub>IS(LH)</sub>     | 0                                                                        |                                                                                                                       | 15                                                    |                                                       |
| Ι <sub>IS(SH)</sub> 16) | 0                                                                        |                                                                                                                       | 10                                                    |                                                       |
| $t_{\rm son(IS)}$       |                                                                          |                                                                                                                       | 300                                                   | μs                                                    |
|                         | $V_{\rm IS(lim)}$ $I_{\rm IS(LL)}$ $I_{\rm IS(LH)}$ $I_{\rm IS(SH)}$ 16) | 3100       4350       3800       VIS(lim)       5.4       IIS(LL)       IIS(LH)       IIS(LH)       IIS(SH)       16) | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ |

<sup>&</sup>lt;sup>12)</sup> If channels are connected in parallel, output clamp is usually accomplished by the channel with the lowest VON(CL)

<sup>&</sup>lt;sup>13)</sup> Requires a 150 Ω resistor in GND connection. The reverse load current through the intrinsic drain-source diode has to be limited by the connected load. Power dissipation is higher compared to normal operating conditions due to the voltage drop across the drain-source diode. The temperature protection is not active during reverse current operation! Input and Status currents have to be limited (see max. ratings page 3 and circuit page 9).

<sup>&</sup>lt;sup>14)</sup> This range for the current sense ratio refers to all devices. The accuracy of the  $k_{\text{ILIS}}$  can be raised at least by a factor of two by matching the value of  $k_{\text{ILIS}}$  for every single device.

In the case of current limitation the sense current  $I_{IS}$  is zero and the diagnostic feedback potential  $V_{ST}$  is High. See figure 2c, page 12.

<sup>&</sup>lt;sup>15)</sup> Valid if  $V_{bb(u rst)}$  was exceeded before.

<sup>&</sup>lt;sup>16)</sup> not subject to production test, specified by design



| Parameter and Conditions, each of the two channels                        | eter and Conditions, each of the two channels Symbol Values |     |     |     | Unit |
|---------------------------------------------------------------------------|-------------------------------------------------------------|-----|-----|-----|------|
| at T <sub>j</sub> = -40+150°C, $V_{bb}$ = 12 V unless otherwise specified |                                                             | min | typ | max |      |

| Current sense settling time to 10% of $I_{IS}$ static after negative input slope <sup>17</sup> ), $I_{L} = 5$ 0 A | <i>t</i> <sub>soff(IS)</sub> |   | 30 | 100 | μs |
|-------------------------------------------------------------------------------------------------------------------|------------------------------|---|----|-----|----|
| Current sense rise time (60% to 90%) after change of load current <sup>17)</sup> , $I_L = 2.5 - 5 \text{ A}$      | t <sub>slc(IS)</sub>         |   | 10 |     | μs |
| Open load detection voltage <sup>18)</sup> (off-condition)                                                        | V <sub>OUT(OL)</sub>         | 2 | 3  | 4   | V  |
| Internal output pull down<br>(pin 16,17,18,19 to 2 resp. 12,13,14,15 to 6), <i>V</i> OUT=5 V                      | Ro                           | 5 | 15 | 40  | kΩ |

## Input and Status Feedback<sup>19)</sup>

| Input resistance                                                        | R                            | 3.0 | 4.5 | 7.0 | kΩ  |
|-------------------------------------------------------------------------|------------------------------|-----|-----|-----|-----|
| (see circuit page 9)                                                    |                              | 5.0 | 4.5 | 7.0 | N32 |
|                                                                         |                              |     |     |     |     |
| Input turn-on threshold voltage                                         | $V_{\rm IN(T+)}$             |     |     | 3.5 | V   |
| Input turn-off threshold voltage                                        | V <sub>IN(T-)</sub>          | 1.5 |     |     | V   |
| Input threshold hysteresis                                              | $\Delta V_{\rm IN(T)}$       |     | 0.5 |     | V   |
| Off state input current $V_{\rm IN} = 0.4$ V:                           | I <sub>IN(off)</sub>         | 1   |     | 50  | μΑ  |
| On state input current $V_{IN} = 5 V$ :                                 | I <sub>IN(on)</sub>          | 20  | 50  | 90  | μΑ  |
| Delay time for status with open load                                    | t <sub>d(ST OL3)</sub>       |     | 400 |     | μs  |
| after Input neg. slope (see diagram page 14)                            |                              |     |     |     |     |
| Status delay after positive input slope <sup>17)</sup>                  |                              |     |     |     |     |
|                                                                         | <i>t</i> <sub>don(ST)</sub>  |     | 13  |     | μs  |
| Status delay after negative input slope <sup>17)</sup>                  |                              |     |     |     |     |
|                                                                         | <i>t</i> <sub>doff(ST)</sub> |     | 1   |     | μs  |
| Status output (open drain)                                              |                              |     |     |     |     |
| Zener limit voltage $T_j = -40+150^{\circ}C$ , $I_{ST} = +1.6$ mA:      | $V_{\rm ST(high)}$           | 5.4 | 6.1 | 6.9 | V   |
| ST low voltage $T_{j} = -40+25^{\circ}C$ , $I_{ST} = +1.6$ mA:          | V <sub>ST(low)</sub>         |     |     | 0.4 |     |
| $T_j = +150^{\circ}C$ , $I_{ST} = +1.6$ mA:                             |                              |     |     | 0.7 |     |
| Status leakage current, $V_{ST} = 5 V$ , $T_j=25 \dots +150^{\circ}C$ : | I <sub>ST(high)</sub>        |     |     | 2   | μA  |

<sup>&</sup>lt;sup>17)</sup> not subject to production test, specified by design

<sup>&</sup>lt;sup>18)</sup> External pull up resistor required for open load detection in off state.

 $<sup>^{19)}\,</sup>$  If ground resistors  $R_{GND}$  are used, add the voltage drop across these resistors.



## **Truth Table**

|                               | Input 1 | Output 1          | Status 1              | Current<br>Sense 1             |
|-------------------------------|---------|-------------------|-----------------------|--------------------------------|
|                               | Input 2 | Output 2          | Status 2              | Current<br>Sense 2             |
|                               | level   | level             | level                 | IIS                            |
| Normal                        | L       | L                 | Н                     | 0                              |
| operation                     | н       | н                 | L                     | nominal                        |
| Current-                      | L       | L                 | Н                     | 0                              |
| limitation                    | Н       | Н                 | Н                     | 0                              |
| Short circuit to              | L       | L                 | Н                     | 0                              |
| GND                           | н       | L <sup>20</sup> ) | н                     | 0                              |
| Over-                         | L       | L                 | Н                     | 0                              |
| temperature                   | н       | L                 | н                     | 0                              |
| Short circuit to              | L       | н                 | L <sup>21</sup> )     | 0                              |
| V <sub>bb</sub>               | н       | н                 | L                     | <nominal <sup="">22)</nominal> |
| Open load                     | L       | L <sup>23</sup> ) | H (L <sup>24)</sup> ) | 0                              |
|                               | н       | Н                 | `L ´                  | 0                              |
| Undervoltage                  | L       | L                 | Н                     | 0                              |
| _                             | Н       | L                 | L                     | 0                              |
| Overvoltage                   | L       | L                 | Н                     | 0                              |
|                               | Н       | L                 | L                     | 0                              |
| Negative output voltage clamp | L       | L                 | Н                     | 0                              |
|                               | V de    | o't coro          | 7 biabia              | nnadanaa natan                 |

L = "Low" LevelX = don't careZ = high impedance, potential depends on external circuitH = "High" LevelStatus signal after the time delay shown in the diagrams (see fig 5. page 13)Parallel switching of channel 1 and 2 is possible by connecting the inputs and outputs in parallel. The statusoutputs ST1 and ST2 have to be configured as a 'Wired OR' function with a single pull-up resistor. The currentsense outputs IS1 and IS2 have to be connected with a single pull-down resistor.

#### Terms



Leadframe (V<sub>bb</sub>) is connected to pin 1,10,11,20

External R<sub>GND</sub> optional; two resistors R<sub>GND1</sub>, R<sub>GND2</sub> = 150  $\Omega$  or a single resistor R<sub>GND</sub> = 75  $\Omega$  for reverse battery protection up to the max. operating voltage.

- <sup>23)</sup> Power Transistor off, high impedance
- <sup>24)</sup> with external resistor between  $V_{\text{\tiny BB}}$  and OUT

<sup>&</sup>lt;sup>20)</sup> The voltage drop over the power transistor is  $V_{bb}$ - $V_{OUT}$  > 3V typ. Under this condition the sense current  $I_{IS}$  is zero

<sup>&</sup>lt;sup>21)</sup> An external short of output to  $V_{bb}$ , in the off state, causes an internal current from output to ground. If  $R_{GND}$  is used, an offset voltage at the GND and ST pins will occur and the  $V_{ST low}$  signal may be errorious.

<sup>&</sup>lt;sup>22)</sup> Low ohmic short to  $V_{bb}$  may reduce the output current  $I_L$  and therefore also the sense current  $I_{IS}$ .



#### Input circuit (ESD protection), IN1 or IN2



The use of ESD zener diodes as voltage clamp at DC conditions is not recommended.

#### Status output, ST1 or ST2



ESD-Zener diode: 6.1 V typ., max 5.0 mA;  $R_{ST(ON)}$  < 375  $\Omega$  at 1.6 mA. The use of ESD zener diodes as voltage clamp at DC conditions is not recommended.

#### Current sense output, IS1 or IS2



ESD-Zener diode: 6.1 V typ., max 14 mA;  $R_{IS} = 1 k\Omega$  nominal

#### Inductive and overvoltage output clamp, OUT1 or OUT2



VON clamped to VON(CL) = 47 V typ.

## Overvoltage and reverse batt. Protection

For each channel



 $V_{Z1} = 6.1 \text{ V typ.}, V_{Z2} = 47 \text{ V typ.}, R_{GND} = 150 \Omega,$  $R_{ST} = 15k\Omega, R_{I} = 4.5k\Omega \text{ typ.}, R_{IS} = 1k\Omega, R_V = 15k\Omega,$ In case of reverse battery the current has to be limited by the load. Temperature protection is not active

#### Open-load detection OUT1 or OUT2

OFF-state diagnostic condition:  $V_{OUT} > 3 V$  typ.; IN low





#### GND disconnect, each channel



Any kind of load. In case of IN = high is  $V_{OUT} \approx V_{IN} \cdot V_{IN}(T_+)$ . Due to V<sub>GND</sub> > 0, no V<sub>ST</sub> = low signal available.

#### GND disconnect with GND pull up

each channel



Any kind of load. If  $V_{GND} > V_{IN} - V_{IN(T+)}$  device stays off Due to  $V_{GND} > 0$ , no  $V_{ST} =$  low signal available.

## V<sub>bb</sub> disconnect with energized inductive

load, each channel



For inductive load currents up to the limits defined by  $Z_L$  (max. ratings and diagram on page 10) each switch is protected against loss of  $V_{bb}$ .

Consider at your PCB layout that in the case of Vbb disconnection with energized inductive load all the load current flows through the GND connection.





Energy stored in load inductance:

$$E_{\rm L} = \frac{1}{2} \cdot {\rm L} \cdot {\rm I}_{\rm L}^2$$

While demagnetizing load inductance, the energy dissipated in PROFET is

$$E_{AS} = E_{bb} + E_L - E_R = V_{ON(CL)} \cdot i_L(t) dt,$$

with an approximate solution for  $R_L > 0 \Omega$ :

$$E_{\text{AS}} = \frac{I_{\text{L}} \cdot L}{2 \cdot R_{\text{L}}} (V_{\text{bb}} + |V_{\text{OUT}(\text{CL})}|) ln (1 + \frac{I_{\text{L}} \cdot R_{\text{L}}}{|V_{\text{OUT}(\text{CL})}|})$$

# Maximum allowable load inductance for a single switch off (one channel)<sup>4)</sup>

$$L = f(I_L)$$
;  $T_{j,start} = 150^{\circ}C$ ,  $V_{bb} = 12 V$ ,  $R_L = 0 \Omega$ 





# **Timing diagrams**

Both channels are symmetric and consequently the diagrams are valid for channel 1 and channel 2

**Figure 1a:** Switching a resistive load, change of load current in on-condition:



The sense signal is not valid during settling time after turn or change of load current.



Figure 2a: Switching a resistive load, turn-on/off time and slew rate definition:



Figure 2b: Switching a lamp:



The initial peak current should be limited by the lamp and not by the current limit of the device.

Infineon technologies



#### Figure 2c: Switching a lamp with current limit:







 $^{\ast})$  if the time constant of load is too large, open-load-status may occur

Figure 3a: Turn on into short circuit: shut down by overtemperature, restart by cooling



Heating up of the chip may require several milliseconds, depending on external conditions

Figure 3b: Turn on into short circuit: shut down by overtemperature, restart by cooling (two parallel switched channels 1 and 2) IN1/2



ST1 and ST2 have to be configured as a 'Wired OR' function ST1/2 with a single pull-up resistor.



**Figure 4a:** Overtemperature: Reset if  $T_j < T_{jt}$ 



Figure 5a: Open load: detection (with  $R_{EXT}$ ), turn on/off to open load



Figure 6a: Undervoltage:



Figure 6b: Undervoltage restart of charge pump



charge pump starts at  $V_{bb(ucp)} = 4.7 \text{ V typ.}$ 



Figure 7a: Overvoltage:



Figure 8a: Current sense versus load current<sup>25</sup>::



<sup>25</sup> This range for the current sense ratio refers to all devices. The accuracy of the  $k_{\text{ILIS}}$  can be raised at least by a factor of two by matching the value of  $k_{\text{ILIS}}$  for every single device.



Figure 9a: Output voltage drop versus load current:







#### Standard: P-DSO-20-12 (Power SO 20)

| Sales Code    | BTS 840      |
|---------------|--------------|
| Ordering Code | Q67060-S7013 |

#### All dimensions in millimetres



#### Published by

Infineon Technologies AG, St.-Martin-Strasse 53, D-81669 München © Infineon Technologies AG 2001 All Rights Reserved.

#### Attention please!

The information herein is given to describe certain components and shall not be considered as a guarantee of characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

Infineon Technologies is an approved CECC manufacturer.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office in Germany or our Infineon Technologies Representatives worldwide (see address list).

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.