# BTS 5246-2L Smart High-Side Power Switch PROFET Two Channels, $19\ m\Omega$ ## **Automotive Power** | T | able of C | Contents | Page | |---|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | Р | roduct S | Summary | 3 | | | 1.1 Bloc<br>1.2 Terr | ewck Diagram | 5 | | 2 | 2.1 Pin | nfiguration Assignment BTS 5246-2L Definitions and Functions | 7 | | 3 | | cal Characteristicsximum Ratings | | | 4 | 4.1 Pow<br>4.1.1<br>4.1.2<br>4.1.3<br>4.1.4<br>4.2 Prot<br>4.2.1<br>4.2.2<br>4.2.3<br>4.2.4<br>4.2.5 | Input Circuit Inductive Output Clamp Electrical Characteristics Stection Functions Over Load Protection Reverse Polarity Protection Over Voltage Protection Loss of Ground Protection Electrical Characteristics gnosis ON-State Diagnosis OFF-State Diagnosis | 10101115151616171821 | | 5 | Package | je Outlines BTS 5246-2L | 27 | | 6 | Revisio | on History | 28 | ## Smart High-Side Power Switch PROFET BTS 5246-2L ### **Product Summary** The BTS 5246-2L is a dual channel high-side power switch in PG-DSO-12-9 package providing embedded protective functions. The power transistor is built by a N-channel vertical power MOSFET with charge pump. The device is monolithically integrated in Smart SIPMOS technology. | Operating voltage | $V_{bb(on)}$ | 4.5 28 V | |--------------------------------------------|---------------|------------| | Over voltage protection | $V_{bb(AZ)}$ | 41 V | | On-State resistance | $R_{DS(ON)}$ | 19 mΩ | | Nominal load current (one channel active) | $I_{L(nom)}$ | 6 A | | Adjustable current limitation | $I_{L(LIM)}$ | 7 A / 40 A | | Current limitation repetitive | $I_{L(SCr)}$ | 7 A / 40 A | | Standby current for whole device with load | $I_{bb(OFF)}$ | 7.5 µA | #### **Basic Features** - Very low standby current - 3.3 V and 5 V compatible logic pins - Improved electromagnetic compatibility (EMC) - · Stable behavior at under voltage - · Logic ground independent from load ground - · Secure load turn-off while logic ground disconnected - · Very low leakage current from OUT to GND - Green product (RoHS compliant) | Туре | Ordering Code | Package | | | |-------------|---------------|-------------|--|--| | BTS 5246-2L | On request | PG-DSO-12-9 | | | #### **Protective Functions** - Reverse battery protection with external resistor - Short circuit protection - · Overload protection - Multi-step current limitation - Adjustable current limitation - · Thermal shutdown with restart - Over voltage protection with external resistor - Loss of ground and loss of $V_{\rm bb}$ protection - Electrostatic discharge protection (ESD) ### **Diagnostic Functions** - · IntelliSense functionality for each channel - Proportional load current sense signal by current source - · Open load detection in ON-state by load current sense - · Open load detection in OFF-state by voltage source - Feedback on over temperature and current limitation in ON-state - Suppressed thermal toggling of fault signal ## **Applications** - µC compatible high-side power switch with diagnostic feedback for 12 V grounded loads - · All types of resistive, inductive and capacitive loads - Most suitable for loads with high inrush currents, so as lamps - Replaces electromechanical relays, fuses and discrete circuits **Overview** ### 1 Overview The BTS 5246-2L is a dual channel high-side power switch (Two Channels, 19 m $\Omega$ ) in PG-DSO-12-9 power package providing embedded protective functions. Integrated resistors at each input pin (IN1, IN2, CLA) reduce external components. The load current limitation can be adjusted in two steps by the current limit adjust pin (CLA). The IntelliSense pins IS1 and IS2 provide a sophisticated diagnostic feedback signal including current sense function, open load in off state and short circuit protection. The power transistor is built by a N-channel vertical power MOSFET with charge pump. The inputs are ground referenced CMOS compatible. The device is monolithically integrated in Smart SIPMOS technology. ### 1.1 Block Diagram Figure 1 Block Diagram Target Data Sheet 5 V1.2, 2006-08-14 Overview ## 1.2 Terms Following figure shows all terms used in this target data sheet. Figure 2 Terms **Pin Configuration** ## 2 Pin Configuration ## 2.1 Pin Assignment BTS 5246-2L Figure 3 Pin Configuration PG-DSO-12-9 ## 2.2 Pin Definitions and Functions | Pin | Symbol | I/O<br>OD | Function | |--------------------|---------|-----------|-----------------------------------------------------------------------| | 2 | IN1 | I | Input signal for channel 1 | | 5 | IN2 | I | Input signal for channel 2 | | 3 | IS1 | 0 | Diagnosis output signal channel 1 | | 4 | IS2 | 0 | Diagnosis output signal channel 2 | | 7 | CLA | 1 | Current limit adjust input for channel 1&2 | | 10,11 | OUT1 1) | 0 | Protected high-side power output channel 1 | | 8, 9 | OUT2 1) | 0 | Protected high-side power output channel 2 | | 1 | GND | - | Ground connection | | 6,12,<br>heat slug | VBB | - | Positive power supply for logic supply as well as output power supply | <sup>1)</sup> All output pins of each channel have to be shorted. **Electrical Characteristics** ## 3 Electrical Characteristics ## 3.1 Maximum Ratings Stresses above the ones listed here may cause permanent damage to the device. Exposure to maximum rating conditions for extended periods may affect device reliability. $T_i$ = 25 °C (unless otherwise specified) | Pos. | Parameter | Symbol | Limit ' | Values | Unit | Test | | |---------|-------------------------------------------------------------------------------------------------------------------|------------------|--------------|--------------|------|-------------------------------------------------------------------------------------|--| | | | | min. | min. max. | | Conditions | | | Power | Supply | | | | | | | | 3.1.1 | Supply voltage | $V_{bb}$ | | 18<br>28 | V | <i>t</i> ≤ 100 h | | | 3.1.2 | Current through ground pin | $I_{GND}$ | -150 | | mA | <i>t</i> ≤ 2 min | | | 3.1.3 | Supply voltage for full short circuit protection (single pulse) $(T_j = -40^{\circ}\text{C} 150^{\circ}\text{C})$ | $V_{bb(SC)}$ | 0 | 20 | V | $L = 8 \mu H$<br>$R = 0.2 \Omega^{1}$ | | | 3.1.4 | Voltage at power transistor | $V_{DS}$ | | 52 | ٧ | | | | 3.1.5 | Supply Voltage for Load Dump protection | $V_{bb(LD)}$ | | 40<br>53 | V | $R_{\rm l} = 2 \Omega^{2}$<br>$R_{\rm L} = 2.25 \Omega$<br>$R_{\rm L} = 6.8 \Omega$ | | | Power | Stages | | | | | | | | 3.1.6 | Load current | $I_{L}$ | | $I_{L(LIM)}$ | Α | 3) | | | 3.1.7 | Maximum energy dissipation single pulse | $E_{AS}$ | | 130 | mJ | $T_{j(0)} = 150^{\circ}C$<br>$I_{L(0)} = 6 \text{ A}$<br>$V_{bb} = 12V$ | | | 3.1.8 | Power dissipation (DC) | P <sub>tot</sub> | | 1.4 | W | $T_{a} = 85 ^{\circ}\text{C}$<br>$T_{j} \leq 150 ^{\circ}\text{C}$ | | | Logic I | Pins | , | | 1 | • | | | | 3.1.9 | Voltage at input pin | $V_{IN}$ | -5<br>-16 | 19 | V | <i>t</i> ≤ 2 min | | | 3.1.10 | Current through input pin | $I_{IN}$ | -2.0<br>-8.0 | 2.0 | mA | <i>t</i> ≤ 2 min | | Target Data Sheet 8 V1.2, 2006-08-14 #### **Electrical Characteristics** $T_i$ = 25 °C (unless otherwise specified) | Pos. | Parameter | Symbol | nbol Limit Values | | Unit | Test | |--------|------------------------------------------------|--------------------|-------------------|-------------|------|---------------------------------------| | | | | min. | max. | | Conditions | | 3.1.11 | Voltage at current limit adjust pin | $V_{CLA}$ | -5<br>-16 | 19 | V | <i>t</i> ≤ 2 min | | 3.1.12 | Current through current limit adjust pin | $I_{CLA}$ | -2.0<br>-8.0 | 2.0 | mA | <i>t</i> ≤ 2 min | | 3.1.13 | Current through sense pin | $I_{IS}$ | -5 | 10 | mA | | | Tempe | ratures | | | | | | | 3.1.14 | Junction temperature | $T_{j}$ | -40 | 150 | °C | | | 3.1.15 | Dynamic temperature increase while switching | $\Delta T_{\rm j}$ | | 60 | °C | | | 3.1.16 | Storage temperature | $T_{stg}$ | -55 | 150 | °C | | | ESD St | usceptibility | | | | | | | 3.1.17 | ESD susceptibility HBM<br>IN, CLA<br>IS<br>OUT | V <sub>ESD</sub> | -1<br>-2<br>-4 | 1<br>2<br>4 | kV | according to<br>EIA/JESD<br>22-A 114B | <sup>1)</sup> R and L describe the complete circuit impedance including line, contact and generator impedances Target Data Sheet 9 V1.2, 2006-08-14 <sup>2)</sup> Load Dump is specified in ISO 7637, R<sub>I</sub> is the internal resistance of the Load Dump pulse generator <sup>3)</sup> Current limitation is a protection feature. Operation in current limitation is considered as "outside" normal operating range. Protection features are not designed for continuous repetitive operation. Pulse shape represents inductive switch off: $I_L(t) = I_L(0) * (1 - t / t_{peak}); 0 < t < t_{peak}$ . Please see **Figure 8** Device mounted on PCB (50 mm x 50 mm x 1.5 mm epoxy, FR4) with 6 cm $^2$ copper heatsinking area (one layer, 70 $\mu$ m thick) for V<sub>bb</sub> connection. PCB is vertical without blown air. **Power Stages** ## 4 Block Description and Electrical Characteristics ### 4.1 Power Stages The power stages are built by a N-channel vertical power MOSFET (DMOS) with charge pump. ### 4.1.1 Output On-State Resistance The on-state resistance $R_{\rm DS(ON)}$ depends on the supply voltage as well as the junction temperature $T_{\rm j}$ . Figure 4 shows that dependencies for the typical on-state resistance . The behavior in reverse polarity mode is described in **Section 4.2.2**. Figure 4 Typical On-State Resistance ### 4.1.2 Input Circuit **Figure 5** shows the input circuit of the BTS 5246-2L. There is an integrated input resistor that makes external components obsolete. The current sink to ground ensures that the device switches off in case of open input pin. The zener diode protects the input circuit against ESD pulses. Figure 5 Input Circuit (IN1 and IN2) Target Data Sheet 10 V1.2, 2006-08-14 **Power Stages** A high signal at the input pin causes the power DMOS to switch on with a dedicated slope, which is optimized in terms of EMC emission. Figure 6 Switching a Load (resistive) ## 4.1.3 Inductive Output Clamp When switching off inductive loads with high-side switches, the voltage $V_{OUT}$ drops below ground potential, because the inductance intends to continue driving the current. Figure 7 Output Clamp (OUT1 and OUT2) To prevent destruction of the device, there is a voltage clamp mechanism implemented that keeps that negative output voltage at a certain level ( $V_{OUT(CL)}$ ). See **Figure 7** and **Figure 8** for details. Nevertheless, the maximum allowed load inductance is limited. Target Data Sheet 11 V1.2, 2006-08-14 **Power Stages** Figure 8 Switching an Inductance #### **Maximum Load Inductance** While demagnetization of inductive loads, energy has to be dissipated in the BTS 5246-2L. This energy can be calculated with following equation: $$E = (V_{\rm bb} - V_{\rm OUT(CL)}) \cdot \left[ \frac{V_{\rm OUT(CL)}}{R_{\rm L}} \cdot \ln \left( 1 - \frac{R_{\rm L} \cdot I_{\rm L}}{V_{\rm OUT(CL)}} \right) + I_{\rm L} \right] \cdot \frac{L}{R_{\rm L}}$$ Following equation simplifies under the assumption of $R_{\rm L}$ = 0: $$E = \frac{1}{2}LI_{L}^{2} \cdot \left(1 - \frac{V_{bb}}{V_{OUT(CL)}}\right)$$ The energy, which is converted into heat, is limited by the thermal design of the component. See **Figure 9** for the maximum allowed energy dissipation. ## To be added after characterization of first samples Figure 9 Maximum energy dissipation single pulse, $T_{\rm j,Start}$ = 150°C Target Data Sheet 12 V1.2, 2006-08-14 **Power Stages** #### 4.1.4 **Electrical Characteristics** $V_{\rm bb}$ = 9 V to 16 V, $T_{\rm j}$ = -40 °C to +150 °C (unless otherwise specified) typical values: $V_{\rm bb}$ = 13.5 V, $T_{\rm j}$ = 25 °C | Pos. | Parameter | Symbol | Lin | nit Val | ues | Unit | <b>Test Conditions</b> | |-------|-------------------------------------------------------------------------|---------------|----------|------------|------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | min. | typ. | max. | | | | Gener | al | | | | | | | | 4.1.1 | Operating voltage | $V_{bb}$ | 4.5 | | 28 | V | $V_{\mathrm{IN}}$ = HIGH $R_{\mathrm{L}}$ = 12 $\Omega$ $V_{\mathrm{DS}}$ < 0.5 V | | 4.1.2 | Operating current one channel all channels | $I_{GND}$ | | 1.6<br>3.2 | 4 8 | mA | $V_{\text{IN}} = 5 \text{ V}$ $I_{\text{L}} = I_{\text{NOM}}$ | | 4.1.3 | Standby current for whole device with load | $I_{bb(OFF)}$ | | 5 | 7.5<br>7.5<br>20 | μΑ | $V_{IN} = 0 \text{ V}$<br>$V_{CLA} = 0 \text{ V}$<br>$V_{OUT} < V_{OUT(OL)}$<br>$T_j = 25^{\circ}\text{C}$<br>$T_j = 105^{\circ}\text{C}^{3)}$<br>$T_j = 150^{\circ}\text{C}$ | | Outpu | it characteristics | | | | | | | | 4.1.4 | On-State resistance per channel | $R_{DS(ON)}$ | | 35 | 38 | mΩ | $I_{L}$ = 5 A<br>$T_{j}$ = 150 °C | | 4.1.5 | Output voltage drop limitation at small load currents | $V_{DS(NL)}$ | | 40 | | mV | I <sub>L</sub> = 0.5 A | | 4.1.6 | Nominal load current per channel one channel active two channels active | $I_{L(nom)}$ | 6<br>4.3 | 6,3<br>4,5 | | A | $T_{\rm a}$ = 85 °C<br>$T_{\rm j} \le$ 150 °C <sup>1) 2)</sup> | | | ISO load current per channel one channel active two channels active | $I_{L(ISO)}$ | 15<br>15 | 17<br>17 | | A | $T_{\rm c}$ = 85 °C $V_{\rm DS}$ = 0.5 V <sup>2)</sup> | | 4.1.7 | Output clamp | $V_{OUT(CL)}$ | -24 | -20 | -17 | V | <i>I</i> <sub>L</sub> = 40 mA | | 4.1.8 | Output leakage current per channel | $I_{L(OFF)}$ | | 1.5 | 8 | μΑ | <i>V</i> <sub>IN</sub> = 0 V | **Power Stages** $V_{\rm bb}$ = 9 V to 16 V, $T_{\rm j}$ = -40 °C to +150 °C (unless otherwise specified) typical values: $V_{\rm bb}$ = 13.5 V, $T_{\rm j}$ = 25 °C | Pos. | Parameter | Symbol | Lin | nit Val | ues | Unit | Test Conditions | |--------|----------------------------------------------------|----------------------|------|----------|------|------|----------------------------------------------------| | | | | min. | typ. | max. | | | | Therm | al Resistance | | | | | | | | 4.1.9 | Junction to case | $R_{thjc}$ | | | 1.8 | K/W | | | 4.1.10 | Junction to ambient one channel on all channels on | $R_{thja}$ | | 40<br>33 | | K/W | 1) | | Input | characteristics | | | | | | • | | 4.1.11 | Input resistance for pin IN | $R_{IN}$ | 2.0 | 3.5 | 5.5 | kΩ | | | 4.1.12 | L-input level for pin IN | $V_{IN(L)}$ | -0.3 | | 1.0 | V | | | 4.1.13 | H-input level for pin IN | $V_{IN(H)}$ | 2.4 | | | V | | | 4.1.14 | Hysteresis for pin IN | $\Delta V_{IN}$ | | 0.5 | | V | 3) | | 4.1.15 | L-input current for pin IN | $I_{IN(L)}$ | 3 | | 40 | μΑ | V <sub>IN</sub> = 0.4 V | | 4.1.16 | H-input current for pin IN | $I_{IN(H)}$ | 20 | 50 | 90 | μΑ | V <sub>IN</sub> = 5 V | | Timing | js . | | | | | | | | 4.1.17 | Turn-on time to 90% V <sub>bb</sub> | t <sub>ON</sub> | | 90 | 250 | μs | $R_{\rm L}$ = 12 $\Omega$<br>$V_{\rm bb}$ = 13.5 V | | 4.1.18 | Turn-off time to 10% V <sub>bb</sub> | $t_{OFF}$ | | 100 | 250 | μs | $R_{\rm L}$ = 12 $\Omega$<br>$V_{\rm bb}$ = 13.5 V | | 4.1.19 | slew rate<br>10% to 30% V <sub>bb</sub> | $dV/dt_{ON}$ | 0.1 | 0.25 | 0.45 | V/µs | $R_{\rm L}$ = 12 $\Omega$<br>$V_{\rm bb}$ = 13.5 V | | 4.1.20 | slew rate<br>70% to 40% V <sub>bb</sub> | -d $V$ / d $t_{OFF}$ | 0.1 | 0.25 | 0.45 | V/µs | $R_{\rm L}$ = 12 $\Omega$<br>$V_{\rm bb}$ = 13.5 V | <sup>&</sup>lt;sup>1)</sup> Device mounted on PCB (50 mm x 50 mm x 1.5 mm epoxy, FR4) with 6 cm<sup>2</sup> copper heatsinking area (one layer, 70 $\mu$ m thick) for V<sub>hh</sub> connection. PCB is vertical without blown air. Note: Characteristics show the deviation of parameter at the given supply voltage and junction temperature. Typical values show the typical parameters expected from manufacturing. Target Data Sheet 14 V1.2, 2006-08-14 <sup>&</sup>lt;sup>2)</sup> Not subject to production test, parameters are calculated from $R_{DS(ON)}$ and $R_{th}$ <sup>3)</sup> Not subject to production test, specified by design **Protection Functions** #### 4.2 Protection Functions The device provides embedded protective functions. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the target data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are neither designed for continuous nor repetitive operation. #### 4.2.1 Over Load Protection The load current $I_{\rm OUT}$ is limited by the device itself in case of over load or short circuit to ground. There are two steps of current limitation. They can be selected by the CLA pin, but are additionally selected automatically depending on the voltage $V_{\rm DS}$ across the power DMOS. Please note that the voltage at the OUT pin is $V_{\rm bb}$ - $V_{\rm DS}$ . Please refer to following figure for details. Figure 10 Current Limitation (minimum values) Current limitation is realized by increasing the resistance of the device which leads to rapid temperature rise inside. A temperature sensor for each channel causes an overheated channel to switch off to prevent destruction. After cooling down with thermal hysteresis, the channel switches on again. Please refer to **Figure 11** for complete picture of the behavior, when .**Figure 12** sketches a zoom of the first event and the die temperature increase and toggling. Figure 11 Shut Down by Over Temperature Target Data Sheet 15 V1.2, 2006-08-14 #### **Protection Functions** The CLA pin circuit is similar to the input pin. Please refer to **Figure 5** for details. Please note that the thresholds for high and low state differ between IN and CLA. Figure 12 Initial short circuit shut down. ## 4.2.2 Reverse Polarity Protection In case of reverse polarity, the intrinsic body diode causes power dissipation. Use following fomular for estimation of total power dissipation $P_{\rm diss(rev)}$ in reverse polarity mode. $$P_{\mathrm{diss(rev)}} = \sum_{\mathrm{all\ channels}} (V_{\mathrm{DS(rev)}} J_{\mathrm{L}})$$ The reverse current through the power transistors has to be limited by the connected loads. The reverse current through the ground connection has to be limited either by a resistor or by a pair of resistor and diode. The current through sense pins IS1 and IS2 has to be limited (please refer to maximum ratings on Page 8). The temperature protection is not active during reverse polarity. ## 4.2.3 Over Voltage Protection In addition to the output clamp for inductive loads as described in **Section 4.1.3**, there is a clamp mechanism for over voltage protection. The current through the ground connection has to be limited e.g. by a resistor. Target Data Sheet 16 V1.2, 2006-08-14 #### **Protection Functions** As shown in **Figure 13**, in case of supply voltages greater than $V_{\rm bb(AZ)}$ , the power transistor opens and the voltage across logic part is clamped. As a result, the ground potential rises to $V_{\rm bb}$ - $V_{\rm bb(AZ)}$ . Due to the ESD zener diodes, the potential at pin IN1, IN2 and CLA rises almost to that potential, depending on the impedance of the connected circuitry. Figure 13 Over Voltage Protection #### 4.2.4 Loss of Ground Protection In case of complete loss of the device ground connections, but connected load ground, the BTS 5246-2L securely changes to or stays in off state. Target Data Sheet 17 V1.2, 2006-08-14 #### **Protection Functions** ## 4.2.5 Electrical Characteristics $V_{\rm bb}$ = 9 V to 16 V, $T_{\rm j}$ = -40 °C to +150 °C (unless otherwise specified) typical values: $V_{\rm bb}$ = 13.5 V, $T_{\rm j}$ = 25 °C | Pos. | Parameter | Symbol | Limit Values | | | Unit | <b>Test Conditions</b> | |--------|------------------------------------------------------------------|-------------------------|--------------|----------|----------|------|---------------------------------------------------------------------------------------------| | | | | min. | typ. | max. | | | | Over I | Load Protection | | | | 1 | | • | | 4.2.1 | Short circuit current limitation. | $I_{L(LIM)}$ | 40<br>7 | 50<br>11 | 60<br>14 | А | $V_{\rm DS} \ge 5 \text{ V}$<br>CLA = 0 V<br>CLA = 5 V <sup>1)</sup> | | 4.2.2 | Repetitive short circuit current limitation | $I_{L(SCr)}$ | | 40<br>7 | | A | $T_{\rm j} = T_{\rm j(SC)}^{1) 2}$<br>CLA = 0 V<br>CLA = 5 V | | 4.2.3 | Initial short circuit shut down time | t <sub>OFF(SC)</sub> | | 0.8 | | ms | $T_{\text{jStart}}$ = 25 °C <sup>2)</sup><br>CLA = 0 V<br>CLA = 5 V<br>See <b>Figure 12</b> | | 4.2.4 | Thermal shut down temperature | $T_{j(SC)}$ | 150 | 170 | | °C | 2) | | 4.2.5 | Thermal hysteresis | $\Delta T_{j}$ | | 10 | | K | 2) | | Rever | se Battery | | | | | | | | 4.2.6 | Drain-Source diode voltage (V <sub>OUT</sub> > V <sub>bb</sub> ) | $-V_{\mathrm{DS(rev)}}$ | | | 900 | mV | $I_{L}$ = -5 A<br>$T_{j}$ =150 °C | | Over \ | <b>Voltage</b> | | | | | | | | 4.2.7 | Over voltage protection | $V_{bb(AZ)}$ | 41 | 47 | 52 | V | $I_{\rm bb}$ = 2 mA | | Loss | of GND | | | | | | | | 4.2.8 | Output current while GND disconnected | $I_{L(GND)}$ | | | 2 | mA | $I_{IN} = 0^{(2)(3)}$<br>$I_{GND} = 0$<br>$I_{IS} = 0$ | | Curre | nt Limit Adjust (CLA) | | | | | | | | 4.2.9 | Input resistance for pin CLA | $R_{CLA}$ | 2.0 | 3.5 | 5.5 | kΩ | | | | | | | | | | | Target Data Sheet 18 V1.2, 2006-08-14 #### **Protection Functions** $V_{\rm bb}$ = 9 V to 16 V, $T_{\rm j}$ = -40 °C to +150 °C (unless otherwise specified) typical values: $V_{\rm bb}$ = 13.5 V, $T_{\rm j}$ = 25 °C | Pos. | Parameter | Symbol | Limit Values | | Limit Values | | Unit | Test Conditions | |--------|---------------------------|---------------------|--------------|------|--------------|---|------|-----------------| | | | | min. | typ. | max. | | | | | 4.2.10 | L-input level for pin CLA | V <sub>CLA(L)</sub> | -0.3 | | 2.0 | V | | | | 4.2.11 | H-input level for pin CLA | V <sub>CLA(H)</sub> | 4.0 | | | V | | | Target Data Sheet 19 V1.2, 2006-08-14 #### **Protection Functions** $V_{\rm bb}$ = 9 V to 16 V, $T_{\rm j}$ = -40 °C to +150 °C (unless otherwise specified) typical values: $V_{\rm bb}$ = 13.5 V, $T_{\rm j}$ = 25 °C | Pos. | Parameter | Symbol | Limit Values | | Limit Values | | Unit | Test Conditions | |--------|-----------------------------|---------------------|--------------|------|--------------|----|-------------------------------|-----------------| | | | | min. | typ. | max. | | | | | 4.2.12 | L-input current for pin CLA | $I_{CLA(L)}$ | 3 | | 40 | μΑ | V <sub>CLA</sub> = 0.4 V | | | 4.2.13 | H-input current for pin CLA | I <sub>CLA(H)</sub> | 20 | 50 | 90 | μΑ | <i>V</i> <sub>CLA</sub> = 5 V | | <sup>1)</sup> Must be limited to 2mn. Target Data Sheet 20 V1.2, 2006-08-14 <sup>&</sup>lt;sup>2)</sup> Not subject to production test, specified by design <sup>3)</sup> no connection at these pins ## 4.3 Diagnosis For diagnosis purpose, the BTS 5246-2L provides an IntelliSense signal at pins IS1 and IS2. This means in detail, the current sense signal $I_{\rm IS}$ , a proportional signal to the load current (ratio $k_{\rm ILIS}$ = $I_{\rm L}$ / $I_{\rm IS}$ ), is provided as long as no failure mode (see **Table 1**) occurs. In case of a failure mode, the voltage $V_{\rm IS(fault)}$ is fed to the diagnosis pin. Figure 14 Block Diagram: Diagnosis Table 1 Truth Table | Operation Mode | Input<br>Level | Output Level | Diagnostic<br>Output | |----------------------------------|----------------|-------------------------------------------|----------------------------------| | Normal Operation (OFF) | L | Z | Z | | Short Circuit to GND | | Z | Z | | Over Temperature | | Z | Z | | Short Circuit to V <sub>bb</sub> | | $V_{bb}$ | $V_{\rm IS} = V_{\rm IS(fault)}$ | | Open Load | | < V <sub>OUT(OL)</sub> | Z | | | | $V_{\text{OUT(OL)}} > V_{\text{OUT(OL)}}$ | $V_{\rm IS} = V_{\rm IS(fault)}$ | Target Data Sheet 21 V1.2, 2006-08-14 Table 1 Truth Table | Operation Mode | Input<br>Level | Output Level | Diagnostic<br>Output | |----------------------------------|----------------|-------------------|-----------------------------------------| | Normal Operation (ON) | Н | $\sim V_{ m bb}$ | $I_{\rm IS} = I_{\rm L} / k_{\rm ILIS}$ | | Current Limitation | | < V <sub>bb</sub> | $V_{IS} = V_{IS(fault)}$ | | Short Circuit to GND | | ~GND | $V_{IS} = V_{IS(fault)}$ | | Over Temperature | | Z | $V_{IS} = V_{IS(fault)}$ | | Short Circuit to V <sub>bb</sub> | | $V_{bb}$ | $I_{\rm IS} < I_{\rm L} / k_{\rm ILIS}$ | | Open Load | | $\sim \! V_{bb}$ | Z | L = Low Level, H = High Level, Z = high impedance, potential depends on external circuit ## 4.3.1 ON-State Diagnosis The standard diagnosis signal is a current sense signal proportional to the load current. The accuracy of the ratio ( $k_{\rm ILIS}$ = $I_{\rm L}$ / $I_{\rm IS}$ ) depends on the temperature. Please refer to **Figure 15** for details. Usually a resistor $R_{\rm IS}$ is connected to the current sense pin. It is recommended to use sense resistors $R_{\rm IS}$ > 500 $\Omega$ . A typical value is 4.7 k $\Omega$ Figure 15 Current sense ratio $k_{\rm ILIS}^{1}$ Target Data Sheet 22 V1.2, 2006-08-14 <sup>1)</sup> The curves show the behavior based on characterization data. The marked points are guaranteed in this Target Data Sheet in Section 4.3.3 (Position 4.3.7). Details about timings between the diagnosis signal $I_{\rm IS}$ and the output voltgage $V_{\rm OUT}$ and the load current $I_{\rm L}$ in ON-state can be found in **Figure 16**. Figure 16 Timing of Diagnosis Signal in ON-state In case of over-current as well as over-temperature, the voltage $V_{\rm IS(fault)}$ is fed to the diagnosis pins as long as the according input pin is high. This means, even when the device keeps switching on and off in over-load condition, the failure signal is constantly available. Please refer to **Figure 17** for details. Figure 17 Timing of Diagnosis Signal in Over Load Condition Target Data Sheet 23 V1.2, 2006-08-14 ## 4.3.2 OFF-State Diagnosis Details about timings between the diagnosis signal $I_{\rm IS}$ and the output voltgage $V_{\rm OUT}$ and the load current $I_{\rm I}$ in OFF-state can be found in **Figure 18**. Figure 18 Timing of Diagnosis Signal in OFF-state For open load diagnosis in off-state an external output pull-up resistor ( $R_{\rm OL}$ ) is recommended. For caluclation of pull-up resistor, the leakage currents and the open load threshold voltage $V_{\rm OUT(OL)}$ has to be taken into account. $$R_{\text{OL}} = \frac{V_{\text{bb(min)}} - V_{\text{OUT(OL,max)}}}{I_{\text{leakage}}}$$ $I_{\rm leakage}$ defines the leakage current in the complete system including $I_{\rm L(OL)}$ and external leakages e.g. due to humidity. $V_{\rm bb(min)}$ is the minimum supply voltage at which the open load diagnosis in off-state must be ensured. To reduce the stand-by current of the system, an open load resistor switch $(S_{\rm OL})$ is recommended. The stand-by current of the BTS 5246-2L is minimized, when both input pins (IN1 and IN2) are on low level or left open and $V_{\rm OUT} < V_{\rm OUT(OL)}$ . In case of open load in off state $(V_{\rm OUT} > V_{\rm OUT(OL)}$ and $V_{\rm IN}$ = 0 V), the fault voltage $V_{\rm IS(fault)}$ drives a current through the sense resistor, which causes an increase in supply current. To reduce the stand-by current to a minimum, the open load condition needs to be suppressed. The resistors $R_{\text{lim}}$ are recommended to limit the current through the sense pins IS1 and IS2 in case of reverse polarity and over voltage. Target Data Sheet 24 V1.2, 2006-08-14 **Diagnosis** ## 4.3.3 Electrical Characteristics $V_{\rm bb}$ = 9 V to 16 V, $T_{\rm j}$ = -40 °C to +150 °C (unless otherwise specified) typical values: $V_{\rm bb}$ = 13.5 V, $T_{\rm j}$ = 25 °C | Pos. | Parameter | Symbol | Limit Values | | | Unit | <b>Test Conditions</b> | |--------|---------------------------------------------------------------------------------------|-----------------------|----------------------|----------------------|----------------------|------|--------------------------------------------------------------------------------------------------------------------------------------| | | | | min. | typ. | max. | | | | Open | Load at OFF state | | • | | | • | • | | 4.3.1 | Open load detection threshold voltage | $V_{OUT(OL)}$ | 2.0 | 3.2 | 4.4 | V | | | 4.3.2 | Leakage current into OUT | -I <sub>L(OL)</sub> | | | 1 | μΑ | V <sub>OUT</sub> = 5 V | | 4.3.3 | Sense signal in case of open load | $V_{IS(fault)}$ | 5.0 | 6.2 | 8 | V | $V_{\rm IN}$ = 0 V $V_{\rm OUT}$ > $V_{\rm OUT(OL)}$ $I_{\rm IS}$ = 1 mA | | 4.3.4 | Sense signal current limitation | I <sub>IS(LIM)</sub> | 4 | | | mA | $\begin{aligned} V_{\text{IS}} &= 0 \text{ V} \\ V_{\text{IN}} &= 0 \text{ V} \\ V_{\text{OUT}} &> V_{\text{OUT(OL)}} \end{aligned}$ | | 4.3.5 | Sense signal invalid after negative input slope | t <sub>d(fault)</sub> | | | 1.2 | ms | $V_{\mathrm{IN}}$ = 5 V to 0 V $V_{\mathrm{OUT}}$ > $V_{\mathrm{OUT}(\mathrm{OL})}$ $I_{\mathrm{IS}}$ = 1mA | | 4.3.6 | Fault signal settling time | t <sub>s(fault)</sub> | | | 200 | μs | $V_{\text{IN}}$ = 0 V <sup>1)</sup><br>$V_{\text{OUT}}$ = 0 V to<br>> $V_{\text{OUT}(\text{OL})}$<br>$I_{\text{IS}}$ = 1 mA | | Load ( | Current Sense | | | | | | | | 4.3.7 | Current sense ratio | $k_{ILIS}$ | | | | | $V_{IN} = 5 \text{ V};$ | | | $I_{L}$ = 0.5 A<br>$I_{L}$ = 3.0 A<br>$I_{L}$ = 6.0 A | | 4450<br>4750<br>4900 | 5800<br>5400<br>5350 | 6960<br>6050<br>5800 | | $T_j = 150^{\circ}C;$<br>$T_j = -40^{\circ}C$ | | 4.3.8 | Current sense voltage limitation | $V_{IS(LIM)}$ | 5.4 | 6.5 | 7.5 | V | $I_{L} = 5 \text{ A}$<br>$I_{IS} = 0$ | | 4.3.9 | Current sense leakage/offset current | $I_{IS(LH)}$ | | | 5 | μΑ | $V_{\text{IN}}$ = 5 V $I_{\text{L}}$ = 0 A | | 4.3.10 | Current sense settling time to I <sub>IS</sub> static ±10% after positive input slope | t <sub>sIS(ON)</sub> | | | 400 | μs | $V_{IN} = 0 \text{ V to 5 V}$<br>$I_{L} = 5 \text{ A}^{-1)}$ | **Diagnosis** $V_{\rm bb}$ = 9 V to 16 V, $T_{\rm j}$ = -40 °C to +150 °C (unless otherwise specified) typical values: $V_{\rm bb}$ = 13.5 V, $T_{\rm j}$ = 25 °C | Pos. | Parameter | Symbol | Limit Values | | | Unit | Test Conditions | |--------|-----------------------------------------------------------------------------------------|-----------------------|--------------|------|------|------|-----------------------------------------------------------| | | | | min. | typ. | max. | | | | 4.3.11 | Current sense settling time to I <sub>IS</sub> static ±10% after change of load current | t <sub>SIS(LC)</sub> | | | 300 | μs | $V_{IN} = 5 \text{ V}$<br>$I_L = 3 \text{ A to 5 A}^{1)}$ | | 4.3.12 | Fault signal hold time after thermal restart | t <sub>hIS(OTR)</sub> | | | 1.2 | ms | See Figure 17 | <sup>1)</sup> Not subject to production test, specified by design Target Data Sheet 26 V1.2, 2006-08-14 Package Outlines BTS 5246-2L ## 5 Package Outlines BTS 5246-2L To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020). Please specify the package needed (e.g. green package) when placing an order. You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": http://www.infineon.com/products. SMD = Surface Mounted Device Dimensions in mm ## **Revision History** ## **6** Revision History | Version | Date | Changes | |---------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V1.2 | 06-08-14 | Creation of the target datasheet of the BTS5246-2L Delta sheet to the grey BTS5246L datasheet, version 1.2 of July the 26th 2006. Parameter 3.1.6 changed to 130mJ with 12V battery Parameter 4.1.7 changed to -24V min, -17V max. Set the Figure 9 to tbd. Parameter 4.2.7 : Change in the test condition to 2mA. | Edition 2006-08-14 Published by Infineon Technologies AG, St.-Martin-Strasse 53, D-81541 München, Germany © Infineon Technologies AG 8/22/06. All Rights Reserved. #### Attention please! The information herein is given to describe certain components and shall not be considered as warranted characteristics. Terms of delivery and rights to technical change reserved. We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein. Infineon Technologies is an approved CECC manufacturer. #### Information For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office in Germany or our Infineon Technologies Representatives worldwide. #### Warnings Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office. Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. Target Data Sheet 29 V1.2, 2006-08-14