

### Dual Digital Controlled Potentiometers (XDCP™)

Data Sheet July 18, 2006 FN8212.2

# Low Noise/Low Power/I<sup>2</sup>C® Bus/256 Taps

The X95820 integrates two digitally controlled potentiometers (XDCP) on a monolithic CMOS integrated circuit.

The digitally controlled potentiometers are implemented with a combination of resistor elements and CMOS switches. The position of the wipers are controlled by the user through the I<sup>2</sup>C bus interface. Each potentiometer has an associated volatile Wiper Register (WR) and a non-volatile Initial Value Register (IVR), that can be directly written to and read by the user. The contents of the WR controls the position of the wiper. At power up the device recalls the contents of the two DCP's IVR to the corresponding WRs.

The DCPs can be used as three-terminal potentiometers or as two-terminal variable resistors in a wide variety of applications including control, parameter adjustments, and signal processing.

### **Ordering Information**

| PART NUMBER                 | PART<br>MARKING | RESISTANCE<br>OPTION | PACKAGE                  |
|-----------------------------|-----------------|----------------------|--------------------------|
| X95820WV14I-2.7             | XP582DWY G      | . 0k⊅                | 1 LLITSSOP               |
| X95820WV14IZ-2.7*<br>(Note) | X95820WV Z G    | ΊυκΩ                 | 14 La TSSOP<br>(Pb-free) |
| X95820UV14I-2.7*            | X95820UV G      | 50kΩ                 | 14 Ld TSSOP              |
| X95820UV14IZ-2.7*<br>(Note) | X95820UV Z G    | 50kΩ                 | 14 Ld TSSOP<br>(Pb-free) |

<sup>\*</sup>Add "T1" suffix for tape and reel.

NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

#### **Features**

- · Two potentiometers in one package
- 256 resistor taps-0.4% resolution
- I<sup>2</sup>C serial interface
  - Three address pins, up to eight devices/bus
- Wiper resistance: 70Ω typical @ 3.3V
- Non-volatile storage of wiper position
- Standby current < 5µA max</li>
- Power supply: 2.7V to 5.5V
- 50kΩ, 10kΩ total resistance
- · High reliability
  - Endurance: 150,000 data changes per bit per register
  - Register data retention: 50 years @ T ≤ 75°C
- 14 Ld TSSOP
- Pb-free plus anneal available (RoHS compliant)

### **Pinouts**



# Block Diagram



# **PiN Descriptions**

| PIN | SYMBOL          | DESCRIPTION                                                                                                 |
|-----|-----------------|-------------------------------------------------------------------------------------------------------------|
| 1   | V <sub>CC</sub> | Power supply pin                                                                                            |
| 2   | /WWP_B          | Hardvare vri e protection pin. Active lov. Prover to any "Wette" operation of the <sup>2</sup> C interface. |
| 3   | RH0             | "High" terminal of DCP0                                                                                     |
| 4   | RL0             | "Low" terminal of DCP0                                                                                      |
| 5   | RW0             | "Wiper" terminal of DCP0                                                                                    |
| 6   | A2              | Device address for the I <sup>2</sup> C interface                                                           |
| 7   | SCL             | I <sup>2</sup> C interface clock                                                                            |
| 8   | SDA             | Serial data I/O for the I <sup>2</sup> C interface                                                          |
| 9   | GND             | Ground                                                                                                      |
| 10  | RW1             | "Wiper" terminal of DCP1                                                                                    |
| 11  | RL1             | "Low" terminal of DCP1                                                                                      |
| 12  | RH1             | "High" terminal of DCP1                                                                                     |
| 13  | A0              | Device address for the I <sup>2</sup> C interface                                                           |
| 14  | A1              | Device address for the I <sup>2</sup> C interface                                                           |

### **Absolute Maximum Ratings**

### 

### **Recommended Operating Conditions**

| Temperature Range (Industrial) | 40°C to 85°0 |
|--------------------------------|--------------|
| V <sub>CC</sub>                | 2.7V to 5.5  |
| Power Rating of Each DCP       | 5mV          |
| Wiper Current of Each DCP      | ±3.0m/       |

CAUTION: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only; functional operation of the device (at these or any other conditions above those listed in the operational sections of this specification) is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **Analog Specifications** Over recommended operating conditions unless otherwise stated.

| SYMBOL                                         | PARAMETER                                                                                            | TEST CONDITIONS                                                                                           | MIN                    | TYP<br>(Note 1)        | MAX | UNIT            |  |
|------------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------------------------|------------------------|-----|-----------------|--|
| R <sub>TOTAL</sub>                             | R <sub>H</sub> to R <sub>L</sub> Resistance                                                          | W, U versions respectively                                                                                |                        | 10, 50                 |     | kΩ              |  |
|                                                | R <sub>H</sub> to R <sub>L</sub> Resistance Tolerance                                                |                                                                                                           | -20                    |                        | +20 | %               |  |
| $R_{W}$                                        | Wiper Resistance                                                                                     | V <sub>CC</sub> = 3.3V @ 25°C<br>Wiper current = V <sub>CC</sub> /R <sub>TOTAL</sub>                      |                        | 70                     | 200 | Ω               |  |
| C <sub>H</sub> /C <sub>L</sub> /C <sub>W</sub> | Potentiometer Capacitance (Note 15)                                                                  |                                                                                                           |                        | 10/10/25               |     | pF              |  |
| I <sub>LkgDCP</sub>                            | Leakage on DCP Pins (Note 15)                                                                        | Voltage at pin from GND to V <sub>CC</sub>                                                                |                        | 0.1                    | 1   | μA              |  |
| VOLTAGE DIV                                    | VIDER MODE (0V @ RL <sub>i</sub> ; V <sub>CC</sub> @ RH <sub>i</sub> ; n                             | neasured at RW <sub>i</sub> , unloaded; i = 0 or 1)                                                       |                        | 1                      |     |                 |  |
| INL (Note 6)                                   | Integral Non-linearity                                                                               |                                                                                                           | -1                     |                        | 1   | LSB<br>(Note 2) |  |
| DNL (Note 5)                                   | Differential Non-linearity                                                                           | Monotonic over all tap positions                                                                          | -0.5                   |                        | 0.5 | LSB<br>(Note 2) |  |
| ZSerror                                        | ZerV-Jcale ErVo. BD                                                                                  | U opation =                                                                                               |                        | 51                     | 7   | LSB             |  |
| (Note 3)                                       |                                                                                                      | W option                                                                                                  | 0                      | 0.5                    | 2   | (Note 2)        |  |
| FSerror                                        | Full-scale Error                                                                                     | U option                                                                                                  | -7                     | -1                     | 0   | LSB<br>(Note 2) |  |
| (Note 4)                                       |                                                                                                      | W option                                                                                                  | -2                     | -1                     | 0   |                 |  |
| V <sub>MATCH</sub><br>(Note 7)                 | DCP to DCP Matching                                                                                  | Any two DCPs at same tap position, same voltage at all RH terminals, and same voltage at all RL terminals | -2                     |                        | 2   | LSB<br>(Note 2) |  |
| TC <sub>V</sub> (Note 8)                       | Ratiometric Temperature Coefficient                                                                  | DCP Register set to 80 hex                                                                                |                        | ±4                     |     | ppm/°C          |  |
| RESISTOR M connected. i =                      | ` .                                                                                                  | RLi with RHi not connected, or between RWi                                                                | and RH <sub>i</sub> wi | th RL <sub>i</sub> not |     |                 |  |
| RINL<br>(Note 12)                              | Integral Non-linearity  DCP register set between 20 hex and FF hex. Monotonic over all tap positions |                                                                                                           | -1                     |                        | 1   | MI<br>(Note 9)  |  |
| RDNL<br>(Note 11)                              | Differential Non-linearity                                                                           |                                                                                                           | -0.5                   |                        | 0.5 | MI<br>(Note 9)  |  |
| Roffset<br>(Note 10)                           | Offset                                                                                               | DCP Register set to 00 hex, U option                                                                      | 0                      | 1                      | 7   | MI<br>(Note 9)  |  |
|                                                |                                                                                                      | DCP Register set to 00 hex, W option                                                                      | 0                      | 0.5                    | 2   | MI<br>(Note 9)  |  |
| R <sub>MATCH</sub><br>(Note 13)                | DCP to DCP Matching                                                                                  | Any two DCPs at the same tap position with the same terminal voltages.                                    | -2                     |                        | 2   | MI<br>(Note 9)  |  |
| TC <sub>R</sub><br>(Note 14)                   | Resistance Temperature Coefficient                                                                   | DCP register set between 20 hex and FF hex                                                                |                        | ±45                    |     | ppm/°C          |  |

# **Operating Specifications** Over the recommended operating conditions unless otherwise specified.

| SYMBOL                        | BOL PARAMETER TEST CONDITIONS                                          |                                                                                                                             | MIN          | TYP<br>(Note 1) | MAX     | UNITS    |
|-------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--------------|-----------------|---------|----------|
| I <sub>CC1</sub>              | V <sub>CC</sub> Supply Current<br>(Volatile write/read)                | f <sub>SCL</sub> = 400kHz;SDA = Open; (for I <sup>2</sup> C,<br>Active, Read and Volatile Write States only)                |              |                 | 1       | mA       |
| I <sub>CC2</sub>              | V <sub>CC</sub> Supply Current (nonvolatile write)                     | f <sub>SCL</sub> = 400kHz; SDA = Open; (for I <sup>2</sup> C, Active, Nonvolatile Write State only)                         |              |                 | 3       | mA       |
| I <sub>SB</sub>               | V <sub>CC</sub> Current (standby)                                      | V <sub>CC</sub> = +5.5V, I <sup>2</sup> C Interface in Standby State                                                        |              |                 | 5       | μA       |
|                               |                                                                        | V <sub>CC</sub> = +3.6V, I <sup>2</sup> C Interface in Standby State                                                        |              |                 | 2       | μA       |
| I <sub>LkgDig</sub>           | Leakage Current, at Pins A0, A1, A2, SDA, SCL, and WP Pins             | Voltage at pin from GND to V <sub>CC</sub>                                                                                  | -10          |                 | 10      | μΑ       |
| t <sub>DCP</sub><br>(Note 15) | DCP Wiper Response Time                                                | SCL falling edge of last bit of DCP Data Byte to wiper change                                                               |              |                 | 1       | μs       |
| Vpor                          | Power-on Recall Voltage                                                | Minimum V <sub>CC</sub> at which memory recall occurs                                                                       | 1.8          |                 | 2.6     | ٧        |
| VccRamp                       | V <sub>CC</sub> Ramp Rate                                              |                                                                                                                             | 0.2          |                 |         | V/ms     |
| t <sub>D</sub> (Note 15)      | Power-up Delay                                                         | V <sub>CC</sub> above Vpor, to DCP Initial Value Register recall completed, and I <sup>2</sup> C Interface in standby state |              |                 | 3       | ms       |
| EEPROM SPE                    | ecs                                                                    |                                                                                                                             | 11           | 1               | I .     |          |
|                               | EEPROM Endurance                                                       |                                                                                                                             | 150,000      |                 |         | Cycles   |
|                               | EEPROM Retention                                                       | Temperature ≤ 75°C                                                                                                          | 50           |                 |         | Years    |
| SERIAL INTE                   | RFACE SPECS                                                            | 1                                                                                                                           |              |                 |         |          |
| V <sub>IL</sub>               | WP, A2, A1, A0, SDA, and SCL input buffer LOW voltage                  | TIC.com/In                                                                                                                  | -0.3         | si              | 0.3*Vcc | V        |
| V <sub>IH</sub>               | WP, A2, A1, A0, SDA, and<br>SCL Input Buffer HIGH<br>Voltage           |                                                                                                                             | 0.7*Vcc      |                 | Vcc+0.3 | <b>V</b> |
| Hysterisis<br>(Note 15)       | SDA and SCL input buffer hysterisis                                    |                                                                                                                             | 0.05*<br>Vcc |                 |         | V        |
| V <sub>OL</sub><br>(Note 15)  | SDA Output Buffer LOW<br>Voltage, Sinking 4mA                          |                                                                                                                             | 0            |                 | 0.4     | V        |
| Cpin<br>(Note 15)             | WP, A2, A1, A0, SDA, and SCL Pin Capacitance                           |                                                                                                                             |              |                 | 10      | pF       |
| f <sub>SCL</sub>              | SCL Frequency                                                          |                                                                                                                             |              |                 | 400     | kHz      |
| t <sub>IN</sub><br>(Note 15)  | Pulse Width Suppression<br>Time at SDA and SCL Inputs                  | Any pulse narrower than the max spec is suppressed.                                                                         |              |                 | 50      | ns       |
| t <sub>AA</sub><br>(Note 15)  | SCL Falling Edge to SDA<br>Output Data Valid                           | SCL falling edge crossing 30% of $V_{CC}$ , until SDA exits the 30% to 70% of $V_{CC}$ window.                              |              |                 | 900     | ns       |
| t <sub>BUF</sub><br>(Note 15) | Time the Bus Must be Free<br>Before the Start of a New<br>Transmission | SDA crossing 70% of $V_{CC}$ during a STOP condition, to SDA crossing 70% of $V_{CC}$ during the following START condition. | 1300         |                 |         | ns       |
| t <sub>LOW</sub>              | Clock LOW Time                                                         | Measured at the 30% of V <sub>CC</sub> crossing.                                                                            | 1300         |                 |         | ns       |
| <sup>t</sup> HIGH             | Clock HIGH Time                                                        | Measured at the 70% of V <sub>CC</sub> crossing.                                                                            | 600          |                 |         | ns       |
| t <sub>SU:STA</sub>           | START Condition Setup<br>Time                                          | SCL rising edge to SDA falling edge. Both crossing 70% of $V_{CC}$ .                                                        | 600          |                 |         | ns       |
| t <sub>HD:STA</sub>           | START Condition Hold Time                                              | From SDA falling edge crossing 30% of $\rm V_{CC}$ to SCL falling edge crossing 70% of $\rm V_{CC}$ .                       | 600          |                 |         | ns       |

FN8212.2 July 18, 2006

### **Operating Specifications** Over the recommended operating conditions unless otherwise specified. (Continued)

| SYMBOL                            | PARAMETER                                 | TEST CONDITIONS                                                                                                             | MIN              | TYP<br>(Note 1) | MAX | UNITS |
|-----------------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------------------|-----------------|-----|-------|
| <sup>t</sup> SU:DAT               | Input Data Setup Time                     | From SDA exiting the 30% to 70% of $\rm V_{CC}$ window, to SCL rising edge crossing 30% of $\rm V_{CC}$                     | 100              |                 |     | ns    |
| t <sub>HD:DAT</sub>               | Input Data Hold Time                      | From SCL rising edge crossing 70% of $\rm V_{CC}$ to SDA entering the 30% to 70% of $\rm V_{CC}$ window.                    | 0                |                 |     | ns    |
| t <sub>SU:STO</sub>               | STOP Condition Setup Time                 | From SCL rising edge crossing 70% of V $_{\rm CC}$ , to SDA rising edge crossing 30% of V $_{\rm CC}$ .                     | 600              |                 |     | ns    |
| thd:STO                           | STOP Condition Setup Time                 | From SDA rising edge to SCL falling edge. Both crossing 70% of $\rm V_{CC}$ .                                               | 600              |                 |     | ns    |
| t <sub>DH</sub> (Note 15)         | Output Data Hold Time                     | From SCL falling edge crossing 30% of $V_{CC}$ , until SDA enters the 30% to 70% of $V_{CC}$ window.                        | 0                |                 |     | ns    |
| t <sub>R</sub> (Note 15)          | SDA and SCL Rise Time                     | From 30% to 70% of $V_{\mbox{CC}}$                                                                                          | 20 +<br>0.1 * Cb |                 | 250 | ns    |
| t <sub>F</sub> (Note 15)          | SDA and SCL Fall Time                     | From 70% to 30% of $V_{CC}$                                                                                                 | 20 +<br>0.1 * Cb |                 | 250 | ns    |
| Cb (Note 15)                      | Capacitive Loading of SDA or SCL          | Total on-chip and off-chip                                                                                                  | 10               |                 | 400 | pF    |
| Rpu (Note 15)                     | SDA and SCL Bus Pull-up resistor Off-chip | Maximum is determined by $t_R$ and $t_F$ .<br>For Cb = 400pF, max is about 2~2.5kΩ.<br>For Cb = 40pF, max is about 15~20kΩ. | 1                |                 |     | kΩ    |
| t <sub>WP</sub><br>(Notes 15, 16) | Non-volatile Write Cycle<br>Time          |                                                                                                                             |                  | 12              | 20  | ms    |
| <sup>t</sup> SU:WPA               | A2, A1, A0, and WP Setup<br>Time          | Before START condition                                                                                                      | 600              |                 |     | ns    |
| t <sub>HD:WPA</sub>               | A2 A1, A7, any WP Hold<br>Time            | After ST DP condition                                                                                                       | 500              | 51              |     | ns    |

# SDA vs. SCL Timing



# WP, A0, A1, and A2 Pin Timing



#### NOTES:

- 1. Typical values are for  $T_A = 25$ °C and 3.3V supply voltage.
- 2. LSB: [V(RW)<sub>255</sub> V(RW)<sub>0</sub>] / 255. V(RW)<sub>255</sub> and V(RW)<sub>0</sub> are V(RW) for the DCP register set to FF hex and 00 hex respectively. LSB is the incremental voltage when changing from one tap to an adjacent tap.
- 3.  $ZS error = V(RW)_0 / LSB$ .
- 4. FS error =  $[V(RW)_{255} V_{CC}]/LSB$ .
- 5. DNL =  $[V(RW)_i V(RW)_{i-1}]/LSB-1$ , for i = 1 to 255. i is the DCP register setting.
- 6.  $INL = [V(RW)_i (i \cdot LSB V(RW)_0)]/LSB$  for i = 1 to 255.
- 7.  $V_{MATCH} = [V(RWx)_i V(RWy)_i] / LSB$ , for i = 0 to 255, x = 0 to 1 and y = 0 to 1.

8. 
$$TC_V = \frac{Max(V(RW)_i) - Min(V(RW)_i)}{[Max(V(RW)_i) + Min(V(RW)_i)]/2} \times \frac{10^6}{125^{\circ}C}$$

for i = 16 to 240 decimal, T = -40°C to 85°C. Max( ) is the maximum value of the wiper voltage and Min ( ) is the minimum value of the wiper voltage over the temperature range.

- 9. MI =  $|R_{255} R_0|/255$ .  $R_{255}$  and  $R_0$  are the measured resistances for the DCP register set to FF hex and 00 hex respectively.
- 10. Roffset =  $R_0$  / MI, when measuring between RW and RL. Roffset =  $R_{255}$  / MI, when measuring between RW and RH.
- 11. RDNL =  $(R_i R_{i-1}) / MI$ , for i = 32 to 255.
- 12. RINL =  $[R_i (MI \cdot i) R_0] / MI$ , for i = 32 to 255.
- 13.  $R_{MATCH} = (R_{i,x} R_{i,y}) / MI$ , for i = 0 to 255, x = 0 to 1 and y = 0 to 1.

14 
$$TC_{R} = \frac{[Max(Ri) - Min(Ri)]}{[Max(Ri) + Min(Ri)]/2} \times \frac{10^{6}}{125^{\circ}C}$$

for i = 32 to 255, T = -40°C to 85°C. Max() is the maximum value of the resistance and Min () is the minimum value of the resistance over the temperature range.

- 15. This parameter is not 100% tested.
- 16. t<sub>WC</sub> is the minimum cycle time to be allowed for any non-volatile Write by the user, unless Acknowledge Polling is used. It is the time from a valid STOP condition at the end of a Write sequence of a I<sup>2</sup>C serial interface Write operation, to the end of the self-timed internal non-volatile write cycle.

  Tunion Borford C. COM / Internal National Provided Pr

Typical Performance Curves



FIGURE 1. WIPER RESISTANCE vs TAP POSITION [ I(RW) =  $V_{CC}/R_{TOTAL}$  ] FOR 50k $\Omega$  (U)



FIGURE 2. STANDBY I<sub>CC</sub> vs V<sub>CC</sub>

### Typical Performance Curves (Continued)



FIGURE 3. DNL vs TAP POSITION IN VOLTAGE DIVIDER MODE FOR 10k $\Omega$  (W)



FIGURE 4. INL vs TAP POSITION IN VOLTAGE DIVIDER MODE FOR  $10k\Omega$  (W)



FIGURE 5. ZSerror vs TEMPERATURE



FIGURE 6. FSerror vs TEMPERATURE



FIGURE 7. DNL vs TAP POSITION IN Rheostat MODE FOR  $50 k\Omega$  (U)



FIGURE 8. INL vs TAP POSITION IN Rheostat MODE FOR  $50k\Omega$  (U)

 intersil
 FN8212.2

 July 18, 2006

# Typical Performance Curves (Continued)



FIGURE 9. END TO END  $R_{TOTAL}$  % CHANGE vs TEMPERATURE



FIGURE 10. TC FOR VOLTAGE DIVIDER MODE IN ppm



FIGURE 11. TC FOR Rheostat MODE IN ppm



FIGURE 12. FREQUENCY RESPONSE (2.2MHz)



FIGURE 13. MIDSCALE GLITCH, CODE 80h TO 7Fh (WIPER 0)



FIGURE 14. LARGE SIGNAL SETTLING TIME

### **Principles of Operation**

The X95820 in as integrated circuit incorporating two DCPs with their associated registers, non-volatile memory, and a I<sup>2</sup>C serial interface providing direct communication between a host and the potentiometers and memory.

#### **DCP Description**

Each DCP is implemented with a combination of resistor elements and CMOS switches. The physical ends of each DCP are equivalent to the fixed terminals of a mechanical potentiometer (RH and RL pins). The RW pin of each DCP is connected to intermediate nodes, and is equivalent to the wiper terminal of a mechanical potentiometer. The position of the wiper terminal within the DCP is controlled by an 8-bit volatile Wiper Register (WR). Each DCP has its own WR. When the WR of a DCP contains all zeroes (WR<7:0>: 00h), its wiper terminal (RW) is closest to its "Low" terminal (RL). When the WR of a DCP contains all ones (WR<7:0>: FFh), its wiper terminal (RW) is closest to its "High" terminal (RH). As the value of the WR increases from all zeroes (00h) to all ones (255 decimal), the wiper moves monotonically from the position closest to RL to the closest to RH. At the same time, the resistance between RW and RL increases monotonically, while the resistance between RH and RW decreases monotonically.

While the X95820 is being powered up, all two WRs are reset to 80h (128 decimal), which locates RW roughly at the center between Rtl and RH. Soon of the the power supply voltage becomes argument for teliable non-volatile memory reading, the X95820 reads the value stored on two different non-volatile Initial Value Registers (IVRs) and loads them into their corresponding WRs.

The WRs and IVRs can be read or written directly using the I<sup>2</sup>C serial interface as described in the following sections.

### **Memory Description**

The X95820 contains eight non-volatile bytes. they are accessed by  $I^2C$  interface operations with Address Bytes 0 through 7 decimal. The first two non-volatile bytes at addresses 0 and 1 contain the initial value loaded at power-up into the volatile Wiper Registers (WRs) of DCP0 and DCP1 respectively. Bytes at addresses 2, 3, 4, 5, and 6 are available to the user as general purpose registers. The byte at address 7 is reserved; the user should not write to it, and its value should be ignored if read.

The volatile WR, and the non-volatile Initial Value Register (IVR) of a DCP are accessed with the same Address Byte.

A volatile byte at address 8 decimal, controls what byte is read or written when accessing DCP registers: the WR, the IVR, or both.

When the byte at address 8 is all zeroes, which is the default at power up:

- A read operation to addresses 0 or 1 outputs the value of the non-volatile IVRs.
- A write operation to addresses 0 or 1 writes the same value to the WR and IVR of the corresponding DCP.

When the byte at address 8 is 80h (128 decimal):

- A read operation to addresses 0 or 1 outputs the value of the volatile WR.
- A write operation to addresses 0 or 1 only writes to the corresponding volatile WR.

It is not possible to write to an IVR without writing the same value to its corresponding WR.

00h and 80h are the only values that should be written to address 8. All other values are reserved and must not be written to address 8.

To access the general purpose bytes at addresses 2, 3, 4, 5, or 6, the value at address 8 must be all zeros.

The X95820 is pre-programmed with 80h in the two IVRs.

ADDRESS NON-VOLATILE

8 - Access Control

7 Reserved

Not Available

1 IVR1 WR1
0 IVR0 WR0

**TABLE 1. MEMORY MAP** 

WR: Wiper Register, IVR: Initial value Register.

# P<sup>2</sup>C Serial Interface

The X95820 supports a bidirectional I<sup>2</sup>C bus oriented protocol. The protocol defines any device that sends data onto the bus as a transmitter and the receiving device as the receiver. The device controlling the transfer is a master and the device being controlled is the slave. The master always initiates data transfers and provides the clock for both transmit and receive operations. Therefore, the X95820 operates as a slave device in all applications.

All communication over the I<sup>2</sup>C interface is conducted by sending the MSB of each byte of data first.

#### **Protocol Conventions**

Data states on the SDA line can change only during SCL LOW periods. SDA state changes during SCL HIGH are reserved for indicating START and STOP conditions (See Figure 15). On power up of the X95820 the SDA pin is in the input mode.

intersil FN8212.2

All I<sup>2</sup>C interface operations must begin with a START condition, which is a HIGH to LOW transition of SDA while SCL is HIGH. The X95820 continuously monitors the SDA and SCL lines for the START condition and does not respond to any command until this condition is met (See Figure 15). A START condition is ignored during the power up sequence and during internal non-volatile write cycles.

All I<sup>2</sup>C interface operations must be terminated by a STOP condition, which is a LOW to HIGH transition of SDA while SCL is HIGH (See Figure 15). A STOP condition at the end of a read operation, or at the end of a write operation to volatile bytes only places the device in its standby mode. A STOP condition during a write operation to a non-volatile byte, initiates an internal non-volatile write cycle. The device enters its standby state when the internal non-volatile write cycle is completed.

An ACK, Acknowledge, is a software convention used to indicate a successful data transfer. The transmitting device, either master or slave, releases the SDA bus after transmitting eight bits. During the ninth clock cycle, the

10

receiver pulls the SDA line LOW to acknowledge the reception of the eight bits of data (See Figure 16).

The X95820 responds with an ACK after recognition of a START condition followed by a valid Identification Byte, and once again after successful receipt of an Address Byte. The X95820 also responds with an ACK after receiving a Data Byte of a write operation. The master must respond with an ACK after receiving a Data Byte of a read operation

A valid Identification Byte contains 1010 as the four MSBs, and the following three bits matching the logic values present at pins A2, A1, and A0. The LSB in the Read/Write bit. Its value is "1" for a Read operation, and "0" for a Write operation (See Table 2).

**TABLE 2. IDENTIFICATION BYTE FORMAT** 

Logic values at pins A2, A1, and A0 respectively





FIGURE 15. VALID DATA CHANGES, START, AND STOP CONDITIONS



FIGURE 16. ACKNOWLEDGE RESPONSE FROM RECEIVER



FIGURE 17. BYTE WRITE SEQUENCE

### Write Operation

A Write operation requires a START condition, followed by a valid Identification Byte, a valid Address Byte, a Data Byte, and a STOP condition. After each of the three bytes, the X95820 responds with an ACK. At this time, if the Data Byte is to be written only to volatile registers, then the device enters its standby state. If the Data Byte is to be written also to non-volatile memory, the X95820 begins its internal write cycle to non-volatile memory. During the internal non-volatile write cycle, the device ignores transitions at the SDA and SCL pins, and the SDA output is at a high impedance state. When the internal non-volatile write cycle is completed, the X95820 enters its standby state (See Figure 17).

The byte at address 00001000 bin (8 decimal) determines if the Data Byte is to be written to volatile and/or non-volatile memory. See "Memory Description" on page 9.

### **Data Protection**

The  $\overline{WP}$  pin has to be at logic HIGH to perform any Write operation to the device. When the  $\overline{WP}$  is active (LOW) the device ignores Data Bytes of a Write Operation, does not respond to the Data Bytes with an ACK, and instead, goes to its standby state waiting for a new START condition.

A STOP condition also acts as a protection of non-volatile memory. A valid Identification Byte, Address Byte, and total number of SCL pulses act as a protection of both volatile and non-volatile legisters. Byring a Write section e, the Data Byte is loaded in oan internal child register as it is received. If the Address Byte is 0, 1, or 8 decimal, the Data Byte is transferred to the appropriate Wiper Register (WR) or to the Access Control Register, at the falling edge of the SCL

pulse that loads the last bit (LSB) of the Data Byte. If the Address Byte is between 0 and 6 (inclusive), and the Access Control Register is all zeros (default), then the STOP condition initiates the internal write cycle to non-volatile memory.

# Read Operation

A Read operation consists of a three byte instruction followed by one or more Data Bytes (See Figure 18). The master initiates the operation issuing the following sequence: a START, the Identification byte with the  $R/\overline{W}$  bit set to "0", an Address Byte, a second START, and a second Identification byte with the  $R/\overline{W}$  bit set to "1". After each of the three bytes, the X95820 responds with an ACK. Then the X95820 transmits Data Bytes as long as the master responds with an ACK during the SCL cycle following the eight bit of each byte. The master terminates the read operation (issuing a STOP condition) following the last bit of the last Data Byte (See Figure 18).

The Data Bytes are from the memory location indicated by an internal pointer. This pointer initial value is determined by the Address Byte in the Read operation instruction, and increments by one during transmission of each Data Byte. After reaching the memory location 01Fh (8 decimal) the pointer "rolls over" to 00h, and the device continues to output data for each ACK received.

The byte a address 00001000 bin (8 dec mal) determines if the Data Byte's being read are from volatile memory. See "Memory Description" on page 9.



FIGURE 18. READ SEQUENCE

### Thin Shrink Small Outline Plastic Packages (TSSOP)



#### NOTES:

- These package dimensions are within allowable dimensions of JEDEC MO-153-AC, Issue E.
- 2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
- Dimension "D" does not include mold flash, protrusions or gate burrs.
   Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side.
- 4. Dimension "E1" does not include interlead flash or protrusions. Interlead flash and protrusions shall no excret 0. ornn (0 00) inch) per side.
- 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
- 6. "L" is the length of terminal for soldering to a substrate.
- 7. "N" is the number of terminal positions.
- 8. Terminal numbers are shown for reference only.
- Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall be 0.08mm (0.003 inch) total in excess of "b" dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07mm (0.0027 inch).
- Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. (Angles in degrees)

M14.173
14 LEAD THIN SHRINK SMALL OUTLINE PLASTIC PACKAGE

|        | INC    | INCHES    |       | MILLIMETERS |       |  |
|--------|--------|-----------|-------|-------------|-------|--|
| SYMBOL | MIN    | MAX       | MIN   | MAX         | NOTES |  |
| Α      | -      | 0.047     | -     | 1.20        | -     |  |
| A1     | 0.002  | 0.006     | 0.05  | 0.15        | -     |  |
| A2     | 0.031  | 0.041     | 0.80  | 1.05        | -     |  |
| b      | 0.0075 | 0.0118    | 0.19  | 0.30        | 9     |  |
| С      | 0.0035 | 0.0079    | 0.09  | 0.20        | -     |  |
| D      | 0.195  | 0.199     | 4.95  | 5.05        | 3     |  |
| E1     | 0.169  | 0.177     | 4.30  | 4.50        | 4     |  |
| е      | 0.026  | 0.026 BSC |       | BSC         | -     |  |
| Е      | 0.246  | 0.256     | 6.25  | 6.50        | -     |  |
| L      | 0.0177 | 0.0295    | 0.45  | 0.75        | 6     |  |
| N      | 1      | 4         | 14    |             | 7     |  |
| α      | 0°     | 8º        | 0° 8° |             | -     |  |

Rev. 2 4/06

om/Intersil

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com