## Single Digitally Controlled Potentiometer (XDCP™)

Data Sheet September 19, 2006 FN8090.2

## Low Noise, Low Power PC Bus, 256 Taps

The ISL95810 integrates a digitally controlled potentiometer (XDCP) on a monolithic CMOS integrated circuit.

The digitally controlled potentiometer is implemented with a combination of resistor elements and CMOS switches. The position of the wiper is controlled by the user through the  $I^2C$  bus interface. The potentiometer has an associated volatile Wiper Register (WR) and a non-volatile Initial Value Register (IVR), that can be directly written to and read by the user. The content of the WR controls the position of the wiper. At power-up the device recalls the contents of the DCP's IVR to the WR.

The DCP can be used as three-terminal potentiometer or as two-terminal variable resistor in a wide variety of applications including control, parameter adjustments, and signal processing.

## **Ordering Information**

|                           | PART    | P                         | TEMP       |                              |
|---------------------------|---------|---------------------------|------------|------------------------------|
| PART NUMBER               | MARKING | $R_{TOTAL}$ (k $\Omega$ ) | RANGE (°C) | PACKAGE                      |
| ISL95810WIU8*             | AIU     | 10                        | -40 to +85 | 81.d MSOP                    |
| ISL95810WIU8Z<br>(Note)   | V WÞVV  | <b>.</b> B                | -J0 to +8  | 8 Ld MS( P<br>(Fρ-free)      |
| ISL95810WIRT8Z*<br>(Note) | APO     |                           | -40 to +85 | 8 Ld 3 x 3 TDFN<br>(Pb-free) |
| ISL95810UIU8*             | AIT     | 50                        | -40 to +85 | 8 Ld MSOP                    |
| ISL95810UIU8Z*<br>(Note)  | AOK     |                           | -40 to +85 | 8 Ld MSOP<br>(Pb-free)       |
| ISL95810UIRT8             | AIT     |                           | -40 to +85 | 8 Ld 3 x 3 TDFN              |
| ISL95810UIRT8Z*<br>(Note) | APP     |                           | -40 to +85 | 8 Ld 3 x 3 TDFN<br>(Pb-free) |

<sup>\*</sup>Add "-T" suffix for tape and reel.

NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

### **Features**

- 256 resistor taps 0.4% resolution
- I<sup>2</sup>C serial interface
- Wiper resistance: 70Ω typical @ 3.3V
- · Non-volatile storage of wiper position
- Standby current 5µA max
- Power supply: 2.7V to 5.5V
- $50k\Omega$ ,  $10k\Omega$  total resistance
- · High reliability
  - Endurance: 200,000 data changes per bit per register
  - Register data retention: 50 years @ T ≤ +75°C
- 8 Ld MSOP and 8 Ld TDFN packaging
- Pb-free plus anneal available (RoHS compliant)

#### **Pinouts**



ISL95810 (8 LD TDFN) TOP VIEW



## Block Diagram



## Pin Descriptions

| TSSOP PIN | SYMBOL          | DESCRIPTION                                                                                              |
|-----------|-----------------|----------------------------------------------------------------------------------------------------------|
| 1         | WP              | Hardware write protection. Active low. Prevents any "Write" operation of the I <sup>2</sup> C interface. |
| 2<br>3    | WWSDA B         | Serial data I/O of the Comparate 1                                                                       |
| 4         | GND             | Ground                                                                                                   |
| 5         | RW              | "Wiper" terminal of the DCP                                                                              |
| 6         | RL              | "Low" terminal of the DCP                                                                                |
| 7         | RH              | "High" terminal of the DCP                                                                               |
| 8         | V <sub>CC</sub> | Power supply                                                                                             |

## **Absolute Maximum Ratings**

## 

## **Recommended Operating Conditions**

| Industrial                |
|---------------------------|
| V <sub>CC</sub>           |
| Power Rating of Each DCP  |
| Wiper Current of Each DCP |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

### **Analog Specifications** Over recommended operating conditions unless otherwise stated.

| SYMBOL                                         | PARAMETER                                             | TEST CONDITIONS                                                                       |            | MIN     | TYP<br>(Note 1) | MAX     | UNIT          |
|------------------------------------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------|------------|---------|-----------------|---------|---------------|
| R <sub>TOTAL</sub>                             | R <sub>H</sub> to R <sub>L</sub> Resistance           | W, U versions respectively                                                            |            |         | 10, 50          |         | kΩ            |
|                                                | R <sub>H</sub> to R <sub>L</sub> Resistance Tolerance |                                                                                       |            | -20     |                 | +20     | %             |
| R <sub>W</sub>                                 | Wiper Resistance                                      | V <sub>CC</sub> = 3.3V @ +25°C<br>Wiper current = V <sub>CC</sub> /R <sub>TOTAL</sub> |            |         | 70              | 200     | Ω             |
| C <sub>H</sub> /C <sub>L</sub> /C <sub>W</sub> | Potentiometer Capacitance (Note 13)                   |                                                                                       |            |         | 10/10/25        |         | pF            |
| I <sub>LkgDCP</sub>                            | Leakage on DCP Pins (Note 13)                         | Voltage at pin from GND to V <sub>CC</sub>                                            |            |         | 0.1             | 1       | μΑ            |
| VOLTAGE DIVID                                  | <b>ER MODE</b> (0V @ RL; $V_{CC}$ @ RH; me            | easured at RW, unloaded)                                                              |            |         |                 |         |               |
| INL (Note 6)                                   | Integral Non-Linearity                                |                                                                                       |            | -1      |                 | 1       | LSB (Note 2)  |
| DNL (Note 5) Differential Non-Linearity        |                                                       | Monotonic over all tap positions                                                      | W option   | -0.75   |                 | -0.75   | LSB (Note 2)  |
|                                                |                                                       | U option                                                                              |            | -0.5    |                 | -0.5    | LSB (Note 2)  |
| ZSerror (Note 3)                               | Zero-Scale Error                                      | W option                                                                              | nt         | ê       | rdi             | 7       | LSB (Note 2)  |
| F0 (N - 1 - 4)                                 | Full Cardy France                                     | U ption U                                                                             |            |         | 05              | 2       | 1.0D (N-1- 0) |
| FSerror (Note 4)                               | Full-Scale Error                                      | W option                                                                              |            | -7      | -1              | 0       | LSB (Note 2)  |
|                                                |                                                       | U option                                                                              |            | -2      | -0.5            | 0       |               |
| TC <sub>V</sub> (Note 7, 13)                   | Ratiometric Temperature<br>Coefficient                | DCP Register set to 80 hex                                                            |            |         | ±4              |         | ppm/°C        |
| RESISTOR MOD                                   | E (Measurements between RW and R                      | RL with RH not connected, or between                                                  | en RW and  | RH with | RL not conr     | nected) |               |
| RINL (Note 11)                                 | Integral Non-Linearity                                | DCP register set between 20 hex ar<br>Monotonic over all tap positions                | nd FF hex. | -1      |                 | 1       | MI (Note 8)   |
| RDNL (Note 5)                                  | Differential Non-Linearity                            | DCP register set between 20 hex                                                       | W option   | -0.75   |                 | -0.75   | MI (Note 8)   |
|                                                |                                                       | and FF hex. Monotonic over all tap positions                                          |            | -0.5    |                 | -0.5    | MI (Note 8)   |
| Roffset (Note 9)                               | Offset                                                | W option                                                                              |            | 0       | 1               | 7       | MI (Note 8)   |
|                                                |                                                       | U option                                                                              |            |         | 0.5             | 2       | MI (Note 8)   |
| TC <sub>R</sub><br>(Note 12, 13)               | Resistance Temperature Coefficient                    | DCP register set between 20 hex a                                                     | nd FF hex  |         | ±45             |         | ppm/°C        |

#### Operating Specifications Over the recommended operating conditions unless otherwise specified.

| SYMBOL                     | PARAMETER                                               | TEST CONDITIONS                                                                                            | MIN | TYP<br>(Note 1) | MAX | UNITS |
|----------------------------|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-----|-----------------|-----|-------|
| I <sub>CC1</sub> (Note 15) | V <sub>CC</sub> Supply Current<br>(Volatile write/read) | f <sub>SCL</sub> = 400kHz; SDA = Open; (for I <sup>2</sup> C, Active, Read and Volatile Write States only) |     |                 | 1   | mA    |
| I <sub>CC2</sub> (Note 15) | V <sub>CC</sub> Supply Current<br>(Nonvolatile Write)   | f <sub>SCL</sub> = 400kHz; SDA = Open; (for I <sup>2</sup> C, Active, Nonvolatile Write State only)        |     |                 | 3   | mA    |
| I <sub>SB</sub> (Note 15)  | V <sub>CC</sub> Current (Standby)                       | V <sub>CC</sub> = +5.5V, I <sup>2</sup> C Interface in Standby State                                       |     |                 | 5   | μΑ    |
|                            |                                                         | $V_{CC}$ = +3.6V, I <sup>2</sup> C Interface in Standby State                                              |     |                 | 2   | μΑ    |

FN8090.2 September 19, 2006

3

**Operating Specifications** Over the recommended operating conditions unless otherwise specified. **(Continued)** 

| SYMBOL                     | PARAMETER                                                        | TEST CONDITIONS                                                                                                                           | MIN                  | TYP<br>(Note 1)                         | MAX                  | UNITS  |
|----------------------------|------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------------------------------|----------------------|--------|
| I <sub>LkgDig</sub>        | Leakage Current, at Pins SDA, SCL,                               | Voltage at pin from GND to V <sub>CC</sub>                                                                                                | -10                  | (************************************** | 10                   | μA     |
| t <sub>DCP</sub> (Note 13) | and WP Pins  DCP Wiper Response Time                             | SCL falling edge of last bit of DCP Data Byte to wiper change                                                                             |                      |                                         | 1                    | μs     |
| Vpor                       | Power-On Recall Voltage                                          | Minimum V <sub>CC</sub> at which memory recall occurs                                                                                     | 1.8                  |                                         | 2.6                  | V      |
| V <sub>CC</sub> Ramp       | V <sub>CC</sub> Ramp Rate                                        | ,                                                                                                                                         | 0.2                  |                                         |                      | V/ms   |
| t <sub>D</sub> (Note 13)   | Power-Up Delay                                                   | V <sub>CC</sub> above Vpor, to DCP Initial Value Register recall completed, and I <sup>2</sup> C Interface in standby state               |                      |                                         | 3                    | ms     |
| EEPROM SPECIFIC            | ATIONS                                                           |                                                                                                                                           |                      |                                         | l                    |        |
|                            | EEPROM Endurance                                                 |                                                                                                                                           | 200,000              |                                         |                      | Cycles |
|                            | EEPROM Retention                                                 | Temperature ≤ +75°C                                                                                                                       | 50                   |                                         |                      | Years  |
| SERIAL INTERFAC            | E SPECIFICATIONS                                                 |                                                                                                                                           |                      |                                         |                      |        |
| $V_{IL}$                   | WP, SDA, and SCL Input Buffer LOW Voltage                        |                                                                                                                                           | -0.3                 |                                         | 0.3*V <sub>CC</sub>  | V      |
| V <sub>IH</sub>            | WP, SDA, and SCL Input Buffer<br>HIGH Voltage                    |                                                                                                                                           | 0.7*V <sub>CC</sub>  |                                         | V <sub>CC</sub> +0.3 | V      |
| Hysteresis (Note 13)       | SDA and SCL Input Buffer Hysteresis                              |                                                                                                                                           | 0.05*V <sub>CC</sub> |                                         |                      | V      |
| V <sub>OL</sub> (Note 13)  | SDA Output Buffer LOW Voltage,<br>Sinking 4mA                    |                                                                                                                                           | 0                    |                                         | 0.4                  | V      |
| Cpin (Note 13)             | WP, SDA, and SCL Pin Capacitance                                 |                                                                                                                                           |                      |                                         | 10                   | pF     |
| f <sub>SCL</sub>           | SCL Frequency                                                    |                                                                                                                                           |                      |                                         | 400                  | kHz    |
| t <sub>IN</sub> (Note 13)  | Pulse Width Suppression Time at SDA and SCL Inputs               | Any pulse narrower than the max spec is suppressed.                                                                                       |                      |                                         | 50                   | ns     |
| t <sub>AA</sub> (Note 13)  | SCL Faling Edge to SDA Du put<br>Data Valid                      | SCL falling edge crossing 30% of V <sub>CC</sub> , utilities the 32% to 0% of V <sub>CC</sub> window.                                     | rs                   |                                         | 900                  | ns     |
| t <sub>BUF</sub> (Note 13) | Time the Bus Must be Free Before the Start of a New Transmission | SDA crossing 70% of V <sub>CC</sub> during a STOP condition, to SDA crossing 70% of V <sub>CC</sub> during the following START condition. | 1300                 |                                         |                      | ns     |
| t <sub>LOW</sub>           | Clock LOW Time                                                   | Measured at the 30% of V <sub>CC</sub> crossing.                                                                                          | 1300                 |                                         |                      | ns     |
| <sup>t</sup> HIGH          | Clock HIGH Time                                                  | Measured at the 70% of V <sub>CC</sub> crossing.                                                                                          | 600                  |                                         |                      | ns     |
| <sup>t</sup> SU:STA        | START Condition Setup Time                                       | SCL rising edge to SDA falling edge. Both crossing 70% of V <sub>CC</sub> .                                                               | 600                  |                                         |                      | ns     |
| <sup>t</sup> HD:STA        | START Condition Hold Time                                        | From SDA falling edge crossing 30% of $V_{CC}$ to SCL falling edge crossing 70% of $V_{CC}$ .                                             | 600                  |                                         |                      | ns     |
| t <sub>SU:DAT</sub>        | Input Data Setup Time                                            | From SDA exiting the 30% to 70% of V <sub>CC</sub> window, to SCL rising edge crossing 30% of V <sub>CC</sub>                             | 100                  |                                         |                      | ns     |
| t <sub>HD:DAT</sub>        | Input Data Hold Time                                             | From SCL rising edge crossing 70% of V <sub>CC</sub> to SDA entering the 30% to 70% of V <sub>CC</sub> window.                            | 0                    |                                         |                      | ns     |
| t <sub>SU:STO</sub>        | STOP Condition Setup Time                                        | From SCL rising edge crossing 70% of V <sub>CC</sub> , to SDA rising edge crossing 30% of V <sub>CC</sub> .                               | 600                  |                                         |                      | ns     |
| t <sub>HD:STO</sub>        | STOP Condition Hold Time for Read, or Volatile Only Write        | From SDA rising edge to SCL falling edge. Both crossing 70% of V <sub>CC</sub> .                                                          | 600                  |                                         |                      | ns     |
| t <sub>HD:STO:NV</sub>     | STOP Condition Hold Time for Non-Volatile Write                  | From SDA rising edge to SCL falling edge. Both crossing 70% of V <sub>CC</sub> .                                                          | 2                    |                                         |                      | μs     |
| t <sub>DH</sub> (Note 13)  | Output Data Hold Time                                            | From SCL falling edge crossing 30% of $\rm V_{CC}$ , until SDA enters the 30% to 70% of $\rm V_{CC}$ window.                              | 0                    |                                         |                      | ns     |
| t <sub>R</sub> (Note 13)   | SDA and SCL Rise Time                                            | From 30% to 70% of $V_{CC}$                                                                                                               | 20 +<br>0.1 * Cb     |                                         | 250                  | ns     |
| t <sub>F</sub> (Note 13)   | SDA and SCL Fall Time                                            | From 70% to 30% of V <sub>CC</sub>                                                                                                        | 20 +<br>0.1 * Cb     |                                         | 250                  | ns     |
| Cb (Note 13)               | Capacitive Loading of SDA or SCL                                 | Total on-chip and off-chip                                                                                                                | 10                   |                                         | 400                  | pF     |

#### Operating Specifications Over the recommended operating conditions unless otherwise specified. (Continued)

|                                |                                              |                                                                                                                                             |     | TYP      |     |       |
|--------------------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----|----------|-----|-------|
| SYMBOL                         | PARAMETER                                    | TEST CONDITIONS                                                                                                                             | MIN | (Note 1) | MAX | UNITS |
| Rpu (Note 13)                  | SDA and SCL Bus Pull-Up Resistor<br>Off-Chip | Maximum is determined by $t_R$ and $t_F$ .<br>For Cb = 400pF, max is about 2~2.5k $\Omega$ .<br>For Cb = 40pF, max is about 15~20k $\Omega$ | 1   |          |     | kΩ    |
| t <sub>WP</sub> (Notes 13, 14) | Non-Volatile Write Cycle Time                |                                                                                                                                             |     | 12       | 20  | ms    |
| t <sub>SU:WP</sub>             | WP Setup Time                                | Before START condition                                                                                                                      | 600 |          |     | ns    |
| t <sub>HD:WP</sub>             | WP Hold Time                                 | After STOP condition                                                                                                                        | 600 |          |     | ns    |

#### SDA vs SCL Timing



## WP Pin Timing



#### NOTES:

- 1. Typical values are for  $T_A = +25$ °C and 3.3V supply voltage.
- 2. LSB:  $[V(RW)_{255} V(RW)_0]/255$ .  $V(RW)_{255}$  and  $V(RW)_0$  are V(RW) for the DCP register set to FF hex and 00 hex respectively. LSB is the incremental voltage when changing from one tap to an adjacent tap.
- 3. ZS error =  $V(RW)_0/LSB$ .
- 4. FS error =  $[V(RW)_{255} V_{CC}]/LSB$ .
- 5. DNL =  $[V(RW)_i V(RW)_{i-1}]/LSB-1$ , for i = 1 to 255. i is the DCP register setting.
- 6.  $INL = [V(RW)_i (i \cdot LSB V(RW)_0)]/LSB$  for i = 1 to 255.
- $7. \ \ TC_{V} = \frac{Max(V(RW)_{i}) Min(V(RW)_{i})}{[Max(V(RW)_{i}) + Min(V(RW)_{i})]/2} \times \frac{10^{6}}{125^{\circ}C} \quad \text{for } i = 16 \text{ to } 240 \text{ decimal, } T = -40^{\circ}C \text{ to } +85^{\circ}C. \ Max() \text{ is the maximum value of the wiper voltage over the temperature range.}$
- 8. MI =  $|R_{255} R_0|/255$ .  $R_{255}$  and  $R_0$  are the measured resistances for the DCP register set to FF hex and 00 hex respectively. Roffset =  $R_0/MI$ , when measuring between RW and RL.
- 9. Roffset = R<sub>255</sub>/MI, when measuring between RW and RH.
- 10. RDNL =  $(R_i R_{i-1})/MI$ , for i = 32 to 255.
- 11. RINL =  $[R_i (MI \cdot i) R_0]/MI$ , for i = 32 to 255.
- $12. \ \ TC_R = \frac{[Max(Ri) Min(Ri)]}{[Max(Ri) + Min(Ri)]/2} \times \frac{10^6}{125 \, ^{\circ}C} \ \ \text{for i = 32 to 255, T = -40 ^{\circ}C to +85 ^{\circ}C. Max() is the maximum value of the resistance and Min() is the maximum value of the resistance over the temperature range.}$
- 13. This parameter is not 100% tested.
- 14. t<sub>WC</sub> is the minimum cycle time to be allowed for any non-volatile Write by the user, unless Acknowledge Polling is used. It is the time from a valid STOP condition at the end of a Write sequence of a I<sup>2</sup>C serial interface Write operation, to the end of the self-timed internal non-volatile write cycle.
- 15.  $V_{IL} = 0V$ ,  $V_{IH} = V_{CC}$

## Typical Performance Curves



FIGURE 1. WIPER RESISTANCE vs TAP POSITION [ I(RW) =  $V_{CC}/R_{TOTAL}$  ] for 50k $\Omega$  (U)



FIGURE 2. STANDBY I<sub>CC</sub> vs V<sub>CC</sub>



FIGURE 3. DNL vs TAP POSITION IN VOLTAGE DIVIDER MODE FOR 10k $\Omega$  (W)



FIGURE 4. INL vs TAP POSITION IN VOLTAGE DIVIDER MODE FOR 10k $\Omega$  (W)



FIGURE 5. ZSerror vs TEMPERATURE



FIGURE 6. FSerror vs TEMPERATURE

## Typical Performance Curves (Continued)



FIGURE 7. DNL vs TAP POSITION IN RHEOSTAT MODE FOR  $50k\Omega$  (U)



FIGURE 8. INL vs TAP POSITION IN RHEOSTAT MODE FOR  $50k\Omega$  (U)



FIGURE 9. END TO END  $R_{TOTAL}$  % CHANGE vs TEMPERATURE



FIGURE 10. TC FOR VOLTAGE DIVIDER MODE IN ppm



FIGURE 11. TC FOR RHEOSTAT MODE IN ppm



FIGURE 12. FREQUENCY RESPONSE (2.2MHz)

## Typical Performance Curves (Continued)



FIGURE 13. MIDSCALE GLITCH, CODE 80h to 7Fh (WIPER 0)



The ISL95810 is an integrated circuit incorporating one DCP with its associated registers, non-volatile memory, and a I<sup>2</sup>C serial interface providing direct communication between a host and the potentiometer and memory.

#### DCP Description

The DCP is implemented with a combination of resistor elements and CMOS switches. The physical ends of the DCP are equivalent to the fixed terminals of a mechanical potentiometer (RHand RI. pins). TwRW pin of the DCP is connected to intellined late hodes, and its quivalent to the wiper terminal of a mechanical potentiometer. The position of the wiper terminal within the DCP is controlled by an 8-bit volatile Wiper Register (WR). The DCP has its own WR. When the WR of the DCP contains all zeroes (WR<7:0>: 00h), its wiper terminal (RW) is closest to its "Low" terminal (RL). When the WR of the DCP contains all ones (WR<7:0>: FFh), its wiper terminal (RW) is closest to its "High" terminal (RH). As the value of the WR increases from all zeroes (00h) to all ones (255 decimal), the wiper moves monotonically from the position closest to RL to the closest to RH. At the same time, the resistance between RW and RL increases monotonically, while the resistance between RH and RW decreases monotonically.

While the ISL95810 is being powered up, The WR is reset to 80h (128 decimal), which locates RW roughly at the center between RL and RH. Soon after the power supply voltage becomes large enough for reliable non-volatile memory reading, the ISL95810 reads the value stored in non-volatile Initial Value Registers (IVRs) and loads it into the WR.

The WR and IVR can be read or written directly using the I<sup>2</sup>C serial interface as described in the following sections.



FIGURE 14. LARGE SIGNAL SETTLING TIME

#### **Memory Description**

The ISL95810 volatile and non-volatile registers are accessed by I $^2$ C interface operations at addresses 0 and 2 decimal. The non-volatile byte at addresses 0 contains the initial value loaded at power-up into the volatile Wiper Register (WR) of the DCP. The byte at address 1 is reserved; the user should not write to it, and its value should be ignored if read.

The volatile WR, and the non-volatile Initial Value Register (IVR) of the DCP are accessed with the same Address Byte, set to 00 hex in lot a cases.

A volatile byte at address 2 decimal, controls what byte is read or written when accessing DCP registers: the WR, the IVR, or both.

When the byte at address 2 is all zeroes, which is the default at power-up:

- A read operation to addresses 0 outputs the value of the non-volatile IVR.
- A write operation to addresses 0 writes the same value to the WR and IVR of the corresponding DCP.

When the byte at address 2 is 80h (128 decimal):

- A read operation to addresses 0 outputs the value of the volatile WR.
- A write operation to addresses 0 only writes to the corresponding volatile WR.

It is not possible to write to an IVR without writing the same value to its corresponding WR.

00h and 80h are the only values that should be written to address 2. All other values are reserved and must not be written to address 2.

<u>intersil</u>

The ISL95810 is pre-programed with 80h in the IVR.

**TABLE 1. MEMORY MAP** 

| ADDRESS | NON-VOLATILE | VOLATILE       |
|---------|--------------|----------------|
| 2       | -            | Access Control |
| 1       | Rese         | erved          |
| 0       | IVR          | WR             |

WR: Wiper Register, IVR: Initial value Register.

## <sup>2</sup>C Serial Interface

The ISL95810 supports a bidirectional bus oriented protocol. The protocol defines any device that sends data onto the bus as a transmitter and the receiving device as the receiver. The device controlling the transfer is a master and the device being controlled is the slave. The master always initiates data transfers and provides the clock for both transmit and receive operations. Therefore, the ISL95810 operates as a slave device in all applications.

All communication over the  $I^2C$  interface is conducted by sending the MSB of each byte of data first.

#### **Protocol Conventions**

Data states on the SDA line can change only during SCL LOW periods. SDA state changes during SCL HIGH are reserved for indicating START and STOP conditions (See Figure 15). On power-up of the ISL 953 0 he SDL p n is in the input mode.

All I<sup>2</sup>C interface operations must begin with a START condition, which is a HIGH to LOW transition of SDA while SCL is HIGH. The ISL95810 continuously monitors the SDA and SCL lines for the START condition and does not

respond to any command until this condition is met (See Figure 15). A START condition is ignored during the power-up sequence and during internal non-volatile write cycles.

All I<sup>2</sup>C interface operations must be terminated by a STOP condition, which is a LOW to HIGH transition of SDA while SCL is HIGH (See Figure 15). A STOP condition at the end of a read operation, or at the end of a write operation to volatile bytes only places the device in its standby mode. A STOP condition during a write operation to a non-volatile byte, initiates an internal non-volatile write cycle. The device enters its standby state when the internal non-volatile write cycle is completed.

An ACK, Acknowledge, is a software convention used to indicate a successful data transfer. The transmitting device, either master or slave, releases the SDA bus after transmitting eight bits. During the ninth clock cycle, the receiver pulls the SDA line LOW to acknowledge the reception of the eight bits of data (See Figure 16).

The ISL95810 responds with an ACK after recognition of a START condition followed by a valid Identification Byte, and once again after successful receipt of an Address Byte. The ISL95810 also responds with an ACK after receiving a Data Byte of a write operation. The master must respond with an ACK after receiving a Data Byte of a read operation.

A valid Identification Byte contains 0101000 as the seven MSBs. The LSB in the Read/Write bit. Its value is "1" for a Read operation, and "" for a Write operation (See Table 2).

**TABLE 2. IDENTIFICATION BYTE FORMAT** 

| 0     | 1 | 0 | 1 | 0 | 0 | 0 | R/W   |
|-------|---|---|---|---|---|---|-------|
| (MSB) |   |   |   |   |   |   | (LSB) |



FIGURE 15. VALID DATA CHANGES, START, AND STOP CONDITIONS



FIGURE 16. ACKNOWLEDGE RESPONSE FROM RECEIVER



FIGURE 17. BYTE WRITE SEQUENCE



FIGURE 18. READ SEQUENCE

### Write Operation

A Write operation requires a START condition, followed by a valid Identification Byte, a valid Address Byte, a Data Byte, and a STOP condition. After each of the three bytes, the ISL95810 responds with an ACK. At this time, if the Data Byte is to be written only to volatile registers, then the device enters its standby state. If the Data Byte is to be written also to non-volatile memory, the ISL95810 begins its internal write cycle to non-volatile memory. During the internal nonvolatile write cycle, the device ignores transitions at the SDA and SCL pins, and the SDA output is at a high impedance state. When the internal non-volatile write cycle is completed, the ISL95810 enters its standby state (See Figure 17).

The byte at address 02h determines if the Data Byte is to be written to volatile and/or non-volatile memory (See "Memory Description" on page 8).

#### Data Protection

The WP pin has to be at logic HIGH to perform any Write operation to the device. When the  $\overline{WP}$  is active (LOW) the device ignores Data Bytes of a Write Operation, does not respond to the Data Bytes with an ACK, and instead, goes to its standby state waiting for a new START condition.

A STOP condition also acts as a protection of non-volatile memory. A valid Identification Byte, Address Byte, and total number of SCL pulses act as a protection of both volatile and non-volatile registers. During a Write sequence, the Data Byte is loaded into an internal shift register as it is

intersil FN8090.2 September 19, 2006 received. If the Address Byte is 0 or 2, the Data Byte is transferred to the Wiper Register (WR) or to the Access Control Register respectively, at the falling edge of the SCL pulse that loads the last bit (LSB) of the Data Byte. If the Address Byte is 0, and the Access Control Register is all zeros (default), then the STOP condition initiates the internal write cycle to non-volatile memory.

## Read Operation

A Read operation consist of a three byte instruction followed by one or more Data Bytes (See Figure 18). The master initiates the operation issuing the following sequence: a START, the Identification byte with the R/ $\overline{W}$  bit set to "0", an Address Byte, a second START, and a second Identification byte with the R/ $\overline{W}$  bit set to "1". After each of the three bytes, the ISL95810 responds with an ACK. Then the ISL95810 then transmits the Data Byte. The master then terminates the read operation (issuing a STOP condition) following the last bit of the Data Byte (See Figure 18).

The byte at address 02h determines if the Data Bytes being read are from volatile or non-volatile memory (See "Memory Description" on page 8.)

www.BDTIC.com/Intersil

## Mini Small Outline Plastic Packages (MSOP)



# M8.118 (JEDEC MO-187AA) 8 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE

|        | INC            | HES             | MILLIMETERS    |                 |       |
|--------|----------------|-----------------|----------------|-----------------|-------|
| SYMBOL | MIN            | MAX             | MIN            | MAX             | NOTES |
| Α      | 0.037          | 0.043           | 0.94           | 1.10            | -     |
| A1     | 0.002          | 0.006           | 0.05           | 0.15            | -     |
| A2     | 0.030          | 0.037           | 0.75           | 0.95            | -     |
| b      | 0.010          | 0.014           | 0.25           | 0.36            | 9     |
| С      | 0.004          | 0.008           | 0.09           | 0.20            | -     |
| D      | 0.116          | 0.120           | 2.95           | 3.05            | 3     |
| E1     | 0.116          | 0.120           | 2.95           | 3.05            | 4     |
| е      | 0.026          | BSC             | 0.65           | BSC             | -     |
| Е      | 0.187          | 0.199           | 4.75           | 5.05            | -     |
| L      | 0.016          | 0.028           | 0.40           | 0.70            | 6     |
| L1     | 0.037          | REF             | 0.95           | REF             | -     |
| N      | 8              | 3               |                | 3               | 7     |
| R      | 0.003          | -               | 0.07           | -               | -     |
| R1     | 0.003          | -               | 0.07           | -               | -     |
| 0      | 5 <sup>0</sup> | 15 <sup>0</sup> | 5 <sup>0</sup> | 15 <sup>0</sup> | -     |
| α      | 0°             | 6 <sup>0</sup>  | 0°             | 6 <sup>0</sup>  | -     |

Rev. 2 01/03

#### NOTES:

- 1. These package dinhers on are within a owable din ensions of COM/ nters
- 2. Dimensioning and tolerancing per ANSI Y14.5M-1994.
- Dimension "D" does not include mold flash, protrusions or gate burrs and are measured at Datum Plane. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side.
- Dimension "E1" does not include interlead flash or protrusions and are measured at Datum Plane. -H- Interlead flash and protrusions shall not exceed 0.15mm (0.006 inch) per side.
- 5. Formed leads shall be planar with respect to one another within 0.10mm (0.004) at seating Plane.
- 6. "L" is the length of terminal for soldering to a substrate.
- 7. "N" is the number of terminal positions.
- 8. Terminal numbers are shown for reference only.
- Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall be 0.08mm (0.003 inch) total in excess of "b" dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07mm (0.0027 inch).
- 10. Datums -A and -B to be determined at Datum plane -H I.
- 11. Controlling dimension: MILLIMETER. Converted inch dimensions are for reference only.

## Thin Dual Flat No-Lead Plastic Package (TDFN)



L8.3x3B 8 LEAD THIN DUAL FLAT NO-LEAD PLASTIC PACKAGE

|        | ı    |                |      |       |  |
|--------|------|----------------|------|-------|--|
| SYMBOL | MIN  | NOMINAL        | MAX  | NOTES |  |
| Α      | 0.70 | 0.75           | 0.80 | -     |  |
| A1     | -    | -              | 0.05 | -     |  |
| A3     |      | 0.20 REF       |      | -     |  |
| b      | 0.23 | 0.23 0.30 0.38 |      |       |  |
| D      |      | -              |      |       |  |
| D2     | 2.15 | 2.30           | 2.40 | 7, 8  |  |
| E      |      | 3.00 BSC       |      | -     |  |
| E2     | 1.35 | 1.50           | 1.60 | 7, 8  |  |
| е      |      | 0.65 BSC       |      | -     |  |
| k      | 0.20 | -              | -    | -     |  |
| L      | 0.20 | 0.30           | 0.40 | 8     |  |
| N      |      | 2              |      |       |  |
| Nd     |      | 4              |      | 3     |  |

Rev. 0 6/04

#### NOTES:

- 1. Dimensioning and tolerancing conform to ASME Y14.5-1994.
- 2. N is the number of terminals.
- 3. Nd refers to the number of terminals on D.
- 4. All dimensions are in millimeters. Angles are in degrees.
- be twee 0.15 hm and 0.30 nm from the terminal and is measured be twee 0.15 hm and 0.30 nm from the terminal tip.

  6. The configuration of the pin #1 identifier is optional, but must be
- located within the zone indicated. The pin #1 identifier may be either a mold or mark feature.

  7. Dimensions D2 and E2 are for the exposed pads which provide
- improved electrical and thermal performance.
- 8. Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389.

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com