

Data Sheet December 22, 2005 FN8244.3

## **Digitally Controlled Potentiometer** (XDCP™)

The Intersil ISL90726 is a digitally controlled potentiometer (XDCP). The device consists of a resistor array, wiper switches, and a control section. The wiper position is controlled by an I<sup>2</sup>C interface.

The potentiometer is implemented by a resistor array composed of 127 resistive elements and a wiper switching network. Between each element and at either end are tap points accessible to the wiper terminal. The position of the wiper element is controlled by the SDA and SCL inputs.

The device can be used in a wide variety of applications including:

- · Mechanical potentiometer replacement
- Transducer adjustment of pressure, temperature, position, chemical, and optical sensors
- · Laser diode and LED biasing
- · LCD brightness and contrast adjustment
- · Gain control and offset adjustment

#### Features

- · Volatile Solid-State Potentiometer
- I<sup>2</sup>C Serial Bus Interface
- · DCP Terminal Voltage, 2.7V to 5.5V
- Low Tempco
  - Rheostat 45 ppm/°C typical
  - Divider 15 ppm/°C typical
- · 128 Wiper Tap Points
  - Wiper resistance 70Ω typ at V<sub>CC</sub> = 3.3V
- Low Power CMOS
  - Active current, 200µA max
  - Standby current, 500nA max
- Available R<sub>TOTAL</sub> Values = 50kΩ, 10kΩ
- · Power on Preset to Midscale
- Direct replacement for AD5246
- Packaging
  - 6 Ld SC-70
- TIC.com/Intersi

#### Pinout



ISL90726

## **Ordering Information**

SCL 3

| PART NUMBER<br>(See Note) | PART MARKING | R <sub>TOTAL</sub> (Ω) | TEMP RANGE<br>(°C) | PACKAGE<br>(Pb-free) | PKG. DWG. # |
|---------------------------|--------------|------------------------|--------------------|----------------------|-------------|
| ISL90726WIE627Z-TK        | ANF          | 10K                    | -40 to +85         | 6 Ld SC-70           | P6.049      |
| ISL90726UIE627Z-TK        | ANG          | 50K                    | -40 to +85         | 6 Ld SC-70           | P6.049      |

NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

## Pin Descriptions

| PIN NUMBER | SYMBOL | DESCRIPTION                   |
|------------|--------|-------------------------------|
| 1          | VDD    | Supply Voltage                |
| 2          | GND    | Ground                        |
| 3          | SCL    | Open drain Serial Clock input |
| 4          | SDA    | Open drain Serial Data I/O    |
| 5          | RW     | Potentiometer Wiper Terminal  |
| 6          | RL     | Potentiometer End Terminal    |

## **Block Diagram**



# www.BDTIC.com/Intersil

## **Absolute Maximum Ratings**

| Storage temperature                  | 65°C to +150°C               |
|--------------------------------------|------------------------------|
| Voltage at any digital interface pin |                              |
| with respect to V <sub>SS</sub>      | 0.3V to V <sub>CC</sub> +0.3 |
| V <sub>CC</sub>                      | 0.3V to +7V                  |
| Voltage at any DCP pin with          |                              |
| respect to V <sub>SS</sub>           | 0.3V to V <sub>CC</sub>      |
| Lead temperature (soldering, 10s)    | 300°C                        |
| I <sub>W</sub> (10s)                 | ±6mA                         |
| Latchup                              | Class II, Level B at 85°C    |
| FSD                                  | >2kV Human Body Model        |

#### **Thermal Information**

| Thermal Resistance (Typical, Note 1) | θ <sub>JA</sub> (°C/W) |
|--------------------------------------|------------------------|
| 6 Lead SC-70                         | 590                    |

## **Recommended Operating Conditions**

| Industrial               | °C |
|--------------------------|----|
| V <sub>CC</sub>          | 5V |
| Power rating of each DCP | ١W |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTE:

1.  $\theta_{JA}$  is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.

#### **Analog Specifications** Over recommended operating conditions unless otherwise stated.

| SYMBOL                                         | PARAMETER                                                              | TEST CONDITIONS                                                     |          |     | TYP<br>(Note 1) | MAX | UNIT          |
|------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------|----------|-----|-----------------|-----|---------------|
| R <sub>TOTAL</sub>                             | R <sub>H</sub> to R <sub>L</sub> resistance W, U versions respectively |                                                                     |          |     | 10, 50          |     | kΩ            |
|                                                | R <sub>H</sub> to R <sub>L</sub> resistance tolerance                  |                                                                     |          | -20 |                 | +20 | %             |
| R <sub>W</sub>                                 | Wiper resistance                                                       | V <sub>CC</sub> = 3.3V @25°C                                        |          |     | 85              |     | Ω             |
| C <sub>H</sub> /C <sub>L</sub> /C <sub>W</sub> | Potentiometer Capacitance                                              |                                                                     |          |     | 10/10/<br>25    |     | pF            |
| I <sub>LkgDCP</sub>                            | Leakage on DCP pins                                                    | Voltage at pin from GND to V <sub>CC</sub>                          |          |     | 0.1             | 1   | μA            |
| RESISTOR MO                                    | DE DOT                                                                 | 0/1                                                                 | 1 .      |     | _ : [           |     |               |
| RINL<br>(Note 8)                               | Internal non-linearity                                                 | L CP register set between 20 he ar Monotonic over all tap positions | d 7F Lex | 2   | ±0.25           | 2   | MI<br>(Note 5 |
| RDNL (Note 7)                                  | Differential non-linearity                                             | and 7F hex. Monotonic over all tap                                  | W option | -1  | ±0.1            | 1   | MI<br>(Note 5 |
|                                                | positions U optic                                                      |                                                                     | U option | -1  | ±0.1            | 1   | MI<br>(Note 5 |
| Roffset<br>(Note 6)                            | Offset                                                                 | W option                                                            |          | 0   | 1               | 3   | MI<br>(Note 5 |
|                                                |                                                                        | U option                                                            |          |     | 0.5             | 2   | MI<br>(Note 5 |
| TC <sub>R</sub><br>(Notes 9, 10)               | Resistance Temperature Coefficient                                     | DCP register set between 20 hex and 7F hex                          |          |     | ±45             |     | ppm/°C        |

## **Operating Specifications**

| SYMBOL                     | PARAMETER                                            | TEST CONDITIONS                                                                                            | MIN | TYP<br>(Note 1) | MAX | UNIT |
|----------------------------|------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-----|-----------------|-----|------|
| I <sub>CC1</sub>           | V <sub>CC</sub> supply current (Volatile write/read) | f <sub>SCL</sub> = 400kHz; SDA = Open; (for I <sup>2</sup> C, Active, Read and Volatile Write States only) |     |                 | 200 | μΑ   |
| I <sub>SB</sub>            | V <sub>CC</sub> current (standby)                    | V <sub>CC</sub> = +5.5V, I <sup>2</sup> C Interface in Standby State                                       |     |                 | 500 | nA   |
| I <sub>ComLkg</sub>        | Common-Mode Leakage                                  | Voltage at SDA pin at GND or V <sub>CC</sub>                                                               |     |                 | 3   | μΑ   |
| t <sub>DCP</sub> (Note 10) | DCP wiper response time                              | SCL falling edge of last bit of DCP Data Byte to wiper change                                              |     | 500             |     | ns   |
| V <sub>CC</sub> Ramp       | V <sub>CC</sub> ramp rate                            |                                                                                                            | 0.2 |                 |     | V/ms |

## **Operating Specifications** (Continued)

| SYMBOL                   | PARAMETER                                                        | TEST CONDITIONS                                                                                                             | MIN                      | TYP<br>(Note 1) | MAX                      | UNIT |
|--------------------------|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------|--------------------------|------|
| t <sub>D</sub>           | Power-up delay                                                   | V <sub>CC</sub> above Vpor, to DCP Initial Value Register recall completed, and I <sup>2</sup> C Interface in standby state |                          |                 | 3                        | ms   |
| SERIAL INTER             | FACE SPECIFICATIONS                                              |                                                                                                                             | •                        | •               | •                        |      |
| V <sub>IL</sub>          | SDA, and SCL input buffer LOW voltage                            |                                                                                                                             | -0.3                     |                 | 0.3*V <sub>CC</sub>      | V    |
| V <sub>IH</sub>          | SDA, and SCL input buffer HIGH voltage                           |                                                                                                                             | 0.7*V <sub>CC</sub>      |                 | V <sub>CC</sub> +<br>0.3 | V    |
| Hysteresis               | SDA and SCL input buffer hysteresis                              |                                                                                                                             | 0.05*<br>V <sub>CC</sub> |                 |                          | V    |
| V <sub>OL</sub>          | SDA output buffer LOW voltage, sinking 4mA                       |                                                                                                                             | 0                        |                 | 0.4                      | V    |
| Cpin (Note 10)           | SDA, and SCL pin capacitance                                     |                                                                                                                             |                          |                 | 10                       | pF   |
| f <sub>SCL</sub>         | SCL frequency                                                    |                                                                                                                             |                          |                 | 400                      | kHz  |
| t <sub>IN</sub>          | Pulse width suppression time at SDA and SCL inputs               | Any pulse narrower than the max spec is suppressed.                                                                         |                          |                 | 50                       | ns   |
| t <sub>AA</sub>          | SCL falling edge to SDA output data valid                        | SCL falling edge crossing 30% of $V_{CC}$ , until SDA exits the 30% to 70% of $V_{CC}$ window.                              |                          |                 | 900                      | ns   |
| <sup>t</sup> BUF         | Time the bus must be free before the start of a new transmission | SDA crossing 70% of $V_{CC}$ during a STOP condition, to SDA crossing 70% of $V_{CC}$ during the following START condition. | 1300                     |                 |                          | ns   |
| t <sub>LOW</sub>         | Clock LOW time                                                   | Measured at the 30% of V <sub>CQ</sub> crossing.                                                                            | 1300                     | •               |                          | ns   |
| <sup>t</sup> HIGH        | Cold High line B                                                 | Neasured at the 70% of V <sub>CC</sub> crossing.                                                                            | €00                      |                 |                          | ns   |
| tsu:sta                  | START condition setup time                                       | SCL rising edge to SDA falling edge. Both crossing 70% of V <sub>CC</sub> .                                                 | 600                      |                 |                          | ns   |
| t <sub>HD:STA</sub>      | START condition hold time                                        | From SDA falling edge crossing 30% of V <sub>CC</sub> to SCL falling edge crossing 70% of V <sub>CC</sub> .                 | 600                      |                 |                          | ns   |
| t <sub>SU:DAT</sub>      | Input data setup time                                            | From SDA exiting the 30% to 70% of $V_{CC}$ window, to SCL rising edge crossing 30% of $V_{CC}$                             | 100                      |                 |                          | ns   |
| t <sub>HD:DAT</sub>      | Input data hold time                                             | From SCL rising edge crossing 70% of V $_{\rm CC}$ to SDA entering the 30% to 70% of V $_{\rm CC}$ window.                  | 0                        |                 |                          | ns   |
| tsu:sto                  | STOP condition setup time                                        | From SCL rising edge crossing 70% of $V_{CC}$ , to SDA rising edge crossing 30% of $V_{CC}$ .                               | 600                      |                 |                          | ns   |
| t <sub>HD:STO</sub>      | STOP condition hold time for read, or volatile only write        | From SDA rising edge to SCL falling edge. Both crossing 70% of $V_{CC}$ .                                                   | 600                      |                 |                          | ns   |
| t <sub>DH</sub>          | Output data hold time                                            | From SCL falling edge crossing 30% of $V_{CC}$ , until SDA enters the 30% to 70% of $V_{CC}$ window.                        | 0                        |                 |                          | ns   |
| t <sub>R</sub> (Note 12) | SDA and SCL rise time                                            | From 30% to 70% of V <sub>CC</sub>                                                                                          | 20 +<br>0.1 * Cb         |                 | 250                      | ns   |
| t <sub>F</sub> (Note 12) | SDA and SCL fall time                                            | From 70% to 30% of V <sub>CC</sub>                                                                                          | 20 +<br>0.1 * Cb         |                 | 250                      | ns   |
| Cb (Note 12)             | Capacitive loading of SDA or SCL                                 | Total on-chip and off-chip                                                                                                  | 10                       |                 | 400                      | pF   |
| Rpu (Note 12)            | SDA and SCL bus pull-up resistor off-<br>chip                    | Maximum is determined by $t_R$ and $t_F$ .<br>For Cb = 400pF, max is about 2~2.5kΩ.<br>For Cb = 40pF, max is about 15~20kΩ. | 1                        |                 |                          | kΩ   |

#### SDA vs SCL Timing



#### NOTES:

- 1. Typical values are for T<sub>A</sub> = 25°C and 3.3V supply voltage.
- 2. LSB: [V(R<sub>W</sub>)<sub>127</sub> V(R<sub>W</sub>)<sub>0</sub>]/127. V(R<sub>W</sub>)<sub>127</sub> and V(R<sub>W</sub>)<sub>0</sub> are V(R<sub>W</sub>) for the DCP register set to FF hex and 00 hex respectively. LSB is the incremental voltage when changing from one tap to an adjacent tap.
- 3. ZS error =  $V(R_W)_0/LSB$ .
- 4. FS error =  $[V(R_W)_{127} V_{CC}]/LSB$ .
- 5. MI =  $|R_{127} R_0|/127$ .  $R_{127}$  and  $R_0$  are the measured resistances for the DCP register set to FF hex and 00 hex respectively. Roffset =  $R_0/MI$ , when measuring between  $R_W$  and  $R_L$ .
- 6. Roffset =  $R_{127}/MI$ , when measuring between  $R_W$  and  $R_H$ .
- 7. RDNL =  $(R_i R_{i-1})/MI$ , for i = 32 to 127.
- 8. RINL =  $[R_i (MI \cdot i) R_0]/MI$ , for i = 32 to 127.
- 9.  $TC_R = \frac{[Max(Ri) Min(Ri)]}{[Max(Ri) + Min(Ri)]/2} \times \frac{10^{\circ}}{125}$  for i = 32 to 127, T = -40°C to 85°C. Max() is the maximum value of the resistance and Min () is the
- 11.  $V_{IL} = 0V$ ,  $V_{IH} = V_{CC}$ .
- 12. These are I<sup>2</sup>C-specific parameters and are not directly tested. However, they are used in the device testing to validate specifications.

## **Principles of Operation**

The ISL90726 is an integrated circuit incorporating one DCP with its associated registers and an I<sup>2</sup>C serial interface providing direct communication between a host and the potentiometer.

#### **DCP Description**

The DCP is implemented with a combination of resistor elements and CMOS switches. The physical ends of the DCP are equivalent to the fixed terminals of a mechanical potentiometer (R<sub>H</sub> and R<sub>I</sub> pins). The R<sub>W</sub> pin of the DCP is connected to intermediate nodes, and is equivalent to the wiper terminal of a mechanical potentiometer. The position of the wiper terminal within the DCP is controlled by an 7-bit volatile Wiper Register (WR). The DCP has its own WR. When the WR of the DCP contains all zeroes (WR<6:0>= 00h), its wiper terminal (R<sub>W</sub>) is closest to its "Low" terminal (R<sub>I</sub>). When the WR of the DCP contains all ones (WR<6:0>=7Fh), its wiper terminal (R<sub>W</sub>) is closest to its "High" terminal (R<sub>H</sub>). As the value of the WR increases from all zeroes (00h) to all ones (127 decimal), the wiper moves monotonically from the position closest to R<sub>I</sub> to the position closest to R<sub>H</sub>. R<sub>H</sub> is not connected to a device pin. The net

effect is the resistance between  $R_W$  and  $R_L$  increases monotonically.

While the ISL90726 is being powered up, the WR is reset to 40h (64 decimal), which locates  $R_W$  roughly at the center between  $R_L$  and  $R_H$ .

The WR and IVR can be read or written directly using the I<sup>2</sup>C serial interface as described in the following sections.

## I<sup>2</sup>C Serial Interface

The ISL90726 supports bidirectional bus oriented protocol. The protocol defines any device that sends data onto the bus as a transmitter and the receiving device as the receiver. The device controlling the transfer is a master and the device being controlled is the slave. The master always initiates data transfers and provides the clock for both transmit and receive operations. Therefore, the ISL90726 operates as slave device in all applications.

All communication over the I<sup>2</sup>C interface is conducted by sending the MSB of each byte of data first.

FN8244.3
December 22, 2005

#### **Protocol Conventions**

Data states on the SDA line can change only during SCL LOW periods. SDA state changes during SCL HIGH are reserved for indicating START and STOP conditions (See Figure 1). On power-up of the ISL90726, the SDA pin is in the input mode.

All I<sup>2</sup>C interface operations must begin with a START condition, which is a HIGH to LOW transition of SDA while SCL is HIGH. The ISL90726 continuously monitors the SDA and SCL lines for the START condition and does not respond to any command until this condition is met (See Figure 1). A START condition is ignored during the power-up sequence and during internal non-volatile write cycles.

All I<sup>2</sup>C interface operations must be terminated by a STOP condition, which is a LOW to HIGH transition of SDA while SCL is HIGH (See Figure 1).

An ACK, Acknowledge, is a software convention used to indicate a successful data transfer. The transmitting device, either master or slave, releases the SDA bus after transmitting eight bits. During the ninth clock cycle, the receiver pulls the SDA line LOW to acknowledge the reception of the eight bits of data (See Figure 2).

The ISL90726 responds with an ACK after recognition of a START condition followed by a valid Identification Byte, and once again after successful receipt of an Address Byte. The ISL90726 also responds with an ACK after receiving a Data Byte of a write operation. The mas er rus respond with an ACK after receiving a Data Byte of a read operation.

A valid Identification Byte contains 0101110 as the seven MSBs. The LSB in the Read/Write bit. Its value is "1" for a Read operation, and "0" for a Write operation (See Table 1).

#### TABLE 1. IDENTIFICATION BYTE FORMAT

| 0     | 1 | 0 | 1 | 1 | 1 | 0 | R/W   |
|-------|---|---|---|---|---|---|-------|
| (MSB) |   |   |   |   |   |   | (LSB) |

## Write Operation

A Write operation requires a START condition, followed by a valid Identification Byte, a valid Address Byte, a Data Byte, and a STOP condition. After each of the three bytes, the ISL90726 responds with an ACK. At this time, the device enters its standby state (See Figure 3).

#### Data Protection

A valid Identification Byte, Address Byte, and total number of SCL pulses act as a protection of both volatile and non-volatile registers. During a Write sequence, the Data Byte is loaded into an internal shift register as it is received. If the Address Byte is 0h, the Data Byte is transferred to the Wiper Register (WR) at the falling edge of the SCL pulse that loads the last bit (LSB) of the Data Byte. If an address other than 00h, or an invalid slave address is sent, then the device will respond with no ACK.

## Read Operation

A Read operation consist of a three byte instruction followed by one or more Data Bytes (See Figure 4). The master initiates the operation issuing the following sequence: a START, the Identification byte with the R/W bit set to "0", an Address Byte, a second START, and a second Identification byte with the R/W bit set to "1". After each of the three bytes, the ISL90726 responds with an ACK. Then the ISL90726 transmits the Data Byte as long as the master responds with an ACK during the SCL Coll following the eighth bit of each byte. The master than terminates the read operation (issuing a STOP condition) following the last bit of the Data Byte (See Figure 4).



FIGURE 1. VALID DATA CHANGES, START, AND STOP CONDITIONS



FIGURE 2. ACKNOWLEDGE RESPONSE FROM RECEIVER



# www.BDTfc.com/entersil



FIGURE 4. READ SEQUENCE

## Small Outline Transistor Plastic Packages (SC70-6)

## 

P6.049
6 LEAD SMALL OUTLINE TRANSISTOR PLASTIC PACKAGE

|            | INC   | HES        | MILLIN |                |             |
|------------|-------|------------|--------|----------------|-------------|
| SYMBOL     | MIN   | MAX        | MIN    | MAX            | NOTES       |
| Α          | 0.031 | 0.043      | 0.80   | 1.10           | -           |
| A1         | 0.000 | 0.004      | 0.00   | 0.10           | -           |
| A2         | 0.031 | 0.039      | 0.00   | 1.00           | -           |
| b          | 0.006 | 0.012      | 0.15   | 0.30           | -           |
| b1         | 0.006 | 0.010      | 0.15   | 0.25           |             |
| С          | 0.003 | 0.009      | 0.08   | 0.22           | 6           |
| c1         | 0.003 | 0.009      | 0.08   | 0.20           | 6           |
| D          | 0.073 | 0.085      | 1.85   | 2.15           | 3           |
| Е          | 0.071 | 0.094      | 1.80   | 2.40           | -           |
| E1         | 0.045 | 0.053      | 1.15   | 1.35           | 3           |
| е          | 0.025 | 0.0256 Ref |        | Ref            | -           |
| e1         | 0.051 | 0.0512 Ref |        | ) Ref          | -           |
| L          | 0.010 | 0.018      | 0.26   | 0.46           | 4           |
| L1         | 0.017 | 0.017 Ref. |        | 0 Ref.         |             |
| L2         | 0.006 | BSC        | 0.15   | BSC            |             |
| N          | 6     | 6          | 6      |                | 5           |
| R          | 0.004 | -          | 0.10   | -              |             |
| R1         | 0.004 | 0.010      | 0.15   | 0.25           |             |
| $\gamma m$ | 0°    | 180        | rs     | 8 <sup>0</sup> | -           |
|            |       | U          |        |                | Rev. 2 9/03 |

#### NOTES

- 1. Dimensioning and tolerance per ASME Y14.5M-1994.
- 2. Package conforms to EIAJ SC70 and JEDEC MO203AB.
- 3. Dimensions D and E1 are exclusive of mold flash, protrusions, or gate burrs.
- 4. Footlength L measured at reference to gauge plane.
- 5. "N" is the number of terminal positions.
- 6. These Dimensions apply to the flat section of the lead between 0.08mm and 0.15mm from the lead tip.
- 7. Controlling dimension: MILLIMETER. Converted inch dimensions are for reference only



All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com