

Data Sheet January 16, 2005 FN6001.4

### ±15kV ESD Protected, +3V to +5.5V, 1 Microamp, 250kbps, RS-232 Transmitters/Receivers

The Intersil ISL83385E contains 3.0V to 5.5V powered RS-232 transmitters/receivers which meet EIA/TIA-232 and V.28/V.24 specifications, even at  $V_{CC}$  = 3.0V. Targeted applications are PDAs, Palmtops, and notebook and laptop computers where the low operational, and even lower standby, power consumption is critical. Efficient on-chip charge pumps, coupled with a manual powerdown function reduces the standby supply current to a  $1\mu A$  trickle. Small footprint packaging, and the use of small, low value capacitors ensure board space savings as well. Data rates greater than 250kbps are guaranteed at worst case load conditions. This device is fully compatible with 3.3V only systems, mixed 3.3V and 5.0V systems, and 5.0V only systems.

The single pin powerdown function (SHDN = 0) disables all the transmitters, while shutting down the charge pump to minimize supply current drain.

Table 1 summarizes the features of the ISL83385E, while Application Note AN9863 summarizes the features of each device comprising the GV R8-232 family.

### Ordering Information

| PART<br>NUMBER             | PART<br>MARKING | TEMP.<br>RANGE<br>(°C) | PACKAGE                 | PKG.<br>DWG.# |
|----------------------------|-----------------|------------------------|-------------------------|---------------|
| ISL83385ECA                | 83385ECA        | 0 to 70                | 20 Ld SSOP              | M20.209       |
| ISL83385ECAZ<br>(See Note) | 83385ECAZ       | 0 to 70                | 20 Ld SSOP<br>(Pb-free) | M20.209       |
| ISL83385EIA                | 83385EIA        | -40 to 85              | 20 Ld SSOP              | M20.209       |
| ISL83385EIAZ<br>(See Note) | 83385EIAZ       | -40 to 85              | 20 Ld SSOP<br>(Pb-free) | M20.209       |
| ISL83385EIB                | 83385EIB        | -40 to 85              | 18 Ld SOIC              | M18.3         |
| ISL83385EIBZ<br>(See Note) | 83385EIBZ       | -40 to 85              | 18 Ld SOIC<br>(Pb-free) | M18.3         |

Add "-T" suffix for tape and reel.

NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

### Features

- ESD Protection for RS-232 I/O Pins to ±15kV (IEC61000)
- Low Power, Pin Compatible Upgrade for MAX3385E
- Single SHDN Pin Disables Transmitters
- · RS-232 Compatible Outputs at 2.7V
- · Receivers Active in Powerdown
- Meets EIA/TIA-232 and V.28/V.24 Specifications at 3V
- · Latch-Up Free
- On-Chip Voltage Converters Require Only Four External 0.1μF Capacitors
- Receiver Hysteresis For Improved Noise Immunity
- Very Low Supply Current . . . . . . . . . . 0.3mA
- Guaranteed Minimum Data Rate . . . . . . . . . . . . 250kbps
- Guaranteed Minimum Slew Rate . . . . . . . . . 6V/μs
- Wide Power Supply Range . . . . . Single +3V to +5.5V
- Low Supply Current in Powerdown State....
- Pb-Free Plus Anneal Available (RoHS Compliant)

# Applications

- Any System Requiring RS-232 Communication Ports
  - Battery Powered, Hand-Held, and Portable Equipment
  - Laptop Computers, Notebooks, Palmtops
  - Modems, Printers and other Peripherals
  - Digital Cameras
  - Cellular/Mobile Phones

**TABLE 1. SUMMARY OF FEATURES** 

| PART NUMBER | NO. OF<br>Tx. | NO. OF<br>Rx. | NO. OF<br>MONITOR Rx.<br>(R <sub>OUTB</sub> ) | DATA<br>RATE<br>(kbps) | Rx. ENABLE<br>FUNCTION? | READY<br>OUTPUT? | MANUAL<br>POWER-<br>DOWN? | AUTOMATIC<br>POWERDOWN<br>FUNCTION? |
|-------------|---------------|---------------|-----------------------------------------------|------------------------|-------------------------|------------------|---------------------------|-------------------------------------|
| ISL83385E   | 2             | 2             | 0                                             | 250                    | No                      | No               | Yes                       | No                                  |

### **Pinouts**



### Pin Descriptions

| PIN              | TANANA DDT C OFFUNCTION D + O FO                                                                         |
|------------------|----------------------------------------------------------------------------------------------------------|
| V <sub>CC</sub>  | System pover supply row (3.0V to 5.5V)                                                                   |
| V+               | Internally generated positive transmitter supply (+5.5V).                                                |
| V-               | Internally generated negative transmitter supply (-5.5V).                                                |
| GND              | Ground connection.                                                                                       |
| C1+              | External capacitor (voltage doubler) is connected to this lead.                                          |
| C1-              | External capacitor (voltage doubler) is connected to this lead.                                          |
| C2+              | External capacitor (voltage inverter) is connected to this lead.                                         |
| C2-              | External capacitor (voltage inverter) is connected to this lead.                                         |
| T <sub>IN</sub>  | TTL/CMOS compatible transmitter Inputs.                                                                  |
| T <sub>OUT</sub> | $\pm$ 15kV ESD Protected, RS-232 level (nominally $\pm$ 5.5V) transmitter outputs.                       |
| R <sub>IN</sub>  | ±15kV ESD Protected, RS-232 compatible receiver inputs.                                                  |
| R <sub>OUT</sub> | TTL/CMOS level receiver outputs.                                                                         |
| SHDN             | Active low input to shut down transmitters and on-board power supply, to place device in low power mode. |

2

### **Typical Operating Circuit**

ISL83385E (Note 2)



### NOTES:

- 1. The negative terminal of  $\mbox{C}_3$  can be connected to either  $\mbox{V}_{\mbox{CC}}$  or Gnd.
- 2. Pin numbers refer to SOIC package BDT IC. com/Intersil

### **Absolute Maximum Ratings**

| V <sub>CC</sub> to Ground         -0.3V to 6V           V+ to Ground         -0.3V to 7V |
|------------------------------------------------------------------------------------------|
| V- to Ground +0.3V to -7V                                                                |
| V+ to V                                                                                  |
| Input Voltages                                                                           |
| T <sub>IN</sub> , SHDN0.3V to 6V                                                         |
| R <sub>IN</sub>                                                                          |
| Output Voltages                                                                          |
| T <sub>OUT</sub>                                                                         |
| R <sub>OUT</sub> 0.3V to V <sub>CC</sub> +0.3V                                           |
| Short Circuit Duration                                                                   |
| T <sub>OUT</sub> Continuous                                                              |
| ESD Rating See Specification Table                                                       |

### **Thermal Information**

| Thermal Resistance (Typical, Note 3)           | θ <sub>JA</sub> (°C/W) |
|------------------------------------------------|------------------------|
| 18 Ld SOIC Package                             | 75                     |
| 20 Ld SSOP Package                             | 125                    |
| Maximum Junction Temperature (Plastic Package) |                        |
| Maximum Storage Temperature Range65            | 5°C to 150°C           |
| Maximum Lead Temperature (Soldering 10s)       | 300°C                  |
| (Lead Tips Only)                               |                        |

### **Operating Conditions**

| Temperature Range |              |
|-------------------|--------------|
| ISL83385ECX       | 0°C to 70°C  |
| ISL83385EIX       | 40°C to 85°C |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

### NOTE:

3.  $\theta_{JA}$  is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief TB379 for details.

### 

| PARAMETER                    | TEST C                                 | ONDITIONS                                     | TEMP<br>(°C) | MIN                  | TYP                  | MAX  | UNITS |
|------------------------------|----------------------------------------|-----------------------------------------------|--------------|----------------------|----------------------|------|-------|
| DC CHARACTERISTICS           |                                        |                                               |              |                      |                      |      |       |
| Supply Current, Enabled      | All Outputs Unloaded, SHD              | N = V <sub>CC</sub> , V <sub>CC</sub> = 3.15V | 25           | -                    | 0.3                  | 1    | mA    |
| Supply Current, Powerdown    | SHDN = GND                             |                                               | 25           | -                    | 1                    | 10   | μА    |
| LOGIC AND TRANSMITTER INP    | UTS                                    | / 1                                           | _            |                      |                      |      |       |
| Input Logic Threst cld Low   | T <sub>I</sub> , St DN                 | COM / r                                       | Tull         | 7 C                  | -                    | 0.8  | V     |
| Input Logic Threshold High   | T <sub>IN</sub> , SHDN                 | V <sub>CC</sub> = 3.3V                        | Full         | 2.0                  | -                    | -    | V     |
|                              |                                        | V <sub>CC</sub> = 5.0V                        | Full         | 2.4                  | -                    | -    | V     |
| Transmitter Input Hysteresis |                                        |                                               | 25           | -                    | 0.5                  | -    | V     |
| Input Leakage Current        | T <sub>IN</sub> , SHDN                 |                                               | Full         | -                    | ±0.01                | ±1.0 | μА    |
| RECEIVER OUTPUTS             |                                        |                                               |              |                      |                      |      |       |
| Output Voltage Low           | I <sub>OUT</sub> = 1.6mA               |                                               | Full         | -                    | -                    | 0.4  | V     |
| Output Voltage High          | I <sub>OUT</sub> = -1.0mA              |                                               |              | V <sub>CC</sub> -0.6 | V <sub>CC</sub> -0.1 | -    | V     |
| RECEIVER INPUTS              |                                        |                                               |              |                      |                      |      |       |
| Input Voltage Range          |                                        |                                               | Full         | -25                  | -                    | 25   | V     |
| Input Threshold Low          | V <sub>CC</sub> = 3.3V                 |                                               | 25           | 0.6                  | 1.2                  | -    | V     |
|                              | V <sub>CC</sub> = 5.0V                 |                                               | 25           | 0.8                  | 1.5                  | -    | V     |
| Input Threshold High         | V <sub>CC</sub> = 3.3V                 |                                               | 25           | -                    | 1.5                  | 2.4  | V     |
|                              | V <sub>CC</sub> = 5.0V                 |                                               | 25           | -                    | 1.8                  | 2.4  | V     |
| Input Hysteresis             |                                        |                                               | 25           | -                    | 0.5                  | -    | V     |
| Input Resistance             |                                        |                                               | 25           | 3                    | 5                    | 7    | kΩ    |
| TRANSMITTER OUTPUTS          | •                                      |                                               |              |                      | <del> </del>         |      | -     |
| Output Voltage Swing         | All Transmitter Outputs Loa            | ded with 3kΩ to Ground                        | Full         | ±5.0                 | ±5.4                 | -    | V     |
| Output Resistance            | V <sub>CC</sub> = V+ = V- = 0V, Transr | nitter Output = ±2V                           | Full         | 300                  | 10M                  | -    | Ω     |
| Output Short-Circuit Current |                                        |                                               | Full         | -                    | ±35                  | ±60  | mA    |
| Output Leakage Current       | $V_{OUT} = \pm 12V$ , $V_{CC} = 0V$ or | 3V to 5.5V, SHDN = GND                        | Full         | -                    | -                    | ±25  | μА    |

FN6001.4 January 16, 2005

### **Electrical Specifications**

Test Conditions: V $_{CC}$  = 3V to 5.5V, C $_1$  - C $_4$  = 0.1 $\mu$ F; Unless Otherwise Specified. Typicals are at T $_A$  = 25°C **(Continued)** 

| PARAMETER                                         | TEST CONDITIONS                                              |                                  | TEMP<br>(°C) | MIN | ТҮР  | MAX  | UNITS |
|---------------------------------------------------|--------------------------------------------------------------|----------------------------------|--------------|-----|------|------|-------|
| TIMING CHARACTERISTICS                            |                                                              |                                  |              |     |      |      |       |
| Maximum Data Rate                                 | $R_L = 3k\Omega$ , $C_L = 1000pF$ , One                      | e Transmitter Switching          | Full         | 250 | 500  | -    | kbps  |
| Receiver Propagation Delay                        | Receiver Input to Receiver                                   | t <sub>PHL</sub>                 | 25           | -   | 0.15 | - μs | μS    |
|                                                   | Output, C <sub>L</sub> = 150pF                               | t <sub>PLH</sub>                 | 25           | -   | 0.15 | -    | μS    |
| Transmitter Output Enable Time                    | From SHDN Rising Edge to                                     | T <sub>OUT</sub> = ±3.7V         | 25           | -   | 100  | -    | μS    |
| Transmitter Skew                                  | t <sub>PHL</sub> - t <sub>PLH</sub> (Note 4)                 |                                  | 25           | -   | 100  | -    | ns    |
| Receiver Skew                                     | t <sub>PHL</sub> - t <sub>PLH</sub>                          |                                  | 25           | -   | 50   | -    | ns    |
| Transition Region Slew Rate                       | $R_L = 3k\Omega$ to $7k\Omega$ ,                             | C <sub>L</sub> = 150pF to 1000pF | 25           | 6   | -    | 30   | V/µs  |
|                                                   | Measured From 3V to -3V or -3V to 3V, V <sub>CC</sub> = 3.3V | C <sub>L</sub> = 150pF to 2500pF | 25           | 4   | -    | 30   | V/μs  |
| ESD PERFORMANCE                                   |                                                              |                                  |              |     |      |      |       |
| RS-232 Pins (T <sub>OUT</sub> , R <sub>IN</sub> ) | Human Body Model                                             |                                  | 25           | -   | ±15  | -    | kV    |
|                                                   | IEC61000-4-2 Air Gap Disch                                   | narge                            | 25 - ±15     |     | -    | kV   |       |
|                                                   | IEC61000-4-2 Contact Disch                                   | narge                            | 25           | -   | ±8   | -    | kV    |
| All Other Pins                                    | Human Body Model                                             |                                  | 25           | -   | ±3   | -    | kV    |

### NOTE:

### **Detailed Description**

The ISL83385E dp 2 to 100 n a sir gre +3) to guarantees a 250kbps minimum data rate, requires only four small external 0.1µF capacitors, features low power consumption, and meets all EIA RS-232C and V.28 specifications. The circuit is divided into three sections: The charge pump, the transmitters, and the receivers.

### Charge-Pump

Intersil's new ISL83385E utilizes regulated on-chip dual charge pumps as voltage doublers, and voltage inverters to generate ±5.5V transmitter supplies from a V<sub>CC</sub> supply as low as 3.0V. This allows these devices to maintain RS-232 compliant output levels over the ±10% tolerance range of 3.3V powered systems. The efficient on-chip power supplies require only four small, external 0.1µF capacitors for the voltage doubler and inverter functions over the full V<sub>CC</sub> range; other capacitor combinations can be used as shown in Table 3. The charge pumps operate discontinuously (i.e., they turn off as soon as the V+ and V- supplies are pumped up to the nominal values), resulting in significant power savings.

### **Transmitters**

The transmitters are proprietary, low dropout, inverting drivers that translate TTL/CMOS inputs to EIA/TIA-232 output levels. Coupled with the on-chip ±5.5V supplies, these transmitters deliver true RS-232 levels over a wide range of single supply system voltages.

All transmitter outputs disable and assume a high impedance state will en the device enters the powerdown node (see Table 2). These output in ay be driven to ±12V when disabled.

All devices guarantee a 250kbps data rate for full load conditions (3k $\Omega$  and 1000pF),  $V_{CC} \ge 3.0V$ , with one transmitter operating at full speed. Under more typical conditions of  $V_{CC} \ge 3.3V$ ,  $R_1 = 3k\Omega$ , and  $C_1 = 250pF$ , one transmitter easily operates at 900kbps.

Transmitter inputs float if left unconnected (there are no pullup resistors), and may cause I<sub>CC</sub> increases. Connect unused inputs to GND for the best performance.

**TABLE 2. POWERDOWN TRUTH TABLE** 

| SHDN<br>INPUT | TRANSMITTER OUTPUTS |        | MODE OF OPERATION |
|---------------|---------------------|--------|-------------------|
| Н             | Active              | Active | Normal Operation  |
| L             | High-Z              | Active | Manual Powerdown  |

### Receivers

The ISL83385E contains standard inverting receivers that convert RS-232 signals to CMOS output levels and accept inputs up to  $\pm 30V$  while presenting the required  $3k\Omega$  to  $7k\Omega$ input impedance (see Figure 1) even if the power is off (V<sub>CC</sub> = 0V). The receivers' Schmitt trigger input stage uses

<sup>4.</sup> Transmitter skew is measured at the transmitter zero crossing points.

hysteresis to increase noise immunity and decrease errors due to slow input signal transitions.



FIGURE 1. INVERTING RECEIVER CONNECTIONS

### Low Power Operation

This 3V device requires a nominal supply current of 0.3mA, even at  $V_{CC}$  = 5.5V, during normal operation (not in powerdown mode). This is considerably less than the 11mA current required by comparable 5V RS-232 devices, allowing users to reduce system power simply by replacing the old style device with the ISL83385E in new designs.

### Powerdown Functionality

The already low current requirement drops significantly when the device enters powerdown mode. In powerdown, supply current drops to 1μA, because the on-chip charge pump turns off (V+ collapses to V<sub>CC</sub>, V- collapses to GND), and the transmitter outputs three-state. This micro-power mode makes these devices ideal for battery powered and portable applications.

## Software Controlled (Manual) Powerd owr

The ISL83385E may be forced into its low power, standby state via a simple shutdown (SHDN) pin (see Figure 2). Driving this pin high enables normal operation, while driving it low forces the IC into it's powerdown state. The time required to exit powerdown, and resume transmission is less than  $100\mu s$ . Connect SHDN to  $V_{CC}$  if the powerdown function isn't needed.



FIGURE 2. CONNECTIONS FOR MANUAL POWERDOWN

### Capacitor Selection

These charge pumps only require  $0.1\mu F$  capacitors for the full operational voltage range. Table 3 lists other acceptable capacitor values for various supply voltage ranges. Do not use values smaller than those listed in Table 3. Increasing the capacitor values (by a factor of 2) reduces ripple on the transmitter outputs and slightly reduces power consumption.

When using minimum required capacitor values, make sure that capacitor values do not degrade excessively with temperature. If in doubt, use capacitors with a larger nominal value. The capacitor's equivalent series resistance (ESR) usually rises at low temperatures and it influences the amount of ripple on V+ and V-.

**TABLE 3. REQUIRED CAPACITOR VALUES** 

| V <sub>CC</sub><br>(V) | C <sub>1</sub><br>(μF) | C <sub>2</sub> , C <sub>3</sub> , C <sub>4</sub><br>(μF) |
|------------------------|------------------------|----------------------------------------------------------|
| 3.0 to 3.6             | 0.1                    | 0.1                                                      |
| 4.5 to 5.5             | 0.047                  | 0.33                                                     |
| 3.0 to 5.5             | 0.1                    | 0.47                                                     |

### Power Supply Decoupling

In most circumstances a 0.1µF bypass capacitor is adequate. In applications that are particularly sensitive to power supply noise, decouple V<sub>CC</sub> to ground with a capacitor of the same value as the charge-nump capacitor C<sub>1</sub>. Corinect the bip iss cassiter as cose as possible to the IC.

### Operation Down to 2.7V

ISL83385E transmitter outputs meet RS-562 levels (±3.7V), at the full data rate, with V<sub>CC</sub> as low as 2.7V. RS-562 levels typically ensure inter operability with RS-232 devices.

### Transmitter Outputs when Exiting **Powerdown**

Figure 3 shows the response of two transmitter outputs when exiting powerdown mode. As they activate, the two transmitter outputs properly go to opposite RS-232 levels. with no glitching, ringing, nor undesirable transients. Each transmitter is loaded with  $3k\Omega$  in parallel with 2500pF. Note that the transmitters enable only when the magnitude of the supplies exceed approximately 3V.

FN6001.4



FIGURE 3. TRANSMITTER OUTPUTS WHEN EXITING POWERDOWN

# 5V/DIV. T1<sub>IN</sub> T1<sub>OUT</sub> R1<sub>OUT</sub> V<sub>CC</sub> = +3.3V C1 - C4 = 0.1μF 5μs/DIV.

FIGURE 5. LOOPBACK TEST AT 120kbps

### High Data Rates

The ISL83385E maintains the RS-232 ±5V minimum transmitter output voltages even at high data rates. Figure 4 details a transmitter loopback test circuit, and Figure 5 illustrates the loopback test result at 120kbps. For this test, all transmitters were simultaneously driving RS-232 loads in parallel with 1000pF, at 120kbps. Figure 6 shows the loopback results for a single transmitter driving 1000pF and an RS-232 load at 250kbps. The static transmitter was also loaded with an RS-232 receiver.



FIGURE 6. LOOPBACK TEST AT 250kbps



FIGURE 4. TRANSMITTER LOOPBACK TEST CIRCUIT

### Interconnection with 3V and 5V Logic

The ISL83385E directly interfaces with 5V CMOS and TTL logic families. Nevertheless, with the device at 3.3V, and the logic supply at 5V, AC, HC, and CD4000 outputs can drive ISL83385E inputs, but ISL83385E outputs do not reach the minimum  $V_{IH}$  for these logic families. See Table 4 for more information.

TABLE 4. LOGIC FAMILY COMPATIBILITY WITH VARIOUS SUPPLY VOLTAGES

| SYSTEM<br>POWER-SUPPLY<br>VOLTAGE<br>(V) | V <sub>CC</sub><br>SUPPLY<br>VOLTAGE<br>(V) | COMPATIBILITY                                                                                                           |
|------------------------------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| 3.3                                      | 3.3                                         | Compatible with all CMOS families.                                                                                      |
| 5                                        | 5                                           | Compatible with all TTL and CMOS logic families.                                                                        |
| 5                                        | 3.3                                         | Compatible with ACT and HCT CMOS, and with TTL. ISL83385E outputs are incompatible with AC, HC, and CD4000 CMOS inputs. |

### ±15kV ESD Protection

All pins on the 3V interface devices include ESD protection structures, but the ISL83385E incorporates advanced structures which allow the RS-232 pins (transmitter outputs and receiver inputs) to survive ESD events up to  $\pm 15 \rm kV$ . The RS-232 pins are particularly vulnerable to ESD damage because they typically connect to an exposed port on the exterior of the finished product. Simply touching the port pins, or connecting a cable, can cause an ESD event that might destroy unprotected ICs. These new ESD structures protect the device whether or not it is powered up, protect without allowing any latchup mechanism to activate, and don't interfere with RS-232 signals as large as  $\pm 25 \rm V$ .

### Human Body Model (HBM) Testing

As the name implies, this test method emulates the ESD event delivered to an IC during human handling. The tester delivers the charge through a  $1.5 k\Omega$  current limiting resistor, making the test less severe than the IEC61000 test which utilizes a  $330\Omega$  limiting resistor. The HBM method determines an ICs ability to withstand the ESD transients

# typically present during handling and manufacturing. Due to the random nature of these events, each pin is tested with respect to all other pins. The RS-232 pins on "E" family devices can withstand HBM ESD events to $\pm 15$ kV.

### IEC61000-4-2 Testing

The IEC61000 test method applies to finished equipment, rather than to an individual IC. Therefore, the pins most likely to suffer an ESD event are those that are exposed to the outside world (the RS-232 pins in this case), and the IC is tested in its typical application configuration (power applied) rather than testing each pin-to-pin combination. The lower current limiting resistor coupled with the larger charge storage capacitor yields a test that is much more severe than the HBM test. The extra ESD protection built into this device's RS-232 pins allows the design of equipment meeting level 4 criteria without the need for additional board level protection on the RS-232 port.

### **AIR-GAP DISCHARGE TEST METHOD**

For this test method, a charged probe tip moves toward the IC pin until the voltage arcs to it. The current waveform delivered to the IC pin depends on approach speed, humidity, temperature, etc., so it is difficult to obtain repeatable results. The "E" device RS-232 pins withstand  $\pm 15$ kV air-gap discharges.

### **CONTACT DISCHARGE TEST METHOD**

During the contact discharge test, the propercontacts the ested pin perfect the properip is one gized, thereby eliminating the variables associated with the air-gap discharge. The result is a more repeatable and predictable test, but equipment limits prevent testing devices at voltages higher than ±8kV. All "E" family devices survive ±8kV contact discharges on the RS-232 pins.

### **Typical Performance Curves** V<sub>CC</sub> = 3.3V, T<sub>A</sub> = 25°C



FIGURE 7. TRANSMITTER OUTPUT VOLTAGE vs LOAD CAPACITANCE



FIGURE 8. SLEW RATE vs LOAD CAPACITANCE

### Typical Performance Curves $V_{CC} = 3.3V$ , $T_A = 25^{\circ}C$ (Continued)





FIGURE 9. SUPPLY CURRENT vs LOAD CAPACITANCE WHEN TRANSMITTING DATA

FIGURE 10. SUPPLY CURRENT vs SUPPLY VOLTAGE

### Die Characteristics

SUBSTRATE POTENTIAL (POWERED UP)

**GND** 

TRANSISTOR COUNT

www.BDTIC.com/Intersil **PROCESS** 

Si Gate CMOS

### Small Outline Plastic Packages (SOIC)



### NOTES:

- 1. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95.
- 2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
- 3. Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side.
- 4. Dimension "E" does not include interlead flash or protrusions. Interlead
- flash and protrusions shall not excise (1.2 mm (0.010 mcs) per side.

  5. The chamfer on the tropy is optional. It it is not present, a visual index OM / The Company of the chamfer on the tropy is optional. The chamfer on the chamfer of t feature must be located within the crossnatched area.
- 6. "L" is the length of terminal for soldering to a substrate.
- 7. "N" is the number of terminal positions.
- 8. Terminal numbers are shown for reference only.
- 9. The lead width "B", as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch)
- 10. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.

M18.3 (JEDEC MS-013-AB ISSUE C) 18 LEAD WIDE BODY SMALL OUTLINE PLASTIC PACKAGE

|        | INCHES |        | MILLIM   |       |       |
|--------|--------|--------|----------|-------|-------|
| SYMBOL | MIN    | MAX    | MIN      | MAX   | NOTES |
| Α      | 0.0926 | 0.1043 | 2.35     | 2.65  | -     |
| A1     | 0.0040 | 0.0118 | 0.10     | 0.30  | -     |
| В      | 0.013  | 0.0200 | 0.33     | 0.51  | 9     |
| С      | 0.0091 | 0.0125 | 0.23     | 0.32  | -     |
| D      | 0.4469 | 0.4625 | 11.35    | 11.75 | 3     |
| Е      | 0.2914 | 0.2992 | 7.40     | 7.60  | 4     |
| е      | 0.050  | BSC    | 1.27 BSC |       | -     |
| Н      | 0.394  | 0.419  | 10.00    | 10.65 | -     |
| h      | 0.010  | 0.029  | 0.25     | 0.75  | 5     |
| L      | 0.016  | 0.050  | 0.40     | 1.27  | 6     |
| N      | 18     |        | 1        | 8     | 7     |
| α      | 0°     | 8°     | 0°       | 8°    | -     |

Rev. 1 6/05

### Shrink Small Outline Plastic Packages (SSOP)



### M20.209 (JEDEC MO-150-AE ISSUE B) 20 LEAD SHRINK SMALL OUTLINE PLASTIC PACKAGE

|        | INCHES    |        | MILLIMETERS |        |       |
|--------|-----------|--------|-------------|--------|-------|
| SYMBOL | MIN       | MAX    | MIN         | MAX    | NOTES |
| Α      | 0.068     | 0.078  | 1.73        | 1.99   |       |
| A1     | 0.002     | 0.008' | 0.05        | 0.21   |       |
| A2     | 0.066     | 0.070' | 1.68        | 1.78   |       |
| В      | 0.010'    | 0.015  | 0.25        | 0.38   | 9     |
| С      | 0.004     | 0.008  | 0.09        | 0.20'  |       |
| D      | 0.278     | 0.289  | 7.07        | 7.33   | 3     |
| Е      | 0.205     | 0.212  | 5.20'       | 5.38   | 4     |
| е      | 0.026 BSC |        | 0.65 BSC    |        |       |
| Н      | 0.301     | 0.311  | 7.65        | 7.90'  |       |
| L      | 0.025     | 0.037  | 0.63        | 0.95   | 6     |
| N      | 20        |        | 20          |        | 7     |
| α      | 0 deg.    | 8 deg. | 0 deg.      | 8 deg. |       |

Rev. 3 11/02

### NOTES:

- 1. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95.
- 2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
- 3. Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.20mm (0.0078 inch) per side.
- 4. Dimension "E" does not include interest trusions. In-©.0078 COM/Intersi terlead flash and promusions shall 0.20 inch) per side.
- 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
- 6. "L" is the length of terminal for soldering to a substrate.
- 7. "N" is the number of terminal positions.
- 8. Terminal numbers are shown for reference only.
- 9. Dimension "B" does not include dambar protrusion. Allowable dambar protrusion shall be 0.13mm (0.005 inch) total in excess of "B" dimension at maximum material condition.
- 10. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com