

Data Sheet August 2004 FN6041.1

## QFN Packaged, +/-15kV ESD Protected, +3V to +5.5V, 300nA, 250kbps, RS-232 Transceivers with Enhanced Automatic Powerdown and a Separate Logic Supply

The Intersil ISL4270E is a 3.0V to 5.5V powered RS-232 transceiver which meets EIA/TIA-232 and V.28/V.24 specifications, even at  $V_{CC}=3.0V$ . Additionally, it provides  $\pm 15 \text{kV}$  ESD protection (IEC61000-4-2 Air Gap and Human Body Model) on transmitter outputs and receiver inputs (RS-232 pins). Targeted applications are PDAs, Palmtops, and notebook and laptop computers where the low operational, and even lower standby power consumption is critical. Efficient on-chip charge pumps, coupled with manual and enhanced automatic powerdown functions, reduce the standby supply current to a 300nA trickle. Tiny 5mm x 5mm **Quad Flat No-Lead** (QFN) packaging, and the use of small, low value capacitors ensure board space savings as well. Data rates greater than 250kbps are guaranteed at worst case load conditions.

The ISL4270E features a  $V_L$  pin that adjusts the logic pin output levels and input thresholds to values compatible with the  $V_{CC}$  powering the external logic (e.g., a WART).

This device includes a new inced au tomatic pc we'down function which powers down the on-chip power-supply and driver circuits. This occurs when all receiver and transmitter inputs detect no signal transitions for a period of 30 seconds. It power back up, automatically, whenever it senses a transition on any transmitter or receiver input.

Table 1 summarizes the features of the ISL4270E, while Application Note AN9863 summarizes the features of each device comprising the 3V RS-232 family.

#### **Features**

- Available in Near Chip Scale QFN (5mmx5mm) Package
- V<sub>L</sub> Supply Pin for Compatibility with Mixed Voltage Systems
- ESD Protection for RS-232 I/O Pins to ±15kV (IEC61000)
- · Manual and Enhanced Automatic Powerdown Features
- Meets EIA/TIA-232 and V.28/V.24 Specifications at 3V
- On-Chip Charge Pumps Require Only Four External 0.1µF Capacitors
- · Receivers Stay Active in Powerdown
- Guaranteed Minimum Data Rate . . . . . . . . . . . . 250kbps
- Wide Power Supply Range. . . . . . Single +3V to +5.5V
- Low Supply Current in Powerdown State . . . . . . . 300nA
- · Pb-Free Available (RoHS Compliant)

## **Applications**

- Any System Requiring RS-232 Communication Ports
   Batter / Powered, Land Herd, and Portable Equipment
  - Laptop Computers, Notebooks, Palmtops
  - Digital Cameras
  - PDA's and PDA Cradles
  - Cellular/Mobile Phones

## **Ordering Information**

| PART NO.                  | TEMP.<br>RANGE (°C) | PACKAGE                | PKG. DWG. |
|---------------------------|---------------------|------------------------|-----------|
| ISL4270EIR                | -40 to 85           | 32 Ld QFN              | L32.5x5   |
| ISL4270EIRZ<br>(See Note) | -40 to 85           | 32 Ld QFN<br>(Pb-free) | L32.5x5   |

<sup>\*</sup>Add "-T" suffix to part number for tape and reel packaging.

NOTE: Intersil Pb-free products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020C.

#### **TABLE 1. SUMMARY OF FEATURES**

| PART<br>NUMBER | NO. OF<br>Tx. | NO. OF<br>Rx. | DATARATE<br>(kbps) | Rx. ENABLE FUNCTION? | V <sub>L</sub> LOGIC<br>SUPPLY PIN? | MANUAL<br>POWER- DOWN? | ENHANCED AUTOMATIC POWERDOWN FUNCTION? |
|----------------|---------------|---------------|--------------------|----------------------|-------------------------------------|------------------------|----------------------------------------|
| ISL4270E       | 3             | 3             | 250                | NO                   | YES                                 | YES                    | YES                                    |

## **Pinout**



Pin Descriptions

| PIII Desc        |                                                                                                                                                                                                       |  |  |  |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| PIN              | WWW.DD C. CENTROLE S                                                                                                                                                                                  |  |  |  |  |  |
| V <sub>CC</sub>  | System power supply input (3.0V to 5.5V).                                                                                                                                                             |  |  |  |  |  |
| V+               | Internally generated positive transmitter supply (+5.5V).                                                                                                                                             |  |  |  |  |  |
| V-               | Internally generated negative transmitter supply (-5.5V).                                                                                                                                             |  |  |  |  |  |
| GND              | Ground connection.                                                                                                                                                                                    |  |  |  |  |  |
| C1+              | External capacitor (voltage doubler) is connected to this lead.                                                                                                                                       |  |  |  |  |  |
| C1-              | External capacitor (voltage doubler) is connected to this lead.                                                                                                                                       |  |  |  |  |  |
| C2+              | External capacitor (voltage inverter) is connected to this lead.                                                                                                                                      |  |  |  |  |  |
| C2-              | External capacitor (voltage inverter) is connected to this lead.                                                                                                                                      |  |  |  |  |  |
| T <sub>IN</sub>  | TTL/CMOS compatible transmitter Inputs. The switching point is a function of the V <sub>L</sub> voltage.                                                                                              |  |  |  |  |  |
| T <sub>OUT</sub> | ±15kV ESD Protected, RS-232 level (nominally ±5.5V) transmitter outputs.                                                                                                                              |  |  |  |  |  |
| R <sub>IN</sub>  | ±15kV ESD Protected, RS-232 compatible receiver inputs.                                                                                                                                               |  |  |  |  |  |
| R <sub>OUT</sub> | TTL/CMOS level receiver outputs. Swings between GND and V <sub>L</sub> .                                                                                                                              |  |  |  |  |  |
| VL               | Logic-Level Supply. All TTL/CMOS inputs and outputs are powered by this supply.                                                                                                                       |  |  |  |  |  |
| INVALID          | Active low output that indicates if no valid RS-232 levels are present on any receiver input. Swings between GND and V <sub>L</sub> .                                                                 |  |  |  |  |  |
| FORCEOFF         | Active low to shut down transmitters and on-chip power supply. This overrides any automatic circuitry and FORCEON (see Table 2). The switching point is a function of the $V_L$ voltage.              |  |  |  |  |  |
| FORCEON          | Active high input to override automatic powerdown circuitry thereby keeping transmitters active ( $\overline{\text{FORCEOFF}}$ must be high). The switching point is a function of the $V_L$ voltage. |  |  |  |  |  |

# **Typical Operating Circuit**



## **Absolute Maximum Ratings**

| $\begin{array}{ccc} \text{V}_{\text{CC}} \text{ to Ground}. & -0.3 \text{V to 6V} \\ \text{V}_{\text{L}} \text{ to Ground} & -0.3 \text{V to 7V} \\ \text{V+ to Ground} & -0.3 \text{V to 7V} \\ \text{V- to Ground}. & +0.3 \text{V to -7V} \\ \end{array}$ |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V+ to V                                                                                                                                                                                                                                                      |
| Input Voltages         T <sub>IN</sub> , FORCEON, FORCEOFF         -0.3V to 6V           R <sub>IN</sub> ±25V                                                                                                                                                |
| Output Voltages                                                                                                                                                                                                                                              |
| T <sub>OUT</sub>                                                                                                                                                                                                                                             |
| Short Circuit Duration                                                                                                                                                                                                                                       |
| T <sub>OUT</sub> Continuous ESD Rating See Specification Table                                                                                                                                                                                               |

#### **Thermal Information**

| Thermal Resistance (Typical, Note 1)             | $\theta_{JA}$ (°C/W)                 |
|--------------------------------------------------|--------------------------------------|
| 32 Ld QFN Package                                | 32                                   |
| Moisture Sensitivity (see Technical Brief TB363) |                                      |
| QFN Package                                      | Level 1                              |
| Maximum Junction Temperature (Plastic Package)   |                                      |
| Maximum Storage Temperature Range65              | <sup>o</sup> C to 150 <sup>o</sup> C |
| Maximum Lead Temperature (Soldering 10s)         | 300°C                                |
|                                                  |                                      |

#### **Operating Conditions**

| 3                 |                                     |
|-------------------|-------------------------------------|
| Temperature Range |                                     |
| ISL4270EIR        | <sup>o</sup> C to 85 <sup>o</sup> C |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTES:

#### **Electrical Specifications**

Test Conditions: V $_{CC}$  = 3V to 5.5V, C $_1$  - C $_4$  = 0.1 $\mu$ F, V $_L$  = V $_{CC}$ ; Unless Otherwise Specified. Typicals are at T $_A$  = 25 $^o$ C, V $_{CC}$  = V $_L$  = 3.3V

| PARAMETER                                          | TEST COND                                             | TEST CONDITIONS                     |            |                      | TYP                  | MAX  | UNITS |
|----------------------------------------------------|-------------------------------------------------------|-------------------------------------|------------|----------------------|----------------------|------|-------|
| DC CHARACTERISTICS                                 |                                                       |                                     | <u>'</u>   | <u>I</u>             | <u>I</u>             | 1.   |       |
| Supply Current, Automatic<br>Powerdown             | All R <sub>IN</sub> Open, FORCEON = GNE               | ), FORCEOFF = V <sub>CC</sub>       | 25         | -                    | 0.3                  | 5    | μА    |
| Supply Current, Powerdown                          | FCRCEOFF = GNI All Overus Ur load id, FORCEO          | com/r                               | <b>2</b> 5 | rc                   | 0.3                  | 5    | μА    |
| Supply Current, VV VV Automatic Powerdown Disabled | All Over ut Ur load d, FORCEO V <sub>CC</sub> = 3.15V | FORCEOFF = V <sub>C</sub> ,         | 25         | r.S                  | 0.3                  | 1    | mA    |
| LOGIC AND TRANSMITTER INF                          | PUTS                                                  |                                     | 1          |                      |                      |      | .1    |
| Input Logic Threshold Low                          | T <sub>IN</sub> , FORCEON, FORCEOFF                   | $V_L = 3.3V \text{ or } 5V$         | Full       | -                    | -                    | 0.8  | V     |
|                                                    |                                                       | V <sub>L</sub> = 2.5V               | Full       | -                    | -                    | 0.6  | V     |
| Input Logic Threshold High                         | T <sub>IN</sub> , FORCEON, FORCEOFF                   | V <sub>L</sub> = 5V                 | Full       | 2.4                  | -                    | -    | V     |
|                                                    |                                                       | V <sub>L</sub> = 3.3V               | Full       | 2.0                  | -                    | -    | V     |
|                                                    |                                                       | V <sub>L</sub> = 2.5V               | Full       | 1.4                  | -                    | -    | V     |
|                                                    |                                                       | V <sub>L</sub> = 1.8V               | 25         | -                    | 0.9                  | -    | V     |
| Transmitter Input Hysteresis                       |                                                       | I .                                 | 25         | -                    | 0.5                  | -    | V     |
| Input Leakage Current                              | T <sub>IN</sub> , FORCEON, FORCEOFF                   | T <sub>IN</sub> , FORCEON, FORCEOFF |            |                      | ±0.01                | ±1.0 | μА    |
| RECEIVER OUTPUTS                                   |                                                       |                                     |            | I.                   | I.                   |      |       |
| Output Voltage Low                                 | I <sub>OUT</sub> = 1.6mA                              |                                     | Full       | -                    | -                    | 0.4  | V     |
| Output Voltage High                                | I <sub>OUT</sub> = -1.0mA                             |                                     | Full       | V <sub>L</sub> - 0.6 | V <sub>L</sub> - 0.1 | -    | V     |
| RECEIVER INPUTS                                    |                                                       |                                     |            | I.                   | I.                   |      |       |
| Input Voltage Range                                |                                                       |                                     | Full       | -25                  | -                    | 25   | V     |
| Input Threshold Low                                | $V_{CC} = V_L = 5.0V$                                 |                                     | 25         | 0.8                  | 1.5                  | -    | V     |
|                                                    | $V_{CC} = V_L = 3.3V$                                 |                                     | 25         | 0.6                  | 1.2                  | -    | V     |
| Input Threshold High                               | $V_{CC} = V_L = 5.0V$                                 |                                     | 25         | -                    | 1.8                  | 2.4  | V     |
|                                                    | $V_{CC} = V_L = 3.3V$                                 |                                     | 25         | -                    | 1.5                  | 2.4  | V     |
| Input Hysteresis                                   |                                                       |                                     |            |                      | 0.5                  | -    | V     |
| Input Resistance                                   |                                                       |                                     | 25         | 3                    | 5                    | 7    | kΩ    |

<sup>1.</sup> θ<sub>JA</sub> is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379, and Tech Brief TB389.

## **Electrical Specifications**

Test Conditions: V $_{CC}$  = 3V to 5.5V, C $_1$  - C $_4$  = 0.1 $\mu$ F, V $_L$  = V $_{CC}$ ; Unless Otherwise Specified. Typicals are at T $_A$  = 25 $^o$ C, V $_{CC}$  = V $_L$  = 3.3V **(Continued)** 

| PARAMETER                                                                                | TEST CONDITIONS                                                                          |                                  |      | MIN                  | TYP  | MAX | UNITS |
|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|----------------------------------|------|----------------------|------|-----|-------|
| TRANSMITTER OUTPUTS                                                                      |                                                                                          |                                  |      |                      |      | '   | •     |
| Output Voltage Swing                                                                     | All Transmitter Outputs Loaded w                                                         | ith 3kΩ to Ground                | Full | ±5.0                 | ±5.4 | -   | V     |
| Output Resistance                                                                        | V <sub>CC</sub> = V+ = V- = 0V, Transmitter                                              | Output = ±2V                     | Full | 300                  | 10M  | -   | Ω     |
| Output Short-Circuit Current                                                             | V <sub>OUT</sub> = 0V                                                                    |                                  | Full | -                    | ±35  | ±60 | mA    |
| Output Leakage Current                                                                   | $V_{OUT} = \pm 12V$ , $V_{CC} = 0V$ or $3V$ to Automatic Powerdown or $\overline{FORCE}$ | 5.5V<br>OFF = GND                | Full | -                    | -    | ±25 | μА    |
| ENHANCED AUTOMATIC POWE                                                                  | RDOWN (FORCEON = GND, FOR                                                                | CEOFF = V <sub>CC</sub> )        | -    | -                    |      |     | -     |
| Receiver Input Thresholds to INVALID High                                                | See Figure 4                                                                             |                                  | Full | -2.7                 | -    | 2.7 | V     |
| Receiver Input Thresholds to INVALID Low                                                 | See Figure 4                                                                             |                                  | Full | -0.3                 | -    | 0.3 | V     |
| INVALID Output Voltage Low                                                               | I <sub>OUT</sub> = 1.6mA                                                                 |                                  | Full | =                    | =    | 0.4 | V     |
| INVALID Output Voltage High                                                              | I <sub>OUT</sub> = -1.0mA                                                                |                                  | Full | V <sub>L</sub> - 0.6 | -    | -   | V     |
| Receiver Positive or Negative<br>Threshold to INVALID High Delay<br>(t <sub>INVH</sub> ) | See Figure 7                                                                             |                                  |      |                      | 1    | -   | μ\$   |
| Receiver Positive or Negative<br>Threshold to INVALID Low Delay<br>(t <sub>INVL</sub> )  | See Figure 7                                                                             |                                  |      | -                    | 30   | -   | μS    |
| Receiver or Transmitter Edge to Transmitters Enabled Delay (t <sub>WU</sub> )            | Note 2, See Figure 7                                                                     |                                  | 25   | -                    | 100  | -   | μS    |
| Receiver or Transmitter Edge to Transmitters Disabled Delay (tAUTOPWDN)                  | Note 2, See Figure 7                                                                     | com/Ir                           | t e  | 15<br><b>S</b>       | 30   | 60  | sec   |
| TIMING CHARACTERISTICS                                                                   |                                                                                          |                                  | *    |                      |      |     | *     |
| Maximum Data Rate                                                                        | $R_L = 3k\Omega$ , $C_L = 1000pF$ , One Tran                                             | nsmitter Switching               | Full | 250                  | 500  | -   | kbps  |
| Receiver Propagation Delay                                                               | Receiver Input to Receiver                                                               | t <sub>PHL</sub>                 | 25   | -                    | 0.15 | -   | μS    |
|                                                                                          | Output, $C_L = 150pF$                                                                    | t <sub>PLH</sub>                 | 25   | -                    | 0.15 | -   | μS    |
| Time to Exit Powerdown                                                                   | $T_X \mid V_{OUT} \mid \ge 3.7V$                                                         | 1                                | 25   | -                    | 100  | -   | μS    |
| Transmitter Skew                                                                         | t <sub>PHL</sub> - t <sub>PLH</sub>                                                      |                                  | 25   | =                    | 100  | -   | ns    |
| Receiver Skew                                                                            | t <sub>PHL</sub> - t <sub>PLH</sub>                                                      |                                  | 25   | -                    | 50   | -   | ns    |
| Transition Region Slew Rate                                                              | V <sub>CC</sub> = 3.3V,                                                                  | C <sub>L</sub> = 150pF to 1000pF | 25   | 6                    | 18   | 30  | V/μs  |
|                                                                                          | $R_L=3k\Omega$ to $7k\Omega,$ Measured From 3V to -3V or -3V to 3V                       | C <sub>L</sub> = 150pF to 2500pF | 25   | 4                    | 13   | 30  | V/µs  |
| ESD PERFORMANCE                                                                          | •                                                                                        | •                                | +    |                      |      |     | +     |
| RS-232 Pins (T <sub>OUT</sub> , R <sub>IN</sub> )                                        | Human Body Model                                                                         |                                  | 25   | -                    | ±15  | -   | kV    |
|                                                                                          | IEC61000-4-2 Air Gap Discharge                                                           |                                  | 25   | -                    | ±15  | -   | kV    |
|                                                                                          | IEC61000-4-2 Contact Discharge                                                           |                                  | 25   | -                    | ±8   | -   | kV    |

#### NOTES:

2. An "edge" is defined as a transition through the transmitter or receiver input thresholds.

## **Detailed Description**

The ISL4270E operates from a single +3V to +5.5V supply, guarantees a 250kbps minimum data rate, requires only four small external 0.1 $\mu$ F capacitors, features low power consumption, and meets all EIA RS-232C and V.28 specifications. The circuit is divided into three sections: The charge pump, the transmitters, and the receivers.

#### Charge-Pump

Intersil's new ISL4270E utilizes regulated on-chip dual charge pumps as voltage doublers, and voltage inverters to generate  $\pm 5.5 V$  transmitter supplies from a  $V_{CC}$  supply as low as 3.0V. This allows these devices to maintain RS-232 compliant output levels over the  $\pm 10\%$  tolerance range of 3.3V powered systems. The efficient on-chip power supplies require only four small, external  $0.1\mu F$  capacitors for the voltage doubler and inverter functions over the full  $V_{CC}$  range; other capacitor combinations can be used as shown in Table 3. The charge pumps operate discontinuously (i.e., they turn off as soon as the V+ and V- supplies are pumped up to the nominal values), resulting in significant power savings.

#### **Transmitters**

The transmitters are proprietary, low dropout, inverting drivers that translate TTL/CMOS inputs to EIA/TIA-232 output levels. Coupled with the on-chip ±5.5V supplies, these transmitters deliver true RS-232 levels were wide range of single supply system valiages.

All transmitter outputs disable and assume a high impedance state when the device enters the powerdown mode (see Table 2). These outputs may be driven to  $\pm 12V$  when disabled.

All devices guarantee a 250kbps data rate for full load conditions (3k $\Omega$  and 1000pF), VCC  $\geq$  3.0V, with one transmitter operating at full speed. Under more typical conditions of VCC  $\geq$  3.3V, RL = 3k $\Omega$ , and CL = 250pF, one transmitter easily operates at 1.25Mbps.

The transmitter input threshold is set by the voltage applied to the  $V_L$  supply pin. Transmitter inputs float if left unconnected (there are no pull-up resistors), and may cause  $I_{CC}$  increases. Connect unused inputs to GND for the best performance.

#### Receivers

The ISL4270E contains standard inverting receivers that convert RS-232 signals to CMOS output levels and accept inputs up to  $\pm 25 \text{V}$  while presenting the required  $3 \text{k}\Omega$  to  $7 \text{k}\Omega$  input impedance (see Figure 1) even if the power is off (VCC = 0V). The receivers' Schmitt trigger input stage uses hysteresis to increase noise immunity and decrease errors due to slow input signal transitions. Receiver outputs swing

from GND to  $V_L$ , and do not tristate in powerdown (see Table 2).



FIGURE 1. RECEIVER CONNECTIONS

## Low Power Operation

This 3V device requires a nominal supply current of 0.3mA, even at  $V_{CC} = 5.5$ V, during normal operation (not in powerdown mode). This is considerably less than the 11mA current required by comparable 5V RS-232 devices, allowing users to reduce system power simply by replacing the old style device with the ISL4270E in new designs.

## Powerdown Functionality

The already low current requirement drops significantly when the device enters powerdown mode. In powerdown, supply current drops to  $1\mu A$ , because the on-chip charge pump turns off (V+ collapses to  $V_{CC}$ , V- collapses to GND), and the transmitter outputs tristate. This micro-power mode makes these devices ideal for battery powered and portable applications.

# Spitvare Con rolle (Manual) Fowerdown

This device allows the user to force the IC into the low power, standby state, and utilizes a two pin approach where the FORCEON and FORCEOFF inputs determine the IC's mode. For always enabled operation, FORCEON and FORCEOFF are both strapped high. To switch between active and powerdown modes, under logic or software control, only the FORCEOFF input need be driven. The FORCEON state isn't critical, as FORCEOFF dominates over FORCEON. Nevertheless, if strictly manual control over powerdown is desired, the user must strap FORCEON high to disable the enhanced automatic powerdown circuitry.

Connecting FORCEOFF and FORCEON together disables the enhanced automatic powerdown feature, enabling them to function as a manual SHUTDOWN input (see Figure 2).

With any of the above control schemes, the time required to exit powerdown, and resume transmission is only 100µs.

When using both manual and enhanced automatic powerdown (FORCEON = 0), the ISL4270E won't power up from manual powerdown until both FORCEOFF and FORCEON are driven high, or until a transition occurs on a receiver or transmitter input. Figure 3 illustrates a circuit for ensuring that the ISL4270E powers up as soon as FORCEOFF switches high. The rising edge of the Master Powerdown signal forces the device to power up, and the ISL4270E returns to enhanced automatic powerdown

**TABLE 2. POWERDOWN LOGIC TRUTH TABLE** 

| RCVR OR XMTR<br>EDGE WITHIN 30<br>SEC?                              | FORCEOFF<br>INPUT | FORCEON<br>INPUT | TRANSMITTER OUTPUTS | RECEIVER<br>OUTPUTS | RS-232 LEVEL<br>PRESENT AT<br>RECEIVER INPUT? | INVALID<br>OUTPUT | MODE OF OPERATION          |
|---------------------------------------------------------------------|-------------------|------------------|---------------------|---------------------|-----------------------------------------------|-------------------|----------------------------|
| NO                                                                  | Н                 | Н                | Active              | Active              | NO                                            | L                 | Normal Operation (Enhanced |
| NO                                                                  | Н                 | Н                | Active              | Active              | YES                                           | Н                 | Auto Powerdown Disabled)   |
| YES                                                                 | Н                 | L                | Active              | Active              | NO                                            | L                 | Normal Operation (Enhanced |
| YES                                                                 | Н                 | L                | Active              | Active              | YES                                           | Н                 | Auto Powerdown Enabled)    |
| NO                                                                  | Н                 | L                | High-Z              | Active              | NO                                            | L                 | Powerdown Due to Enhanced  |
| NO                                                                  | Н                 | L                | High-Z              | Active              | YES                                           | Н                 | Auto Powerdown Logic       |
| X                                                                   | L                 | Х                | High-Z              | Active              | NO                                            | L                 | Manual Powerdown           |
| X                                                                   | L                 | Х                | High-Z              | Active              | YES                                           | Н                 |                            |
| INVALID DRIVING FORCEON AND FORCEOFF (EMULATES AUTOMATIC POWERDOWN) |                   |                  |                     |                     |                                               |                   |                            |
| X                                                                   | NOTE 3            | NOTE 3           | Active              | Active              | YES                                           | Н                 | Normal Operation           |
| X                                                                   | NOTE 3            | NOTE 3           | High-Z              | Active              | NO                                            | L                 | Forced Auto Powerdown      |

#### NOTES:

3. Input is connected to INVALID Output.



FIGURE 2. CONNECTIONS FOR MANUAL POWERDOWN

mode an RC time constant after this rising edge. The time constant isn't critical, because the ISL4270E remains powered up for 30 seconds after the FORCEON falling edge, even if there are no signal transitions. This gives slow-towake systems (e.g., a mouse) plenty of time to start transmitting, and as long as it starts transmitting within 30 seconds both systems remain enabled.

Unlike other RS-232 interface devices where the CMOS outputs swing between 0 and V<sub>CC</sub>, the ISL4270E features a separate logic supply input (VL; 1.8V to 5V, regardless of V<sub>CC</sub>) that sets V<sub>OH</sub> for the receiver and INVALID outputs. Connecting V<sub>I</sub> to a host logic supply lower than V<sub>CC</sub>, prevents the ISL4270E outputs from forward biasing the input diodes of a logic device powered by that lower supply. Connecting V<sub>L</sub> to a logic supply greater than V<sub>CC</sub> ensures that the receiver and INVALID output levels are compatible even with the CMOS input V<sub>IH</sub> of AC, HC, and CD4000 devices. Note that the  $V_L$  supply current increases to  $100\mu A$ with  $V_L = 5V$  and  $V_{CC} = 3.3V$  (see Figure 16).  $V_L$  also powers the transmitter and logic inputs, thereby setting their switching thresholds to levels compatible with the logic supply. This separate logic supply pin allows a great deal of flexibility in interfacing to systems with different logic supplies. If logic translation isn't required, connect V<sub>I</sub> to the ISL4270E V<sub>CC</sub>.

1MO

**FORCEON** 

#### **INVALID** Output

The INVALID output always indicates (see Table 2) whether or not 30µs have elapsed with invalid RS-232 signals (see

Figures 4 and 7) persisting on all of the receiver inputs, giving the user an easy way to determine when the interface block should power down. Invalid receiver levels occur whenever the driving peripheral's outputs are shut off (powered down) or when the RS-232 interface cable is disconnected. In the case of a disconnected interface cable where all the receiver inputs are floating (but pulled to GND by the internal receiver pull down resistors), the INVALID logic detects the invalid levels and drives the output low. The power management logic then uses this indicator to power down the interface block. Reconnecting the cable restores valid levels at the receiver inputs, INVALID switches high, and the power management logic wakes up the interface block. INVALID can also be used to indicate the DTR or RING INDICATOR signal, as long as the other receiver inputs are floating, or driven to GND (as in the case of a powered down driver).

ĪNVALID switches high 1 µs after detecting a valid RS-232 level on a receiver input. ĪNVALID operates in all modes (forced or automatic powerdown, or forced on), so it is also useful for systems employing manual powerdown circuitry.



FIGURE 4. DEFINITION OF VALID RS-232 RECEIVER LEVELS

#### Enhanced Automatic Powerdown

Even greater power savings is available by using the enhanced automatic powerdown function. When the enhanced powerdown logic determines that no transitions have occurred on any of the transmitter nor receiver inputs for 30 seconds, the charge pump and transmitters powerdown, thereby reducing supply current to  $1\mu A.$  The ISL4270E automatically powers back up whenever it detects a transition on one of these inputs. This automatic powerdown feature provides additional system power savings without changes to the existing operating system.

Enhanced automatic powerdown operates when the FORCEON input is low, and the FORCEOFF input is high. Tying FORCEON high disables automatic powerdown, but manual powerdown is always available via the overriding FORCEOFF input. Table 2 summarizes the enhanced automatic powerdown functionality.

Figure 5 illustrates the enhanced powerdown control logic. Note that once the ISL4270E enters powerdown (manually or automatically), the 30 second timer remains timed out (set), keeping the ISL4270E powered down until FORCEON transitions high, or until a transition occurs on a receiver or transmitter input.

As stated previously, the  $\overline{\text{INVALID}}$  output switches low whenever invalid levels have persisted on all of the receiver inputs for more than  $30\mu\text{s}$  (see Figure 7), but this has no direct effect on the state of the ISL4270E (see the next sections for methods of utilizing  $\overline{\text{INVALID}}$  to power down the device).

The time to recover from automatic powerdown mode is typically  $100\mu s$ .



FIGURE 5. ENHANCED AUTOMATIC POWERDOWN LOGIC

Emulating Standard Automatic Powerdown

If enhanced automatic powerdown isn't desired, the user can implement the standard automatic powerdown feature (mimics the function on the ICL3221E/23E/43E) by connecting the INVALID output to the FORCEON and FORCEOFF inputs, as shown in Figure 6. After 30μs of



FIGURE 6. CONNECTIONS FOR AUTOMATIC POWERDOWN WHEN NO VALID RECEIVER SIGNALS ARE PRESENT

invalid receiver levels, INVALID switches low and drives the ISL4270E into a forced powerdown condition. INVALID switches high as soon as a receiver input senses a valid



FIGURE 7. ENHANCED AUTOMATIC POWERDOWN AND INVALID TIMING DIAGRAMS

RS-232 level, forcing the ISL4270E to power on. See the "INVALID DRIVING FORCEON AND FORCEOFF" section of Table 2 for an operational summary. This operational mode is perfect for handheld devices that communicate with another computer via a detachable cable. Detaching the cable allows the internal receiver pull-down resistors to pull the inputs to GND (an invalid RS-2 22 level), causing the 30µs timer to time out and dive the UC into power down. Reconnecting the cable restores valid levels, causing the IC to power back up.

#### Hybrid Automatic Powerdown Options

For devices which communicate only through a detachable cable, connecting  $\overline{\text{INVALID}}$  to  $\overline{\text{FORCEOFF}}$  (with FORCEON = 0) may be a desirable configuration. While the cable is attached  $\overline{\text{INVALID}}$  and  $\overline{\text{FORCEOFF}}$  remain high, so the enhanced automatic powerdown logic powers down the RS-232 device whenever there is 30 seconds of inactivity on the receiver and transmitter inputs. Detaching the cable allows the receiver inputs to drop to an invalid level (GND), so  $\overline{\text{INVALID}}$  switches low and forces the RS-232 device to power down. The ISL4270E remains powered down until the cable is reconnected ( $\overline{\text{INVALID}}$  =  $\overline{\text{FORCEOFF}}$  = 1) and a transition occurs on a receiver or transmitter input (see Figure 5). For immediate power up when the cable is reattached, connect FORCEON to  $\overline{\text{FORCEOFF}}$  through a network similar to that shown in Figure 3.

## Capacitor Selection

The ISL4270E charge pumps require only  $0.1\mu F$  capacitors for the full operational voltage range. Table 3 lists other acceptable capacitor values for various supply voltage ranges. Do not use values smaller than those listed in Table 3. Increasing the capacitor values (by a factor of 2)

reduces ripple on the transmitter outputs and slightly reduces power consumption.

**TABLE 3. REQUIRED CAPACITOR VALUES** 

| V <sub>CC</sub><br>(V) | C <sub>1</sub><br>(μ <b>F</b> ) | C <sub>2</sub> , C <sub>3</sub> , C <sub>4</sub><br>(μF) |  |  |
|------------------------|---------------------------------|----------------------------------------------------------|--|--|
| 3.0 b 3.6 +            | 0.1                             | 0.1                                                      |  |  |
| 4.5 p 5 5              | 0.047                           | 0.33                                                     |  |  |
| 3.0 to 5.5             | 0.22                            | 1                                                        |  |  |

When using minimum required capacitor values, make sure that capacitor values do not degrade excessively with temperature. If in doubt, use capacitors with a larger nominal value. The capacitor's equivalent series resistance (ESR) usually rises at low temperatures and it influences the amount of ripple on V+ and V-.

## **Power Supply Decoupling**

In most circumstances a  $0.1\mu F$  bypass capacitor is adequate. In applications that are particularly sensitive to power supply noise, decouple  $V_{CC}$  to ground with a capacitor of the same value as the charge-pump capacitor  $C_1$ . Connect the bypass capacitor as close as possible to the IC.

# Transmitter Outputs when Exiting Powerdown

Figure 8 shows the response of two transmitter outputs when exiting powerdown mode. As they activate, the two transmitter outputs properly go to opposite RS-232 levels, with no glitching, ringing, nor undesirable transients. Each transmitter is loaded with  $3k\Omega$  in parallel with 2500pF. Note that the transmitters enable only when the magnitude of the supplies exceed approximately 3V.



FIGURE 8. TRANSMITTER OUTPUTS WHEN EXITING POWERDOWN

## High Data Rates

The ISL4270E maintains the RS-232  $\pm 5$ V minimum transmitter output voltages even at high data rates. Figure 9 details a transmitter loopback test circuit, and Figure 10 illustrates the loopback test result at 120kbps. For this test, all transmitters were simultaneously driving RS-232 loads in parallel with 1000pF, at 120kbps. Figure 11 shows the loopback results for a single transmitter driving 1000pF and an RS-232 load at 250kbps. The static transmitters were also loaded with an RS-232 receiver.



FIGURE 9. TRANSMITTER LOOPBACK TEST CIRCUIT



FIGURE 10. LOOPBACK TEST AT 120kbps



FIGURE 11. LOOPBACK TEST AT 250kbps

# Interconnection with 3V and 5V Logic

Standard 3.3V powered RS-232 devices interface well with 3V and 5V powered TTL compatible logic families (e.g., ACT and HCT), but the logic outputs (e.g., R<sub>OUTS</sub>) fail to reach the V<sub>IH</sub> level of 5V powered CMOS families like HC, AC, and CD4000. The ISL4270E V<sub>L</sub> supply pin solves this problem. By connecting V<sub>L</sub> to the same supply (1.8V to 5V) powering the logic device, the ISL4270E logic outputs will swing from GND to the logic V<sub>CC</sub>.

#### ±15kV ESD Protection

All pins on the 3V interface devices include ESD protection structures, but the ISL4270E incorporates advanced structures which allow the RS-232 pins (transmitter outputs and receiver inputs) to survive ESD events up to  $\pm 15 \rm kV$ . The RS-232 pins are particularly vulnerable to ESD damage because they typically connect to an exposed port on the exterior of the finished product. Simply touching the port pins, or connecting a cable, can cause an ESD event that might destroy unprotected ICs. These new ESD structures protect the device whether or not it is powered up, protect

without allowing any latchup mechanism to activate, and don't interfere with RS-232 signals as large as  $\pm 25$ V.

#### Human Body Model (HBM) Testing

As the name implies, this test method emulates the ESD event delivered to an IC during human handling. The tester delivers the charge through a 1.5k $\Omega$  current limiting resistor, making the test less severe than the IEC61000 test which utilizes a 330 $\Omega$  limiting resistor. The HBM method determines an ICs ability to withstand the ESD transients typically present during handling and manufacturing. Due to the random nature of these events, each pin is tested with respect to all other pins. The RS-232 pins on "E" family devices can withstand HBM ESD events to  $\pm 15$ kV.

#### IEC61000-4-2 Testing

The IEC61000 test method applies to finished equipment, rather than to an individual IC. Therefore, the pins most likely to suffer an ESD event are those that are exposed to the outside world (the RS-232 pins in this case), and the IC is tested in its typical application configuration (power applied) rather than testing each pin-to-pin combination. The lower current limiting

resistor coupled with the larger charge storage capacitor yields a test that is much more severe than the HBM test. The extra ESD protection built into this device's RS-232 pins allows the design of equipment meeting level 4 criteria without the need for additional board level protection on the RS-232 port.

#### AIR-GAP DISCHARGE TEST METHOD

For this test method, a charged probe tip moves toward the IC pin until the voltage arcs to it. The current waveform delivered to the IC pin depends on approach speed, humidity, temperature, etc., so it is difficult to obtain repeatable results. The "E" device RS-232 pins withstand  $\pm 15 \text{kV}$  air-gap discharges.

#### **CONTACT DISCHARGE TEST METHOD**

During the contact discharge test, the probe contacts the tested pin before the probe tip is energized, thereby eliminating the variables associated with the air-gap discharge. The result is a more repeatable and predictable test, but equipment limits prevent testing devices at voltages higher than  $\pm 8$ kV. All "E" family devices survive  $\pm 8$ kV contact discharges on the RS-232 pins.

## **Typical Performance Curves** $V_{CC} = V_L = 3.3V$ , $T_A = 25$ °C



FIGURE 12. TRANSMITTER OUTPUT VOLTAGE vs LOAD CAPACITANCE

FIGURE 13. SLEW RATE vs LOAD CAPACITANCE

# Typical Performance Curves $V_{CC} = V_L = 3.3V$ , $T_A = 25^{\circ}C$ (Continued)





FIGURE 14. SUPPLY CURRENT VS LOAD CAPACITANCE WHEN TRANSMITTING DATA

FIGURE 15. SUPPLY CURRENT vs SUPPLY VOLTAGE



FIGURE 16.  $V_L$  SUPPLY CURRENT vs  $V_L$  VOLTAGE

## Die Characteristics

SUBSTRATE POTENTIAL (POWERED UP)

**GND** 

TRANSISTOR COUNT

ISL4270E: 1063

**PROCESS** 

Si Gate CMOS

## Quad Flat No-Lead Plastic Package (QFN) Micro Lead Frame Plastic Package (MLFP)



L32.5x5
32 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE
(COMPLIANT TO JEDEC MO-220VHHD-2 ISSUE C

| SYMBOL | MIN  | NOTES                                            |      |             |
|--------|------|--------------------------------------------------|------|-------------|
| Α      | 0.80 | 0.90                                             | 1.00 | -           |
| A1     | -    | -                                                | 0.05 | -           |
| A2     | -    | -                                                | 1.00 | 9           |
| A3     |      | 0.20 REF                                         |      | 9           |
| b      | 0.18 | 0.23                                             | 0.30 | 5,8         |
| D      |      | 5.00 BSC                                         |      | -           |
| D1     |      | 4.75 BSC                                         |      | 9           |
| D2     | 2.95 | 3.10                                             | 3.25 | 7,8         |
| E      |      | 5.00 BSC                                         |      | -           |
| E1     |      | 4.75 BSC                                         |      | 9           |
| E2     | 2.95 | 3.10                                             | 3.25 | 7,8         |
| е      |      | 0.50 BSC                                         |      | -           |
| k      | 0.25 | -                                                | -    | -           |
| L      | 0.30 | 0.40                                             | 0.50 | 8           |
| L1     | -    | -                                                | 0.15 | 10          |
| N      |      | 2                                                |      |             |
| Nd     |      | 3                                                |      |             |
| Ne     | 8    | 3                                                |      |             |
| Р/     | - 4  | 9                                                |      |             |
| m /    | n t  | PISI                                             | 12   | 9           |
| 11/    |      | <del>-                                    </del> | -    | Rev. 1 10/0 |

#### NOTES:

- 1. Dimensioning and tolerancing conform to ASME Y14.5-1994.
- 2. N is the number of terminals.
- 3. Nd and Ne refer to the number of terminals on each D and E.
- 4. All dimensions are in millimeters. Angles are in degrees.
- 5. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip.
- The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature.
- Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance.
- 8. Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389.
- Features and dimensions A2, A3, D1, E1, P & 0 are present when Anvil singulation method is used and not present for saw singulation.
- Depending on the method of lead termination at the edge of the package, a maximum 0.15mm pull back (L1) maybe present. L minus L1 to be equal to or greater than 0.3mm.

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com