# ISL23710

Volatile Digitally Controlled Potentiometer (XDCP™)

#### Data Sheet

August 22, 2005

FN6126.0

# *Terminal Voltage* ±3*V* or ±5*V*, 128 *Taps Up/Down Interface*

intercil

The Intersil ISL23710 is a digitally controlled potentiometer (XDCP). The device consists of a resistor array, wiper switches, and a control section. The wiper position is controlled by a Up/Down interface.

The potentiometer is implemented by a resistor array composed of 127 resistive elements and a wiper switching network. Between each element and at either end are tap points accessible to the wiper terminal. The position of the wiper element is controlled by the  $\overline{CS}$ ,  $U/\overline{D}$ , and  $\overline{INC}$  inputs. The wiper register is volatile and is reset to midscale on power up. The wiper position can be locked while powered up to prevent inadvertent changes.

The device can be used as a three-terminal potentiometer or as a two-terminal variable resistor in a wide variety of applications including:

- · Industrial and Automotive Control
- · Parameter and Bias Adjustments
- Amplifier Bias and Control

## Features

- Up/Down Interface with Chip Select Enable
- DCP Terminal Voltage from ±2.7V to ±5V
- · 127 Resistive Elements
  - Typical RTOTAL tempco ±50ppm/°C
  - Ratiometric tempco ±4ppm/°C
  - End to end resistance range ±20%
  - Wiper resistance = 70Ω typ at V<sub>CC</sub> = 3.3V
- Low Power CMOS
  - V- = -2.7V to -5.5V
  - $V_{CC}$  = 2.7V to 5.5V
  - Active current, 1mA max
  - Standby current, 500nA max
- $R_{TOTAL}$  Values =  $10k\Omega$ ,  $50k\Omega$
- · Volatile Wiper Storage with Wiper Locking
- Packages
  - 10 Ld MSOP
- Pb-Free Plus Anneal Available (RoHS Compliant)

# Ordering Internetich BDT C. COPIN'I Nters

| PART NUMBER<br>(BRAND)               | RESISTANCE<br>OPTION (Ω) | TEMP<br>RANGE<br>(°C) | PACKAGE                 | PKG.<br>DWG. # |
|--------------------------------------|--------------------------|-----------------------|-------------------------|----------------|
| ISL23710WIU10Z<br>(AOG) (Notes 1, 2) | 10K                      | -40 to +85            | 10 Ld MSOP<br>(Pb-Free) | M10.118        |
| ISL23710UIU10Z<br>(AOF) (Notes 1, 2) | 50K                      | -40 to +85            | 10 Ld MSOP<br>(Pb-Free) | M10.118        |

#### NOTES:

- 1. Add "-T" suffix for tape and reel.
- 2. Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.



TOP VIEW

# Block Diagram



DETAILED BLOCK DIAGRAM

# **Pin Descriptions**

| PIN NUMBER | SYMBOL         | DESCRIPTION                                                                                     |  |
|------------|----------------|-------------------------------------------------------------------------------------------------|--|
| 1          | U/D            | Controls the direction of wiper movement and whether the counter is incremented or decremented. |  |
| 2          | V-             | Negative supply voltage for the potentiometer wiper control.                                    |  |
| 3          | GND            | Ground. Should be connected to a digital ground.                                                |  |
| 4          |                | Chit Sel ct. The device to selected when the OS input is 20W.                                   |  |
| 5          |                | No connect. Fin is to be left uncohnected.                                                      |  |
| 6          | R <sub>H</sub> | A fixed terminal for one end of the potentiometer resistor.                                     |  |
| 7          | RW             | The wiper terminal which is equivalent to the movable terminal of a potentiometer.              |  |
| 8          | RL             | A fixed terminal for one end of the potentiometer resistor.                                     |  |
| 9          | VCC            | Positive logic supply voltage.                                                                  |  |
| 10         | INC            | Increment input; negative edge triggered.                                                       |  |

#### Absolute Maximum Ratings

| Temperature Under Bias 65°C to +135°C    Storage Temperature 65°C to +150°C                                                                        |
|----------------------------------------------------------------------------------------------------------------------------------------------------|
| Voltage on CS, INC, U/D and V <sub>CC</sub>                                                                                                        |
| with Respect to GND0.3V to V <sub>CC</sub> +0.3V<br>Voltage on V- (Referenced to GND)6V                                                            |
| $\Delta V =  V(RH) \cdot V(RL)  \dots \dots$ |
| Lead Temperature (Soldering 10s)                                                                                                                   |
| I <sub>W</sub> (10s) ±6mA                                                                                                                          |
| V <sub>CC</sub>                                                                                                                                    |
| $R_H, R_L, R_W$                                                                                                                                    |
| ESD Rating (MIL-STD-883, Method 3015.7)>2kV                                                                                                        |

#### **Thermal Information**

| Thermal Resistance (Typical, Note 1) | θ <sub>JA</sub> (°C/W) |
|--------------------------------------|------------------------|
| MSOP Package                         | 170                    |

#### **Recommended Operating Conditions**

| Temperature Range (Industrial) | 40°C to +85°C |
|--------------------------------|---------------|
| V <sub>CC</sub>                | 2.7V to 5.5V  |
| V                              | 2.7V to -5.5V |

CAUTION: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only; functional operation of the device (at these or any other conditions above those listed in the operational sections of this specification) is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

NOTE:

1.  $\theta_{JA}$  is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.

| SYMBOL                                         | PARAMETER                                             | TEST CONDITIONS                                                                                  | MIN       | TYP<br>(Note 1) | MAX             | UNIT            |  |
|------------------------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------|-----------------|-----------------|-----------------|--|
| R <sub>TOTAL</sub>                             | R <sub>H</sub> to R <sub>L</sub> Resistance           | W option                                                                                         |           | 10              |                 | kΩ              |  |
|                                                |                                                       | U option                                                                                         |           | 50              |                 | kΩ              |  |
|                                                | R <sub>H</sub> to R <sub>L</sub> Resistance Tolerance |                                                                                                  | -20       |                 | +20             | %               |  |
| $V_{RH}, V_{RL}$                               | R <sub>H,</sub> R <sub>I</sub> Terminal Voltage       |                                                                                                  | V-        |                 | V <sub>CC</sub> | V               |  |
| R <sub>W</sub>                                 | Wiper Resistance                                      | V- = -5.5V; V <sub>CC</sub> = +5.5V,<br>wipercurrent = (V <sub>CC</sub> - V-)/R <sub>TOTAL</sub> |           | 70              | 200             | Ω               |  |
| C <sub>H</sub> /C <sub>L</sub> /C <sub>W</sub> | Potentionater (Capacita ICe) ( Jote 13)               | IC.COM/INTE                                                                                      |           | 10 10/<br>25    |                 | pF              |  |
| ILkgDCP                                        | Leakage on DCP Pins                                   | Voltage at pin from V- to V <sub>CC</sub>                                                        | -1        | 0.1             | 1               | μA              |  |
| VOLTAGE DI                                     | VIDER MODE (0V @ RL; V+ @ RH; me                      | easured at RW, unloaded)                                                                         |           |                 |                 | -               |  |
| INL<br>(Note 6)                                | Integral Non-linearity                                |                                                                                                  | -1        |                 | 1               | LSB<br>(Note 2) |  |
| DNL<br>(Note 5)                                | Differential Non-linearity                            | W, U options                                                                                     |           |                 | 0.5             | LSB<br>(Note 2) |  |
| ZSerror                                        | Zero-Scale Error                                      | W option                                                                                         | 0         | 1               | 4               | LSB             |  |
| (Note 3)                                       |                                                       | U option                                                                                         | 0         | 0.5             | 2               | (Note 2)        |  |
| FSerror                                        | Full-Scale Error                                      | W option                                                                                         | -4        | -1              | 0               | LSB             |  |
| (Note 4)                                       |                                                       | U option                                                                                         | -2        | -0.5            | 0               | (Note 2)        |  |
| TC <sub>V</sub><br>(Note 7,13)                 | Ratiometric Temperature Coefficient                   | DCP register set to i = 16 to 120d,<br>T = $-40^{\circ}$ C to 85°C                               |           | ±4              |                 | ppm/°C          |  |
| RESISTOR N                                     | <b>IODE</b> (Measurements between RW and              | RL with RH not connected, or between RW and RH                                                   | I with RL | not connec      | ted)            |                 |  |
| RINL<br>(Note 11)                              | Integral Non-linearity                                | DCP register set between 16 and 127d Monotonic over all tap positions                            | -1        |                 | 1               | MI<br>(Note 8)  |  |
| RDNL<br>(Note 10)                              | Differential Non-linearity                            |                                                                                                  | -0.5      |                 | 0.5             | MI<br>(Note 8)  |  |
| Roffset<br>(Note 9)                            | Offset                                                | DCP register set to 0d, W option                                                                 | 0         | 2               | 5               | MI<br>(Note 8)  |  |
|                                                |                                                       | DCP register set to 0d, U option                                                                 | 0         | 0.5             | 2               | MI<br>(Note 8)  |  |
| TC <sub>R</sub><br>(Notes 12,13)               | Resistance Temperature Coefficient                    | DCP register set to i = 16 to 127d,<br>T = $-40^{\circ}$ C to $+85^{\circ}$ C                    |           | ±50             |                 | ppm/°C          |  |

Analog Specifications Over recommended operating conditions unless otherwise stated.

# ISL23710

| SYMBOL                  | ABOL PARAMETER TEST CONDITIONS                                                                            |                                                                                                                                                                                          | MIN                 | TYP<br>(Note 1)          | MAX                  | UNITS |
|-------------------------|-----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------------|----------------------|-------|
| I <sub>CC1</sub>        | V <sub>CC</sub> Supply Current, Volatile Write/Read                                                       | $\overline{CS} = V_{IL}, U/\overline{D} = V_{IL} \text{ or } V_{IH} \text{ and INC} = 0.4V/2.4V$<br>min. t <sub>CYC</sub> R <sub>L</sub> , R <sub>H</sub> , R <sub>W</sub> not connected |                     |                          | 500                  | μA    |
| I <sub>V-</sub>         | V- Supply Current, Volatile Write/Read                                                                    | $\overline{CS} = V_{IL}, U/\overline{D} = V_{IL} \text{ or } V_{IH} \text{ and INC} = 0.4V/2.4V$<br>min. t <sub>CYC</sub> R <sub>L</sub> , R <sub>H</sub> , R <sub>W</sub> not connected | -100                |                          |                      | μA    |
| I <sub>SB</sub>         | V <sub>CC</sub> Current (Standby)                                                                         | $V_{CC}$ = +5.5V, 3 Wire Interface in Standby State                                                                                                                                      |                     |                          | 500                  | nA    |
|                         |                                                                                                           | V <sub>CC</sub> = +2.7V, 3 Wire Interface in Standby State                                                                                                                               |                     |                          | 300                  | nA    |
| I <sub>V-SB</sub>       | V- Current (Standby)                                                                                      | V- = -5.5V, 3 Wire Interface in Standby State                                                                                                                                            | -500                |                          |                      | nA    |
|                         |                                                                                                           | V- = -2.7V, 3 Wire Interface in Standby State                                                                                                                                            | -300                |                          |                      | nA    |
| I <sub>LkgDig</sub>     | Leakage Current, at Pins $\overline{INC}$ , $\overline{CS}$ , U/ $\overline{D}$ , A0, and A1              | Voltage at pin from GND to $V_{CC}$                                                                                                                                                      | -10                 |                          | 10                   | μA    |
| Vpor                    | Power-on Recall Voltage                                                                                   | Minimum $V_{CC}$ at which the wiper is Reset                                                                                                                                             |                     | 2.5                      |                      | V     |
| SERIAL INTE             | ERFACE SPECS                                                                                              |                                                                                                                                                                                          | 1                   |                          | II                   |       |
| VIL                     | INC, CS, and U/D Input Buffer LOW Voltage                                                                 |                                                                                                                                                                                          | -0.3                |                          | 0.3*V <sub>CC</sub>  | V     |
| V <sub>IH</sub>         | INC, CS, and U/D Input Buffer HIGH Voltage                                                                |                                                                                                                                                                                          | 0.7*V <sub>CC</sub> |                          | V <sub>CC</sub> +0.3 | V     |
| Hysteresis<br>(Note 13) | $\overline{\text{INC}}, \overline{\text{CS}}, \text{ and } U/\overline{\text{D}}$ Input Buffer Hysteresis |                                                                                                                                                                                          |                     | 0.15*<br>V <sub>CC</sub> |                      | V     |
| Cpin<br>(Note 13)       | INC, CS, and U/D Pin Capacitance                                                                          |                                                                                                                                                                                          |                     | 10                       |                      | pF    |

#### **Operating Specifications** Over the recommended operating conditions unless otherwise specified.

# AC Electrical Specifications $P_{D_2} = 5V \pm 10\%$ , A = Full Operating Temperatur Ringe unleggth rwise stated

| SYMBOL                         | PARAMETER                                                      | MIN | TYP (Note 1) | MAX | UNIT |
|--------------------------------|----------------------------------------------------------------|-----|--------------|-----|------|
| t <sub>Cl</sub>                | CS to INC Setup                                                | 100 |              |     | ns   |
| t <sub>ID</sub>                | INC HIGH to U/D Change                                         | 100 |              |     | ns   |
| t <sub>DI</sub>                | U/D to INC Setup                                               | 1   |              |     | μs   |
| t <sub>IL</sub>                | INC LOW Period                                                 | 1   |              |     | μs   |
| t <sub>IH</sub>                | INC HIGH Period                                                | 1   |              |     | μs   |
| t <sub>ICL</sub>               | Lock Setup Time, $\overline{INC}$ High to $\overline{CS}$ High | 1   |              |     | μs   |
| t <sub>IW</sub> (Note 13)      | INC to R <sub>W</sub> Change                                   |     | 1            |     | μs   |
| tCYC                           | INC Cycle Time                                                 | 2   |              |     | μs   |
| t <sub>R,</sub> t <sub>F</sub> | INC Input Rise and Fall Time                                   |     |              | 500 | μs   |

#### NOTES:

- 1. Typical values are for  $T_A = 25^{\circ}C$  and 3.3V supply voltage.
- LSB: [V(RW)<sub>127</sub> V(RW)<sub>0</sub>]/127. V(RW)<sub>127</sub> and V(RW)<sub>0</sub> are V(RW) for the DCP register set to 7F hex and 00 hex respectively. LSB is the incremental voltage when changing from one tap to an adjacent tap.
- 3. ZS error =  $V(RW)_0/LSB$ .
- 4. FS error =  $[V(RW)_{127} V_{CC}]/LSB$ .
- 5. DNL = [V(RW)<sub>i</sub> V(RW)<sub>i-1</sub>]/LSB-1, for i = 1 to 127. i is the DCP register setting.
- 6.  $INL = V(RW)_i (i \cdot LSB V(RW)_0)$  for i = 1 to 127.

7 TC: = 
$$\frac{Max(V(RW)_i) - Min(V(RW)_i)}{Min(V(RW)_i)} \times \frac{1}{Min(V(RW)_i)}$$

7.  $IC_V = \frac{1}{[Max(V(RW)_j) + Min(V(RW)_j)]/2} \times \frac{1}{125 \circ C}$ 

Max() is the maximum value of the wiper voltage and Min () is the minimum value of the wiper voltage over the temperature range.

- 8. MI = |R<sub>127</sub> R<sub>0</sub>| /127. R<sub>127</sub> and R<sub>0</sub> are the measured resistances for the DCP register set to 7F hex and 00 hex respectively.
- Roffset = R<sub>0</sub>/MI, when measuring between RW and RL. Roffset = R<sub>127</sub>/MI, when measuring between RW and RH.
- 10. RDNL =  $(R_i R_{i-1})/MI$ , for i = 16 to 127d.
- 11. RINL =  $[R_i (MI \cdot i) R_0]/MI$ , for i = 16 to 127d.
- 12.  $TC_{R} = \frac{[Max(Ri) Min(Ri)]}{[Max(Ri) + Min(Ri)]/2} \times \frac{10^{6}}{125^{\circ}C}$

Max() is the maximum value of the resistance and Min () is the minimum value of the resistance over the temperature range.

13. This parameter is not 100% tested.

# Symbol Table



#### AC Timing



#### Power Up and Down Requirements

In order to prevent unwanted tap position changes, bring the  $\overline{CS}$  and  $\overline{INC}$  high before or concurrently with the V<sub>CC</sub> pin on power-up. The potentiometer voltages must be applied after this sequence is completed. During power up the data sheet parameters for the CCF do not fully apply until 1n s after V<sub>CC</sub> reaches its final value. The wiper will be set to its initial value (64d) once V<sub>CC</sub> exceeds V<sub>POR</sub>.

# **Pin Descriptions**

#### R<sub>H</sub> and R<sub>L</sub>

The high (R<sub>H</sub>) and low (R<sub>L</sub>) terminals of the ISL23710 are equivalent to the fixed terminals of a mechanical potentiometer. The terminology of R<sub>L</sub> and R<sub>H</sub> references the relative position of the terminal in relation to wiper movement direction selected by the  $U/\overline{D}$  input and not the voltage potential on the terminal.

## R<sub>w</sub>

 $R_{\rm W}$  is the wiper terminal and is equivalent to the movable terminal of a mechanical potentiometer. The position of the wiper within the array is determined by the control inputs.

#### Up/Down (U/D)

The  $U/\overline{D}$  input controls the direction of the wiper movement and whether the counter is incriminated or decremented.

#### Increment (INC)

The  $\overline{\text{INC}}$  input is negative-edge triggered. Toggling  $\overline{\text{INC}}$  will move the wiper and either increment or decrement the counter in the direction indicated by the logic level on the  $U/\overline{D}$  input.

## Chip Select (CS)

The device is selected when the  $\overline{CS}$  input is LOW.

# Principles of Operation

There are three sections of the ISL23710 the input control, counter an I decode section, and the resis or array. The input control section operates just like an up/down counter. The output of this counter is decoded to turn on a single electronic switch connecting a point on the resistor array to the wiper output. The resistor array is comprised of 127 individual resistors connected in series. At either end of the array and between each resistor is an electronic switch that transfers the potential at that point to the wiper.

The wiper, when at either fixed terminal, acts like its mechanical equivalent and does not move beyond the last position. That is, the counter does not wrap around when clocked to either extreme.

The electronic switches on the device operate in a "make before break" mode when the wiper changes tap positions. If the wiper is moved several positions, multiple taps are connected to the wiper for  $t_{IW}$  (INC to V<sub>W</sub> change). The R<sub>TOTAL</sub> value for the device can temporarily be reduced by a significant amount if the wiper is moved several positions.

## Instructions and Programming

The  $\overline{INC}$ ,  $U/\overline{D}$  and  $\overline{CS}$  inputs control the movement of the wiper along the resistor array. With  $\overline{CS}$  set LOW the device is selected and enabled to respond to the  $U/\overline{D}$  and  $\overline{INC}$  inputs. HIGH to LOW transitions on  $\overline{INC}$  will increment or decrement (depending on the state of the  $U/\overline{D}$  input) a seven bit counter. The output of this counter is decoded to select

one of one-hundred twenty-eight wiper positions along the resistive array.

Bringing  $\overline{CS}$  HIGH after  $\overline{INC}$  is HIGH will cause the wiper value to be locked until power down (further changes in  $\overline{CS}$  and INC will not change the wiper position). Otherwise,  $\overline{INC}$  should be brought HIGH after  $\overline{CS}$  to allow continued wiper changes.

The state of U/ $\overline{D}$  may be changed while  $\overline{CS}$  remains LOW. This allows the host system to enable the device and then move the wiper up and down until the proper trim is attained. During initial power-up  $\overline{CS}$  must go high along with or before V<sub>CC</sub> to avoid an accidental tap position change.

| CS | INC          | U/D | MODE                                         |            |
|----|--------------|-----|----------------------------------------------|------------|
| L  | <b>~</b>     | Н   | Wiper Up                                     |            |
| L  | <b>~</b>     | L   | Wiper Down                                   |            |
| _  | Н            | х   | Lock Wiper Value                             |            |
| Н  | _            | х   | Standby                                      |            |
| _  | L            | х   | Standby                                      |            |
| Н  | Н            | х   | Standby                                      |            |
| ~  | L            | Н   | Wiper up One Position<br>(not recommended)   |            |
|    | L            |     | Wiper Down One Position<br>(not recommended) | oom/Intoro |
|    | └── <b>\</b> | ₩₩₩ | $\mathbf{BUTTC}$                             | com/Inters |

TABLE 1. MODE SELECTION



#### Mini Small Outline Plastic Packages (MSOP)

#### M10.118 (JEDEC MO-187BA)

10 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE

|        | INC            |                 |                |                 |   |
|--------|----------------|-----------------|----------------|-----------------|---|
| SYMBOL | MIN            | MAX             | MIN            | MIN MAX         |   |
| А      | 0.037          | 0.043           | 0.94           | 1.10            | - |
| A1     | 0.002          | 0.006           | 0.05           | 0.15            | - |
| A2     | 0.030          | 0.037           | 0.75           | 0.95            | - |
| b      | 0.007          | 0.011           | 0.18           | 0.27            | 9 |
| С      | 0.004          | 0.008           | 0.09           | 0.20            | - |
| D      | 0.116          | 0.120           | 2.95           | 3.05            | 3 |
| E1     | 0.116          | 0.120           | 2.95           | 3.05            | 4 |
| е      | 0.020          | BSC             | 0.50 BSC       |                 | - |
| Е      | 0.187          | 0.199           | 4.75           | 5.05            | - |
| L      | 0.016          | 0.028           | 0.40           | 0.70            | 6 |
| L1     | 0.037 REF      |                 | 0.95           | REF             | - |
| Ν      | 1              | 10              |                | 10              | 7 |
| R      | 0.003          | -               | 0.07           | -               | - |
| R1     | 0.003          | -               | 0.07           | -               | - |
| θ      | 5 <sup>0</sup> | 15 <sup>0</sup> | 5 <sup>0</sup> | 15 <sup>0</sup> | - |
| α      | 0 <sup>0</sup> | 6 <sup>0</sup>  | 0 <sup>0</sup> | 6 <sup>0</sup>  | - |

NOTES:

- com/Intersil 1. These package pir JEDEC MO-18
- 2. Dimensioning and tolerancing per ANSI Y14.5M-1994.
- 3. Dimension "D" does not include mold flash, protrusions or gate burrs and are measured at Datum Plane. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side.
- 4. Dimension "E1" does not include interlead flash or protrusions and are measured at Datum Plane. -H - Interlead flash and protrusions shall not exceed 0.15mm (0.006 inch) per side.
- 5. Formed leads shall be planar with respect to one another within 0.10mm (.004) at seating Plane.
- 6. "L" is the length of terminal for soldering to a substrate.
- 7. "N" is the number of terminal positions.
- 8. Terminal numbers are shown for reference only.
- 9. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall be 0.08mm (0.003 inch) total in excess of "b" dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07mm (0.0027 inch).
- 10. Datums -A and -B to be determined at Datum plane - H -
- 11. Controlling dimension: MILLIMETER. Converted inch dimensions are for reference only

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 guality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

