

Data Sheet May 14, 2007 FN7349.2

## Ultra-High Current Pin Driver

# élantec.

The EL7158 high performance pin driver with three-state is suited to many ATE and level-shifting

applications. The 12A peak drive capability makes this part an excellent choice when driving high capacitance loads.

The output pin OUT is connected to input pins VH or VL respectively, depending on the status of the IN pin. When the OE pin is active low, the output is placed in the three-state mode. The isolation of the output FETs from the power supplies enables VH and VL to be set independently, enabling level-shifting to be implemented. Related to the EL7155, the EL7158 adds a lower supply pin VS- and makes VL an isolated and independent input. This feature adds applications flexibility and improves switching response due to the increased enhancement of the output FETs.

This pin driver has improved performance over existing pin drivers. It is specifically designed to operate at voltages down to 0V across the switch elements while maintaining good speed and ON-resistance characteristics.

Available in the 8 Ld SOIC package, the FL7158 is specified for operation over the fall 40°C to 20°C temperature range

#### Features

- · Clocking speeds up to 40MHz
- 12ns t<sub>R</sub>/t<sub>F</sub> at 2000pF C<sub>LOAD</sub>
- 0.2ns rise and fall times mismatch
- 0.5ns t<sub>ON</sub>-t<sub>OFF</sub> prop delay mismatch
- 3.5pF typical input capacitance
- 12A peak drive
- Low ON-resistance of  $0.5\Omega$
- High capacitive drive capability
- · Operates from 4.5V to 12V
- Pb-free plus anneal available (RoHS compliant)

# **Applications**

- · ATE/burn-in testers
- · Level shifting
- IGBT drivers
- CCD\_drivers

# Pinout



| PART<br>NUMBER          | PART<br>MARKING | PACKAGE                | TAPE & REEL | PKG.<br>DWG. # |
|-------------------------|-----------------|------------------------|-------------|----------------|
| EL7158IS                | 7158IS          | 8 Ld SOIC              | -           | MDP0027        |
| EL7158IS-T7             | 7158IS          | 8 Ld SOIC              | 7"          | MDP0027        |
| EL7158IS-T13            | 7158IS          | 8 Ld SOIC              | 13"         | MDP0027        |
| EL7158ISZ<br>(Note)     | 7158ISZ         | 8 Ld SOIC<br>(Pb-free) | -           | MDP0027        |
| EL7158ISZ-T7<br>(Note)  | 7158ISZ         | 8 Ld SOIC<br>(Pb-free) | 7"          | MDP0027        |
| EL7158ISZ-T13<br>(Note) | 7158ISZ         | 8 Ld SOIC<br>(Pb-free) | 13"         | MDP0027        |

NOTE: Intersil Pb-free products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which is compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J Std-020B.

## **Absolute Maximum Ratings** $(T_A = +25^{\circ}C)$

## 

## **Thermal Information**

| Storage Temperature Range65°C to +150°C          |
|--------------------------------------------------|
| Ambient operating Temperature40°C to +85°C       |
| Operating Junction Temperature                   |
| Power Dissipation see curves                     |
| Pb-free reflow profile see link below            |
| http://www.intersil.com/pbfree/Pb-FreeReflow.asp |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typical values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore:  $T_J = T_C = T_A$ 

## **Electrical Specifications** $V_S$ + = +12V, $V_H$ = +12V, $V_L$ = 0V, $V_S$ - = 0V, $T_A$ = +25°C, unless otherwise specified.

| PARAMETER        | DESCRIPTION                                      | CONDITION                                | MIN      | TYP                    | MAX | UNIT |
|------------------|--------------------------------------------------|------------------------------------------|----------|------------------------|-----|------|
| INPUT            | -                                                |                                          | <b>"</b> |                        |     |      |
| V <sub>IH</sub>  | Logic '1' Input Voltage                          |                                          | 2.4      |                        |     | V    |
| I <sub>IH</sub>  | Logic '1' Input Current                          | $V_{IH} = V_{S} +$                       |          | 0.1                    | 10  | μA   |
| V <sub>IL</sub>  | Logic '0' Input Voltage                          |                                          |          |                        | 0.8 | V    |
| I <sub>IL</sub>  | Logic '0' Input Current                          | V <sub>IL</sub> = 0V                     |          | 0.1                    | 10  | μA   |
| C <sub>IN</sub>  | Input Capacitance                                |                                          |          | 3.5                    |     | pF   |
| R <sub>IN</sub>  | Input Resistance                                 |                                          |          | 50                     |     | ΜΩ   |
| OUTPUT           |                                                  | ,                                        | "        | 1                      | I   |      |
| R <sub>OVH</sub> | ON-Resistance V <sub>H</sub> to OUT              | I <sub>OUT</sub> = -500mA                |          | 0.5                    | 1   | Ω    |
| R <sub>OVL</sub> | ON-Resistance V <sub>L</sub> to CU1              | IDUT = +500mA                            | Or       | <b>S</b> <sub>0.</sub> | 1   | Ω    |
| lout             | Output Leakage Current                           | 1 put = +500mA<br>0== 0 0 0 0 =  \/\[ \] | CI       | 0.1                    | 10  | μA   |
| I <sub>PK</sub>  | Peak Output Current                              | Source                                   |          | 12                     |     | Α    |
|                  | (linear resistive operation)                     | Sink                                     |          | 12                     |     | Α    |
| I <sub>DC</sub>  | Continuous Output Current                        | Source/Sink                              | 500      |                        |     | mA   |
| POWER SUPPLY     | ,                                                | ,                                        | "        | 1                      | I   |      |
| IS               | Power Supply Current                             | Inputs = V <sub>S</sub> +                |          | 1.3                    | 3   | mA   |
| l <sub>VH</sub>  | Off Leakage at V <sub>H</sub> and V <sub>L</sub> | V <sub>H</sub> , V <sub>L</sub> = 0V     |          | 4                      | 10  | μA   |
| SWITCHING CHA    | ARACTERISTICS                                    |                                          |          | <u>'</u>               | 1   |      |
| t <sub>R</sub>   | Rise Time                                        | C <sub>L</sub> = 2000pF                  |          | 12.0                   |     | ns   |
| t <sub>F</sub>   | Fall Time                                        | C <sub>L</sub> = 2000pF                  |          | 12.2                   |     | ns   |
| $t_{RF\Delta}$   | t <sub>R</sub> , t <sub>F</sub> Mismatch         | C <sub>L</sub> = 2000pF                  |          | 0.2                    |     | ns   |
| t <sub>d-1</sub> | Turn-Off Delay Time                              | C <sub>L</sub> = 2000pF                  |          | 22.5                   |     | ns   |
| t <sub>d-2</sub> | Turn-On Delay Time                               | C <sub>L</sub> = 2000pF                  |          | 22.0                   |     | ns   |
| $t_{d\Delta}$    | t <sub>d-1</sub> -t <sub>d-2</sub> Mismatch      | C <sub>L</sub> = 2000pF                  |          | 0.5                    |     | ns   |
| t <sub>d-3</sub> | Three-State Delay Enable                         |                                          |          | 22                     |     | ns   |
| t <sub>d-4</sub> | Three-State Delay Disable                        |                                          |          | 22                     |     | ns   |
| SR+              | V <sub>OUT</sub> + Slew Rate                     | $R_{LOAD} = 6\Omega$                     |          | 800                    |     | V/µs |
| SR-              | V <sub>OUT</sub> - Slew Rate                     | $R_{LOAD} = 6\Omega$                     |          | 800                    |     | V/µs |

intersil FN7349.2 May 14, 2007

2

| PARAMETER        | DESCRIPTION                                      | CONDITION                                     | MIN      | TYP         | MAX | UNIT |
|------------------|--------------------------------------------------|-----------------------------------------------|----------|-------------|-----|------|
| INPUT            | <u>'</u>                                         |                                               | <b>'</b> | "           | '   | Į.   |
| V <sub>IH</sub>  | Logic '1' Input Voltage                          |                                               | 2.0      |             |     | V    |
| I <sub>IH</sub>  | Logic '1' Input Current                          | V <sub>IH</sub> = V <sub>S</sub> +            |          | 0.1         | 10  | μA   |
| V <sub>IL</sub>  | Logic '0' Input Voltage                          |                                               |          |             | 0.8 | V    |
| I <sub>IL</sub>  | Logic '0' Input Current                          | V <sub>IL</sub> = 0V                          |          | 0.1         | 10  | μA   |
| C <sub>IN</sub>  | Input Capacitance                                |                                               |          | 3.5         |     | pF   |
| R <sub>IN</sub>  | Input Resistance                                 |                                               |          | 50          |     | МΩ   |
| OUTPUT           |                                                  |                                               | ,        |             | 1   |      |
| R <sub>OVH</sub> | ON-Resistance V <sub>H</sub> to OUT              | I <sub>OUT</sub> = -500mA                     |          | 0.5         | 1   | Ω    |
| R <sub>OVL</sub> | ON-Resistance V <sub>L</sub> to OUT              | I <sub>OUT</sub> = +500mA                     |          | 0.5         | 1   | Ω    |
| lout             | Output Leakage Current                           | OE = 0V, OUT = V <sub>H</sub> /V <sub>L</sub> |          | 0.1         | 10  | μA   |
| I <sub>PK</sub>  | Peak Output Current                              | Source                                        |          | 1.2         |     | Α    |
|                  | (linear resistive operation)                     | Sink                                          |          | 1.2         |     | Α    |
| I <sub>DC</sub>  | Continuous Output Current                        | Source/Sink                                   | 500      |             |     | mA   |
| POWER SUPPL      | Y                                                |                                               | -        | 1           | 1   | I    |
| Is               | Power Supply Current                             | Inputs = V <sub>S</sub> +                     |          | 1           | 2.5 | mA   |
| V <sub>H</sub>   | Off Leakage at V <sub>H</sub> and V <sub>L</sub> | $V_H$ , $V_L = 0V$                            |          | 4           | 10  | μA   |
| SWITCHING CH     | ARACTERISTICS                                    |                                               | ,        |             | 1   |      |
| t <sub>R</sub>   | Rise Time                                        | C <sub>L</sub> 2000pF                         | 1        | 11          |     | ns   |
| t <sub>F</sub>   | WWW.BDI                                          | C <sub>L</sub> = 2000pl                       | rter     | <b>S</b> 11 |     | ns   |
| $t_{RF\Delta}$   | t <sub>R</sub> , t <sub>F</sub> Mismatch         | C <sub>L</sub> = 2000pF                       |          | 0           |     | ns   |
| t <sub>d-1</sub> | Turn-Off Delay Time                              | C <sub>L</sub> = 2000pF                       |          | 20.5        |     | ns   |
| t <sub>d-2</sub> | Turn-On Delay Time                               | C <sub>L</sub> = 2000pF                       |          | 20.0        |     | ns   |
| $t_{d\Delta}$    | t <sub>d-1</sub> -t <sub>d-2</sub> Mismatch      | C <sub>L</sub> = 2000pF                       |          | 0.5         |     | ns   |
| t <sub>d-3</sub> | Three-State Delay Enable                         |                                               |          | 20          |     | ns   |
| t <sub>d-4</sub> | Three-State Delay Disable                        |                                               |          | 20          |     | ns   |
| SR+              | V <sub>OUT</sub> + Slew Rate                     | $R_{LOAD} = 6\Omega$                          |          | 80          |     | V/µs |
| SR-              | V <sub>OUT</sub> - Slew Rate                     | $R_{LOAD} = 6\Omega$                          |          | 80          |     | V/µs |

# **Typical Performance Curves**



FIGURE 1. INPUT THRESHOLD vs SUPPLY VOLTAGE



FIGURE 2. QUIESCENT SUPPLY CURRENT vs SUPPLY VOLTAGE



FIGURE 3. "ON"-RESISTANCE vs SUPPLY VOLTAGE (VS+)



FIGURE 4. RISE/FALL TIME vs SUPPLY VOLTAGE



FIGURE 5. RISE/FALL TIME vs TEMPERATURE



FIGURE 6. PROPAGATION DELAY vs SUPPLY VOLTAGE

intersil FN7349.2 May 14, 2007

# Typical Performance Curves (Continued)



FIGURE 7. PROPAGATION DELAY vs TEMPERATURE



FIGURE 8. RISE/FALL TIME vs LOAD CAPACITANCE



FIGURE 9. SUPPLY CURRENT vs LOAD CAPACITANCE



FIGURE 10. SUPPLY CURRENT vs FREQUENCY



FIGURE 11. PACKAGE POWER DISSIPATION VS AMBIENT TEMPERATURE



FIGURE 12. PACKAGE POWER DISSIPATION VS AMBIENT TEMPERATURE

intersil FN7349.2 May 14, 2007

**TABLE 1. TRUTH TABLE** 

| OE | IN | OUT            |
|----|----|----------------|
| 0  | 0  | Three-State    |
| 0  | 1  | Three-State    |
| 1  | 0  | V <sub>H</sub> |
| 1  | 1  | VL             |

**TABLE 2. OPERATING VOLTAGE RANGE** 

| PIN                                  | MIN | MAX            |
|--------------------------------------|-----|----------------|
| V <sub>S</sub> - to GND              | -5  | 0              |
| V <sub>S</sub> + to V <sub>S</sub> - | 5   | 18             |
| V <sub>H</sub> to V <sub>L</sub>     | 0   | 12             |
| V <sub>S</sub> + to V <sub>H</sub>   | 0   | 12             |
| V <sub>S</sub> + to GND              | 5   | 12             |
| V <sub>L</sub> to V <sub>S</sub> -   | 0   | 12             |
| Three-State Output                   | VL  | V <sub>H</sub> |



# www.BDTI (FIGURE CONJUNT PLACE OF MINISTER OF MINISTER



FIGURE 14. STANDARD TEST CONFIGURATION

# Pin Descriptions

| PIN | NAME    | FUNCTION                | EQUIVALENT CIRCUIT                                                                                            |
|-----|---------|-------------------------|---------------------------------------------------------------------------------------------------------------|
| 1   | VS+     | Positive Supply Voltage |                                                                                                               |
| 2   | OE      | Output Enable           | INPUT O VS-0  Circuit 1                                                                                       |
| 3   | IN      | Input                   | Reference Circuit 1                                                                                           |
| 4   | GND     | Ground                  |                                                                                                               |
| 5   | VS-     | Negative Supply Voltage |                                                                                                               |
| 6   | VL      | Lower Output Voltage    |                                                                                                               |
| 7   | OUT WWW | BDTIC.com/              | V <sub>S</sub> - V <sub>OUT</sub> V <sub>S</sub> - V <sub>OUT</sub> V <sub>S</sub> - V <sub>U</sub> Circuit 2 |
| 8   | VH      | High Output Voltage     |                                                                                                               |



FIGURE 15. BLOCK DIAGRAM

## Applications Information

## **Product Description**

The EL7158 is a high performance 40MHz pin driver. It contains two analog switches connecting VH and VL to OUT. Depending on the value of the IN pin, one of the two switches will be closed and the other switch open. An output enable (OE) is also supplied which opens both switches simultaneously.

Due to the topology of the EL7158, both the VH and VL pins can be connected to any voltage between the VS+ and VS-pins, but VH must be greater than VL in order to prevent turning on the body diode at the output stage.

## Three-State Operation

When the OE pin is low, the output is three-state (floating). The output voltage is the parasitic capacitance's voltage. It can be any voltage between VH and VL, depending on the previous state. At three-state, the output voltage can be pushed to any voltage between VH and  $V_L$ . The output voltage can't be pushed higher than VH or lower than VL since the body diode at the output stage will turn on.

# Supply Voltage Range and Input Compatibility

The EL7158 is designed for operation on supplies from 5V to 18V (4.5V to 18V maximum). Table 2 shows the specifications for the relationship between the VS+, VS-, VH, VL, and GND pins.

All input pins are compatible with both V and 5V CNOS signals. With a positive supply (V<sub>S</sub>+) of 5V, the EL7158 is also compatible with TTL inputs.

#### Power Supply Bypassing

When using the EL7158, it is very important to use adequate power supply bypassing. The high switching currents developed by the EL7158 necessitate the use of a bypass capacitor between the supplies (V $_{S}+$  and V $_{S}-$ ) and GND pins. It is recommended that a 2.2 $\mu F$  tantalum capacitor be used in parallel with a 0.1 $\mu F$  low-inductance ceramic MLC capacitor. These should be placed as close to the supply pins as possible. It is also recommended that the V $_{H}$  and V $_{L}$  pins have some level of bypassing, especially if the EL7158 is driving highly capacitive loads.

#### **Power Dissipation Calculation**

When switching at high speeds, or driving heavy loads, the EL7158 drive capability is limited by the rise in die temperature brought about by internal power dissipation. For reliable operation die temperature must be kept below T<sub>JMAX</sub> (+125°C). It is necessary to calculate the power dissipation for a given application prior to selecting the package type.

Power dissipation may be calculated:

$$PD = (V_S \times I_S) + (C_{INT} \times V_S^2 \times f) + (C_L \times V_{OUT}^2 \times f)$$
(EQ. 1)

#### where:

 $V_S$  is the total power supply to the EL7158 (from  $V_S$ + to GND)

 $V_{OUT}$  is the swing on the output ( $V_H - V_L$ )

C<sub>I</sub> is the load capacitance

CINT is the internal load capacitance (100pF max)

Is is the quiescent supply current (3mA max)

f is frequency

Having obtained the application's power dissipation, a maximum package thermal coefficient may be determined, to maintain the internal die temperature below T<sub>JMAX</sub>:



T<sub>JMAX</sub> is the maximum junction temperature (+125°C)

T<sub>MAX</sub> is the maximum operating temperature

PD is the power dissipation calculated above

 $\theta_{JA}$  thermal resistance on junction to ambient

 $\theta_{JA}$  is 160°C/W for the SOIC8 package when using a standard JEDEC JESD51-3 single-layer test board. If  $T_{JMAX}$  is greater than +125°C when calculated using Equation 2 , then one of the following actions must be taken:

Reduce  $\theta_{JA}$  the system by designing more heat-sinking into the PCB (as compared to the standard JEDEC JESD51-3)

De-rate the application either by reducing the switching frequency, the capacitive load, or the maximum operating (ambient) temperature (T<sub>MAX</sub>)

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

<u>élantec.</u>

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

intersil FN7349.2 May 14, 2007

# Small Outline Package Family (SO)







# **MDP0027**

## **SMALL OUTLINE PACKAGE FAMILY (SO)**

|        | \     | /\ \ / \ | דחב                       | NOHES                       | om /     | /In                | tor      | C         |       |
|--------|-------|----------|---------------------------|-----------------------------|----------|--------------------|----------|-----------|-------|
| SYMBOL | SO-8  | SO-14    | S <i>0</i> 16<br>(0.150") | SO 16 (0.300 1)<br>(SOL-16) | (SOL-20) | ; O2 4<br>(SOL-24) | (SOL-28) | TOLERANCE | NOTES |
| Α      | 0.068 | 0.068    | 0.068                     | 0.104                       | 0.104    | 0.104              | 0.104    | MAX       | -     |
| A1     | 0.006 | 0.006    | 0.006                     | 0.007                       | 0.007    | 0.007              | 0.007    | ±0.003    | -     |
| A2     | 0.057 | 0.057    | 0.057                     | 0.092                       | 0.092    | 0.092              | 0.092    | ±0.002    | -     |
| b      | 0.017 | 0.017    | 0.017                     | 0.017                       | 0.017    | 0.017              | 0.017    | ±0.003    | -     |
| С      | 0.009 | 0.009    | 0.009                     | 0.011                       | 0.011    | 0.011              | 0.011    | ±0.001    | -     |
| D      | 0.193 | 0.341    | 0.390                     | 0.406                       | 0.504    | 0.606              | 0.704    | ±0.004    | 1, 3  |
| Е      | 0.236 | 0.236    | 0.236                     | 0.406                       | 0.406    | 0.406              | 0.406    | ±0.008    | -     |
| E1     | 0.154 | 0.154    | 0.154                     | 0.295                       | 0.295    | 0.295              | 0.295    | ±0.004    | 2, 3  |
| е      | 0.050 | 0.050    | 0.050                     | 0.050                       | 0.050    | 0.050              | 0.050    | Basic     | -     |
| L      | 0.025 | 0.025    | 0.025                     | 0.030                       | 0.030    | 0.030              | 0.030    | ±0.009    | -     |
| L1     | 0.041 | 0.041    | 0.041                     | 0.056                       | 0.056    | 0.056              | 0.056    | Basic     | -     |
| h      | 0.013 | 0.013    | 0.013                     | 0.020                       | 0.020    | 0.020              | 0.020    | Reference | -     |
| N      | 8     | 14       | 16                        | 16                          | 20       | 24                 | 28       | Reference | -     |

NOTES:

Rev. M 2/07

- 1. Plastic or metal protrusions of 0.006" maximum per side are not included.
- 2. Plastic interlead protrusions of 0.010" maximum per side are not included.
- 3. Dimensions "D" and "E1" are measured at Datum Plane "H".
- 4. Dimensioning and tolerancing per ASME Y14.5M-1994

intersil