

# Micro PMU with 1.2 A Buck, Two 300 mA LDOs Supervisory, Watchdog and Manual Reset

**Preliminary Technical Data** 

**ADP5041** 

#### **FEATURES**

Input voltage range: 2.3 V to 5.5 V
One 1.2 A buck regulator
Two 300 mA LDOs
20-lead, 4 mm × 4 mm LFCSP package
Overcurrent and thermal protection

Soft start
Undervoltage lockout

Open drain processor reset with externally adjustable threshold monitoring

Guaranteed reset output valid to  $V_{AVIN} = 1 V$ 

Manual reset input
Watchdog refresh input

**Buck key specifications** 

Output voltage range 0.8 V to 3.8 V

Current mode topology for excellent transient response

3 MHz operating frequency

Peak Efficiency up to 96%

Uses tiny multilayer inductors and capacitors
Mode pin selects forced PWM or auto PWM/PSM modes

100% duty cycle low dropout mode

**LDOs key specifications** 

Output Voltage Range 0.8 V to 5.2 V Low input supply voltage from 1.7 V to 5.5 V Stable with 2.2 µF ceramic output capacitors High PSRR, 60 dB PSRR up to 1 kHz/10 kHz Low output noise Low dropout voltage

-40°C to +125°C junction temperature range

#### **GENERAL DESCRIPTION**

The ADP5041 combines one high performance buck regulator and two low dropout regulators (LDO) in a small 20-lead LFCSP to meet demanding performance and board space requirements.

The high switching frequency of the buck regulator enables use of tiny multilayer external components and minimizes board space.

When the MODE pin is set to logic high, the buck regulator operates in forced PWM mode. When the MODE pin is set to logic low, the buck regulator operates in PWM mode when the load is around the nominal value. When the load current falls below a predefined threshold the regulator operates in power save mode (PSM) improving the light-load efficiency.

The low quiescent current, low dropout voltage, and wide input

#### HIGH LEVEL BLOCK DIAGRAM



Figure 1.

voltage range of the ADP5041 LDOs extend the battery life of portable devices. The ADP5041 LDOs maintain a power supply rejection greater than 60 dB for frequencies as high as 10 kHz while operating with a low headroom voltage.

Each regulator in ADP5041 is activated by a high level on the respective enable pin. The regulators' output voltages and the reset threshold are programmed though external resistor dividers to address a variety of applications. The ADP5041 contains supervisory circuits that monitor power supply voltage levels and code execution integrity in microprocessor-based systems. They also provide power-on reset signals. An on-chip watchdog timer can reset the microprocessor if it fails to strobe within a preset timeout period.

# **Preliminary Technical Data**

# **ADP5041**

# **TABLE OF CONTENTS**

| Features                                                 |
|----------------------------------------------------------|
| High Level Block Diagram1                                |
| General Description1                                     |
| Revision History                                         |
| Specifications                                           |
| General Specification                                    |
| Supervisory Specification                                |
| Buck Specifications4                                     |
| LDO1, LDO2 Specifications5                               |
| Input and Output Capacitor, Recommended Specifications 6 |
| Absolute Maximum Ratings                                 |
| Thermal Resistance                                       |
| ESD Caution                                              |
| Pin Configuration and Function Descriptions8             |
| Typical Performance Characteristics                      |
| Theory of Operation 18                                   |

| Power Management Unit                    | 18 |
|------------------------------------------|----|
| Buck Section                             | 19 |
| LDO Section                              | 20 |
| Supervisory Section                      | 20 |
| Applications Information                 | 23 |
| Buck External Component Selection        | 23 |
| LDO EXTERNAL COMPONENT Selection         | 24 |
| Supervisory Section                      | 25 |
| Power Dissipation/Thermal Considerations | 26 |
| PCB Layout Guidelines                    | 28 |
| Suggested Layout                         | 29 |
| Bill of Materials                        | 29 |
| Application Diagram                      | 30 |
| Factory Programmable Options             | 31 |
| Outline Dimensions                       | 32 |
| 0.1.1.0.11                               |    |

# **SPECIFICATIONS**

# **GENERAL SPECIFICATION**

AVIN, VIN1 = 2.3V to 5.5V; AVIN, VIN1  $\geq$  VIN2, VIN3; VIN2, VIN3 = 1.7 V to 5.5 V,  $T_J = -40^{\circ}$ C to  $+125^{\circ}$ C for minimum/maximum specifications, and  $T_A = 25^{\circ}$ C for typical specifications, unless otherwise noted.

Table 1.

| Parameter                                  | Symbol                   | Description                                           | Min  | Тур  | Max   | Unit |
|--------------------------------------------|--------------------------|-------------------------------------------------------|------|------|-------|------|
| AVIN UNDERVOLTAGE LOCKOUT                  | UVLO <sub>AVIN</sub>     |                                                       |      |      |       |      |
| Input Voltage Rising                       | UVLO <sub>AVINRISE</sub> |                                                       |      |      |       |      |
| Option 0                                   |                          |                                                       |      |      | 2.275 | V    |
| Option 1                                   |                          |                                                       |      |      | 3.9   | V    |
| Input Voltage Falling                      | UVLOavinfall             |                                                       |      |      |       |      |
| Option 0                                   |                          |                                                       | 1.95 |      |       | V    |
| Option 1                                   |                          |                                                       | 3.1  |      |       | V    |
| SHUTDOWN CURRENT                           | I <sub>GND-SD</sub>      | ENx = GND                                             |      | 0.1  | 2     | μΑ   |
| Thermal Shutdown Threshold                 | TS <sub>SD</sub>         | T <sub>J</sub> rising                                 |      | 150  |       | °C   |
| Thermal Shutdown Hysteresis                | TS <sub>SD-HYS</sub>     |                                                       |      | 20   |       | °C   |
| START-UP TIME <sup>1</sup>                 |                          |                                                       |      |      |       |      |
| BUCK                                       | t <sub>START1</sub>      |                                                       |      | 250  |       | μs   |
| LDO1, LDO2                                 | t <sub>START2</sub>      | VOUT2, VOUT3 = 3.3 V                                  |      | 85   |       | μs   |
| ENx, WDI, MODE, MR INPUTS                  |                          |                                                       |      |      |       |      |
| Input Logic High                           | V <sub>IH</sub>          | $2.5 \text{ V} \leq \text{AVIN} \leq 5.5 \text{ V}$   | 1.2  |      |       | V    |
| Input Logic Low                            | V <sub>IL</sub>          | $2.5 \text{ V} \leq \text{AVIN} \leq 5.5 \text{ V}$   |      |      | 0.4   | V    |
| Input Leakage Current                      | V <sub>I-LEAKAGE</sub>   | ENx = AVIN or GND                                     |      | 0.05 | 1     | μΑ   |
| OPEN-DRAIN OUTPUT                          |                          |                                                       |      |      |       |      |
| nRSTO Output Voltage                       | V <sub>OL1V</sub>        | AVIN $\geq 1.0 \text{ V, I}_{SINK} = 50 \mu\text{A}$  |      |      | 0.3   | V    |
|                                            | V <sub>OL1V2</sub>       | AVIN $\geq 1.2 \text{ V, I}_{SINK} = 100 \mu\text{A}$ |      |      | 0.3   | V    |
|                                            | V <sub>OL2V7</sub>       | $AVIN \ge 2.7 \text{ V, } I_{SINK} = 1.2 \text{ mA}$  |      |      | 0.3   | V    |
|                                            | V <sub>OL4V5</sub>       | AVIN $\geq$ 4.5 V, I <sub>SINK</sub> = 3.2 mA         |      |      | 0.4   | V    |
| Open-Drain Reset Output Leakage<br>Current |                          | AVIN = 5.5 V                                          |      |      | 1     | μΑ   |

# **SUPERVISORY SPECIFICATION**

AVIN, VIN1 = 2.3 V to 5.5 V;  $T_J$  = -40°C to +125°C for minimum/maximum specifications, and  $T_A$  = 25°C for typical specifications unless otherwise noted.

Table 2.

| Parameter                                 | Min   | Тур   | Max   | Unit | Test Conditions/Comments             |
|-------------------------------------------|-------|-------|-------|------|--------------------------------------|
| SUPPLY                                    |       |       |       |      |                                      |
| Supply Current (Supervisory Circuit Only) |       | 45    | 55    | μΑ   | AVIN = VIN1 = EN1 = EN2 = EN3 = 5.5V |
|                                           |       | 43    | 52    | μΑ   | AVIN = VIN1 = EN1 = EN2 = EN3 = 3.6V |
| THRESHOLD VOLTAGE                         | 0.495 | 0.500 | 0.505 | V    |                                      |
| RESET TIMEOUT PERIOD                      |       |       |       |      |                                      |
| ADP5041B                                  | 24    | 30    | 36    | ms   |                                      |
| ADP5041C                                  | 160   | 200   | 240   | ms   |                                      |
| V <sub>CC</sub> TO RESET DELAY            |       | 80    |       | μs   | VIN falling at 1 mV/μs               |
| WATCHDOG INPUT                            |       |       |       |      |                                      |
| Watchdog Timeout Period                   |       |       |       |      |                                      |
| ADP5041xX                                 | 81.6  | 102   | 122.4 | ms   |                                      |
| ADP5041xY                                 | 1.28  | 1.6   | 1.92  | sec  |                                      |

| Parameter                  | Min | Тур | Max | Unit | Test Conditions/Comments                         |
|----------------------------|-----|-----|-----|------|--------------------------------------------------|
| WDI Pulse Width            | 80  |     |     | ns   | $V_{IL} = 0.4 \text{ V}, V_{IH} = 1.2 \text{ V}$ |
| WDI Input Threshold        | 0.4 |     | 1.2 | V    |                                                  |
| WDI Input Current (Source) | 8   | 15  | 20  | μΑ   | $V_{WDI} = V_{CC}$ , time average                |
| WDI Input Current (Sink)   | -30 | -25 | -15 | μΑ   | V <sub>WDI</sub> = 0, time average               |
| MANUAL RESET INPUT         |     |     |     |      |                                                  |
| MR Input Pulse Width       | 1   |     |     | μs   |                                                  |
| MR Glitch Rejection        |     | 220 |     | ns   |                                                  |
| MR Pull-Up Resistance      | 25  | 52  | 90  | kΩ   |                                                  |
| MR to Reset Delay          |     | 280 |     | ns   | $V_{CC} = 5 V$                                   |

<sup>&</sup>lt;sup>1</sup> Start-up time is defined as the time from EN1 = EN2 = EN3 from 0 V to V<sub>AVIN</sub> to VOUT1, VOUT2, and VOUT3 reaching 90% of their nominal level. Start-up times are shorter for individual channels if another channel is already enabled. See the Typical Performance Characteristics section for more information.

## **BUCK SPECIFICATIONS**

AVIN, VIN1 = 2.3V to 5.5 V;  $V_{OUT1}$  = 1.8 V; L = 1  $\mu$ H;  $C_{IN}$  = 10  $\mu$ F;  $C_{OUT}$  = 10  $\mu$ F;  $T_J$ = -40°C to +125°C for minimum/maximum specifications, and  $T_A$  = 25°C for typical specifications, unless otherwise noted. 1

Table 3.

| Parameter                                   | Symbol                                                      | Test Conditions/Comments                                                      | Min   | Тур   | Max   | Unit |
|---------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------------------------|-------|-------|-------|------|
| INPUT CHARACTERISTICS                       |                                                             |                                                                               |       |       |       |      |
| Input Voltage Range                         | VIN1                                                        |                                                                               | 2.3   |       | 5.5   | V    |
| OUTPUT CHARACTERISTICS                      |                                                             |                                                                               |       |       |       |      |
| Output Voltage Accuracy                     | V <sub>OUT1</sub>                                           | PWM mode, $I_{LOAD} = 0$ mA to 1200 mA                                        | -3    |       | +3    | %    |
| Line Regulation                             | $(\Delta V_{OUT1}/V_{OUT1})/\Delta V_{IN1}$                 | PWM mode                                                                      |       | -0.05 |       | %/V  |
| Load Regulation                             | (ΔV <sub>OUT1</sub> /V <sub>OUT1</sub> )/ΔI <sub>OUT1</sub> | I <sub>LOAD</sub> = mA to 1200 mA, PWM mode                                   |       | -0.1  |       | %/A  |
| VOLTAGE FEEDBACK                            | $V_{\text{FB1}}$                                            |                                                                               | 0.485 | 0.5   | 0,515 | V    |
| PWM TO POWER SAVE MODE CURRENT<br>THRESHOLD | lpsm_L                                                      |                                                                               |       | 100   |       | mA   |
| INPUT CURRENT CHARACTERISTICS               |                                                             | MODE = ground                                                                 |       |       |       |      |
| DC Operating Current                        | Inoload                                                     | I <sub>LOAD</sub> = 0 mA, device not switching, all other channels disabled   |       | 21    | 35    | μΑ   |
| Shutdown Current                            | I <sub>SHTD</sub>                                           | $EN1 = 0 \text{ V}, T_A = T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ |       | 0.2   | 1.0   | μΑ   |
| SW CHARACTERISTICS                          |                                                             |                                                                               |       |       |       |      |
| SW On Resistance                            | R <sub>PFET</sub>                                           | PFET, AVIN = VIN1 = 3.6 V                                                     |       | 180   | 240   | mΩ   |
|                                             |                                                             | PFET, AVIN = VIN1 = 5 V                                                       |       | 140   | 190   | mΩ   |
|                                             | R <sub>NFET</sub>                                           | NFET, AVIN = VIN1 = 3.6 V                                                     |       | 170   | 235   | mΩ   |
|                                             |                                                             | NFET, AVIN = VIN1 = 5 V                                                       |       | 150   | 210   | mΩ   |
| Current Limit                               | I <sub>LIMIT</sub>                                          | PFET switch peak current limit                                                | 1600  | 1950  | 2300  | mA   |
| ACTIVE PULL-DOWN                            |                                                             | EN1 = 0 V                                                                     |       | 85    |       | Ω    |
| OSCILLATOR FREQUENCY                        | Fosc                                                        |                                                                               | 2.5   | 3.0   | 3.5   | MHz  |

 $<sup>^1\,</sup>AII\,limits\,at\,temperature\,extremes\,are\,guaranteed\,via\,correlation\,using\,standard\,statistical\,quality\,control\,(SQC).$ 

# LDO1, LDO2 SPECIFICATIONS

 $V_{IN2}$ ,  $V_{IN3}$  = ( $V_{OUT2}$ ,  $V_{OUT3}$  + 0.5 V) or 1.7 V (whichever is greater) to 5.5V; AVIN, VIN1  $\geq$  VIN2, VIN3;  $C_{IN}$  = 1  $\mu$ F,  $C_{OUT}$  = 2.2  $\mu$ F;  $T_{J}$ = -40°C to +125°C for minimum/maximum specifications and  $T_{A}$  = 25°C for typical specifications, unless otherwise noted. <sup>1</sup>

Table 4.

| Parameter                         | Symbol                                                                                                                     | Conditions                                                                                                                                  | Min   | Тур   | Max    | Unit   |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|--------|--------|
| INPUT VOLTAGE RANGE               | V <sub>IN2</sub> , V <sub>IN3</sub>                                                                                        | $T_{J} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                                                                      | 1.7   |       | 5.5    | V      |
| OPERATING SUPPLY CURRENT          |                                                                                                                            |                                                                                                                                             |       |       |        |        |
| Bias Current per LDO <sup>2</sup> | I <sub>VIN2BIAS</sub> / I <sub>VIN3BIAS</sub>                                                                              | $I_{OUT3} = I_{OUT4} = 0 \mu A$                                                                                                             |       | 10    | 30     | μΑ     |
|                                   |                                                                                                                            | I <sub>OUT2</sub> = I <sub>OUT3</sub> = 10 mA                                                                                               |       | 60    | 100    | μΑ     |
|                                   |                                                                                                                            | $I_{OUT2} = I_{OUT3} = 300 \text{ mA}$                                                                                                      |       | 165   | 245    | μΑ     |
| Total System Input Current        | I <sub>IN</sub>                                                                                                            | Includes all current into AVIN, VIN1, VIN2 and VIN3                                                                                         |       |       |        |        |
| LDO1 or LDO2 Only                 |                                                                                                                            | $I_{OUT2} = I_{OUT3} = 0 \mu A$ , all other channels disabled                                                                               |       | 53    |        | μΑ     |
| LDO1 and LDO2 Only                |                                                                                                                            | $I_{OUT2} = I_{OUT3} = 0 \mu A$ , buck disabled                                                                                             |       | 74    |        | μΑ     |
| OUTPUT VOLTAGE ACCURACY           | V <sub>OUT2</sub> , V <sub>OUT3</sub>                                                                                      |                                                                                                                                             |       |       |        |        |
|                                   |                                                                                                                            | 100 $\mu$ A < $I_{OUT2}$ < 300 mA, 100 $\mu$ A < $I_{OUT3}$ < 300 mA<br>VIN2 = (VOUT2 + 0.5 V) to 5.5 V,<br>VIN3 = (VOUT3 + 0.5 V) to 5.5 V | -3    |       | +3     | %      |
| REFERENCE VOLTAGE                 | $V_{FB2,3}$                                                                                                                |                                                                                                                                             | 0.485 | 0.500 | 0.515  | V      |
| REGULATION                        |                                                                                                                            |                                                                                                                                             |       |       |        |        |
| Line Regulation                   | (ΔV <sub>OUT2</sub> /V <sub>OUT2</sub> )/ΔV <sub>IN2</sub><br>(ΔV <sub>OUT3</sub> /V <sub>OUT3</sub> )/ΔV <sub>IN3</sub>   | VIN2, VIN3 = (VOUT2, VOUT3 + 0.5 V)<br>to 5.5 V                                                                                             | -0.03 |       | +0.03  | %/V    |
|                                   |                                                                                                                            | louт2, louт3 = 1 mA                                                                                                                         |       |       |        |        |
| Load Regulation <sup>3</sup>      | (ΔV <sub>OUT2</sub> /V <sub>OUT2</sub> )/ΔI <sub>OUT2</sub><br>(ΔV <sub>OUT3</sub> /V <sub>OUT3</sub> )/ΔI <sub>OUT3</sub> | I <sub>OUT2</sub> , I <sub>OUT3</sub> = 1 mA to 300 mA                                                                                      |       | 0.002 | 0.0075 | %/mA   |
| DROPOUT VOLTAGE <sup>4</sup>      | V <sub>DROPOUT</sub>                                                                                                       |                                                                                                                                             |       |       |        |        |
|                                   |                                                                                                                            | $V_{OUT2} = V_{OUT3} = 5.0 \text{ V}, I_{OUT2} = I_{OUT3} = 300 \text{ mA}$                                                                 |       | 72    |        | mV     |
|                                   |                                                                                                                            | $V_{OUT2} = V_{OUT3} = 3.3 \text{ V, } I_{OUT2} = I_{OUT3} = 300 \text{ mA}$                                                                |       | 86    | 140    | mV     |
|                                   |                                                                                                                            | $V_{OUT2} = V_{OUT3} = 2.5 \text{ V, } I_{OUT2} = I_{OUT3} = 300 \text{ mA}$                                                                |       | 107   |        | mV     |
|                                   |                                                                                                                            | $V_{OUT2} = V_{OUT3} = 1.8 \text{ V}, I_{OUT2} = I_{OUT3} = 300 \text{ mA}$                                                                 |       | 180   |        | mV     |
| ACTIVE PULL-DOWN                  | R <sub>PDLDO</sub>                                                                                                         | EN2/EN3 = 0 V                                                                                                                               |       | 600   |        | Ω      |
| CURRENT-LIMIT THRESHOLD⁵          | I <sub>LIMIT</sub>                                                                                                         | T <sub>J</sub> = -40°C to +125°C                                                                                                            | 335   | 470   |        | mA     |
| OUTPUT NOISE                      | OUT <sub>LDO2NOISE</sub>                                                                                                   | 10 Hz to 100 kHz, VIN3 = 5 V, VOUT3 = 3.3 V                                                                                                 |       | 123   |        | μV rm: |
|                                   |                                                                                                                            | 10 Hz to 100 kHz, VIN3 = 5 V, VOUT3 = 2.8 V                                                                                                 |       | 110   |        | μV rms |
|                                   |                                                                                                                            | 10 Hz to 100 kHz, VIN3 = 5 V, VOUT3 = 1.5 V                                                                                                 |       | 59    |        | μV rm: |
|                                   | OUT <sub>LDO1NOISE</sub>                                                                                                   | 10 Hz to 100 kHz, VIN2 = 5 V, VOUT2 = 3.3 V                                                                                                 |       | 140   |        | μV rm: |
|                                   |                                                                                                                            | 10 Hz to 100 kHz, VIN2 = 5 V, VOUT2 = 2.8 V                                                                                                 |       | 129   |        | μV rm: |
|                                   |                                                                                                                            | 10 Hz to 100 kHz, VIN2 = 5 V, VOUT2 = 1.5 V                                                                                                 |       | 66    |        | μV rm: |
| POWER SUPPLY REJECTION RATIO      | PSRR                                                                                                                       | 1 kHz, VIN2, VIN3 = 3.3 V, VOUT2, VOUT3 = 2.8 V, $I_{OUT}$ = 100 mA                                                                         |       | 66    |        | dB     |
|                                   |                                                                                                                            | $100 \text{ kHz}$ , VIN2, VIN3 = 3.3 V, VOUT2, VOUT3 = 2.8 V, $I_{\text{OUT}} = 100 \text{ mA}$                                             |       | 57    |        | dB     |
|                                   |                                                                                                                            | 1 MHz, VIN2, VIN3 = 3.3 V, VOUT2, VOUT3 = 2.8 V, I <sub>OUT</sub> = 100 mA                                                                  |       | 60    |        | dB     |

<sup>&</sup>lt;sup>1</sup> All limits at temperature extremes are guaranteed via correlation using standard statistical quality control (SQC).

<sup>&</sup>lt;sup>2</sup> This is the input current into VIN2/VIN3, which is not delivered to the output load.

<sup>&</sup>lt;sup>3</sup> Based on an end-point calculation using 1 mA and 300 mA loads.

<sup>&</sup>lt;sup>4</sup> Dropout voltage is defined as the input-to-output voltage differential when the input voltage is set to the nominal output voltage. This applies only for output voltages above 1.7 V.

<sup>&</sup>lt;sup>5</sup> Current-limit threshold is defined as the current at which the output voltage drops to 90% of the specified typical value. For example, the current limit for a 3.0 V output voltage is defined as the current that causes the output voltage to drop to 90% of 3.0 V, or 2.7 V.

# INPUT AND OUTPUT CAPACITOR, RECOMMENDED SPECIFICATIONS

### Table 5.

| Parameter                                              | Symbol             | Conditions                                           | Min   | Тур | Max | Unit |
|--------------------------------------------------------|--------------------|------------------------------------------------------|-------|-----|-----|------|
| INPUT CAPACITANCE (BUCK) <sup>1</sup>                  | C <sub>MIN1</sub>  | $T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 4.7   |     | 40  | μF   |
| OUTPUT CAPACITANCE (BUCK) <sup>2</sup>                 | C <sub>MIN2</sub>  | $T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 7     |     | 40  | μF   |
| INPUT AND OUTPUT CAPACITANCE <sup>3</sup> (LDO1, LDO2) | C <sub>MIN34</sub> | $T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 0.70  |     |     | μF   |
| CAPACITOR ESR                                          | R <sub>ESR</sub>   | $T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 0.001 |     | 1   | Ω    |

<sup>&</sup>lt;sup>1</sup> The minimum input capacitance should be greater than 4.7 μF over the full range of operating conditions. The full range of operating conditions in the application must be considered during device selection to ensure that the minimum capacitance specification is met. X7R and X5R type capacitors are recommended, Y5V and Z5U capacitors are not recommended for use with the Buck.

<sup>&</sup>lt;sup>2</sup> The minimum output capacitance should be greater than 7 μF over the full range of operating conditions. The full range of operating conditions in the application must be considered during device selection to ensure that the minimum capacitance specification is met. X7R and X5R type capacitors are recommended, Y5V and Z5U capacitors are not recommended for use with the Buck.

<sup>&</sup>lt;sup>3</sup> The minimum input and output capacitance should be greater than 0.70 μF over the full range of operating conditions. The full range of operating conditions in the application must be considered during device selection to ensure that the minimum capacitance specification is met. X7R and X5R type capacitors are recommended, Y5V and Z5U capacitors are not recommended for use with LDOs.

# **ABSOLUTE MAXIMUM RATINGS**

Table 6.

| Parameter                                                                                | Rating                   |
|------------------------------------------------------------------------------------------|--------------------------|
| AVIN to AGND                                                                             | -0.3 V to +6 V           |
| VIN1 to AVIN                                                                             | -0.3 V to +0.3 V         |
| PGND to AGDN                                                                             | −0.3 V to +0.3 V         |
| VIN2, VIN3, VOUTx, ENx, MODE, $\overline{\text{MR}}$ , WDI, nRSTO, FBx, VTHR, SW to AGND | -0.3 V to (AVIN + 0.3 V) |
| SW to PGND                                                                               | -0.3 V to (VIN1 + 0.3 V) |
| Storage Temperature Range                                                                | −65°C to +150°C          |
| Operating Junction Temperature Range                                                     | −40°C to +125°C          |
| Soldering Conditions                                                                     | JEDEC J-STD-020          |
| ESD Human Body Model                                                                     | 3000 V                   |
| ESD Charged Device Model                                                                 | 1500 V                   |
| ESD Machine Model                                                                        | 200 V                    |

Stresses above those listed under absolute maximum ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL RESISTANCE

 $\theta_{JA}$  is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

**Table 7. Thermal Resistance** 

| Package Type                | θја | <b>Ө</b> лс | Unit |
|-----------------------------|-----|-------------|------|
| 20-Lead, 0.5 mm pitch LFCSP | 38  | 4.2         | °C/W |

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



# NOTE THE EXPOSED PAD MUST BE SOLDERED TO THE GROUND PLANE

Figure 2. Pin Configuration—View from Top of the Die

**Table 8. Preliminary Pin Function Descriptions** 

| Pin No. | Mnemonic | Description                                                                                                                                                               |
|---------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | FB3      | LDO2 Feedback Input                                                                                                                                                       |
| 2       | VOUT3    | LDO2 Output Voltage                                                                                                                                                       |
| 3       | VIN3     | LDO2 Input Supply (1.7V to 5.5V)                                                                                                                                          |
| 4       | EN3      | EN3 = HIGH: Turn LDO2. EN3 = LOW: Turn off LDO2.                                                                                                                          |
| 5       | nRSTO    | Open-Drain reset output, active low                                                                                                                                       |
| 6       | AVIN     | Housekeeping and Supervisory Input Supply (2.3V to 5.5V)                                                                                                                  |
| 7       | VIN1     | BUCK Input Supply (2.3V to 5.5V)                                                                                                                                          |
| 8       | SW       | BUCK switching Node                                                                                                                                                       |
| 9       | PGND     | Dedicated Power Ground for BUCK regulator                                                                                                                                 |
| 10      | EN1      | EN1 = HIGH: Turn BUCK. EN1 = LOW: Turn off BUCK.                                                                                                                          |
| 11      | VOUT1    | BUCK Output Sensing Node                                                                                                                                                  |
| 12      | FB1      | BUCK Feedback Input                                                                                                                                                       |
| 13      | VIN2     | LDO1 Input Supply (1.7V to 5.5V)                                                                                                                                          |
| 14      | VOUT2    | LDO1 Output Voltage                                                                                                                                                       |
| 15      | FB2      | LDO1 Feedback Input                                                                                                                                                       |
| 16      | EN2      | EN2 = HIGH: Turn LDO1. EN2 = LOW: Turn off LDO1.                                                                                                                          |
| 17      | MODE     | HIGH: The Buck regulator operates in fixed PWM mode. MODE = LOW: The Buck regulator operates in power saving mode (PSM) at light load and in constant PWM at higher load. |
| 18      | VTHR     | Reset Threshold Programming                                                                                                                                               |
| 19      | WDI      | Watchdog Refresh input from processor. If WDI is in HiZ, Watchdog is disabled                                                                                             |
| 20      | MR       | Manual Reset Input, active low                                                                                                                                            |
| TP      | AGND     | Analog Ground (TP = Exposed Pad). Exposed pad must be connected to system Ground Plane                                                                                    |

# TYPICAL PERFORMANCE CHARACTERISTICS

 $VIN1 = VIN2 = VIN3 = AVIN = 5.0 \text{ V}, T_A = 25^{\circ}\text{C}, \text{ unless otherwise noted.}$ 



Figure 3. 3-Channel Start-Up Waveforms



Figure 4. System Quiescent Current (Sum of All the Input Currents) vs. Input Voltage, VOUT1 = 1.8 V, VOUT2 = VOUT3 = 3.3 V



Figure 5. Buck Startup, VOUT1 = 1.8 V,  $I_{OUT1} = 20 \text{ mA}$ 



Figure 6. Buck Startup, VOUT1 = 3.3 V,  $I_{OUT2} = 20 \text{ mA}$ 



Figure 7. Buck Load Regulation Across Temperature, VOUT1 = 3.3 V, Auto Mode



Figure 8. Buck Load Regulation Across Temperature, VOUT1 = 1.8 V, Auto Mode



Figure 9. Buck Load Regulation Across Temperature, VOUT1 = 1.8 V, PWM Mode



Figure 10. Buck Load Regulation Across Input Voltage, VOUT1 =  $1.8\,V$ , PWM Mode



Figure 11. Buck Efficiency vs. Load Current, Across Input Voltage, VOUT1 = 3.3 V, Auto Mode



Figure 12. Buck Efficiency vs. Load Current, Across Input Voltage, VOUT1 = 3.3 V, PWM Mode



Figure 13. Buck Efficiency vs. Load Current, Across Input Voltage, VOUT1 = 1.8 V, Auto Mode



Figure 14. Buck Efficiency vs. Load Current, Across Input Voltage, VOUT1 = 1.8 V, PWM Mode



Figure 15. Buck Efficiency vs. Load Current, Across Temperature, VOUT1 = 1.8 V, PWM Mode



Figure 16. Buck Efficiency vs. Load Current, Across Temperature, VOUT1 = 3.3 V, Auto Mode



Figure 17. Buck Efficiency vs. Load Current, Across Temperature, VOUT1 = 1.8 V, Auto Mode



Figure 18. Buck DC Current Capability vs. Input Voltage, VOUT1 = 1.8 V



Figure 19. Buck Switching Frequency vs. Output Current, Across Temperature, VOUT1 = 1.8 V, PWM Mode



Figure 20. Typical Waveforms, VOUT1 = 3.3 V, I<sub>OUT1</sub> = 30 mA, Auto Mode



Figure 21. Typical Waveforms, VOUT1 = 1.8 V, IOUT1 = 30 mA, Auto Mode



Figure 22. Typical Waveforms, VOUT1 = 1.8 V, IOUT1 = 30 mA, PWM Mode



Figure 23. Typical Waveforms, VOUT1 = 3.3 V, IOUT1 = 30 mA, PWM Mode



Figure 24. Buck Response to Line Transient, Input Voltage from 4.5 V to 5.0 V, VOUT1 = 3.3 V, PWM Mode



Figure 25. Buck Response to Line Transient,  $V_{IN}$  = 4.5 V to 5.0 V, VOUT1 = 1.8 V, PWM Mode



Figure 26. Buck Response to Load Transient, IOUT1 from 1 mA to 50 mA, VOUT1 = 3.3 V, Auto Mode



Figure 27. Buck Response to Load Transient, IOUT1 from 1 mA to 50 mA, VOUT1 = 1.8 V, Auto Mode



Figure 28. Buck Response to Load Transient, IOUT1 from 20 mA to 140 mA, VOUT1 = 3.3 V, Auto Mode



Figure 29. Buck Response to Load Transient, IOUT1 from 20 mA to 180 mA, VOUT1 = 1.8 V, PWM Mode



Figure 30. LDO1 Startup, VOUT2=1.5 V, IOUT2 = 5 mA



Figure 31. LDO2 Startup, VOUT3=3.3 V, IOUT3 = 5 mA



Figure 32. LDO1 Load Regulation Across Input Voltage, VOUT2 = 1.5 V



Figure 33. LDO1 Load Regulation Across Temperature, VIN2 = 3.3 V, VOUT2 = 1.5 V



Figure 34. LDO1 Line Regulation Across Output Load, VOUT2 = 1.5 V



Figure 35. LDO2 Load Regulation Across Input Voltage, VOUT3 = 3.3 V



Figure 36. LDO2 Load Regulation Across Temperature, VIN3 = 3.6 V, VOUT3 = 3.3 V



Figure 37. LDO2 Line Regulation Across Output Load, VOUT3 = 3.3 V



Figure 38. LDO2 Ground Current vs. Output Load, VOUT3 = 2.8 V



Figure 39. LDO2 Ground Current vs. Input Voltage, Across Output Load, VOUT3 = 2.8 V



Figure 40. LDO2 Response to Load Transient, IOUT3 from 1 mA to 80 mA, VOUT3 = 3.3 V



Figure 41. LDO1 Response to Load Transient, IOUT2 from 1 mA to 80 mA, VOUT2 = 1.5 V



Figure 42. LDO2 Response to Line Transient, Input Voltage from 4.5 V to 5.5 V, VOUT3 = 3.3 V



Figure 43. LDO1 Line Transient VIN2 = 4.5 V to 5.5 V, VOUT2 = 1.5 V



Figure 44. LDO1, LDO2 Output Current Capability vs. Input Voltage



Figure 45. LDO1 Output Noise vs. Load Current, Across Input and Output Voltage



Figure 46. LDO2 Output Noise vs. Load Current, Across Input and Output Voltage



Figure 47. LDO1 Noise Spectrum Across Output Voltage, VIN = VOUT + 0.3 V



Figure 48. LDO2 Noise Spectrum Across Output Voltage, VIN = VOUT+0.3V



Figure 49. LDO1 vs. LDO2 Noise spectrum



Figure 50. LDO2 PSRR Across Output Load, VIN3 = 3.3 V, VOUT3 = 2.8 V



Figure 51. LDO2 PSRR Across Output Load, VIN3 = 3.1 V, VOUT3 = 2.8 V



Figure 52. LDO2 PSRR Across Output Load, VIN3 = 5 V, VOUT3 = 3.3 V



Figure 53. LDO2 PSRR Across Output Load, VIN3 = 3.6 V, VOUT3 = 3.3 V



Figure 54. LDO1 PSRR Across Output Load, VIN2 = 5.0 V, VOUT2 = 1.5 V



Figure 55. LDO1 PSRR Across Output Load, VIN2 = 1.8 V, VOUT2 = 1.5 V

# THEORY OF OPERATION



Figure 56. Functional Block Diagram

#### **POWER MANAGEMENT UNIT**

The ADP5041 is a micro power management unit (micro PMU) combing one step-down (buck) dc-to-dc regulator, two low dropout linear regulators (LDOs), and a supervisory circuit, with watchdog, for processor control. The high switching frequency and tiny 20-pin LFCSP package allow for a small power management solution.

The regulators are activated by a logic level high applied to the respective EN pin. The EN1 controls the buck regulator, the EN2 controls LDO1, and the EN3 controls LDO2. Other features available in this device are the mode pin to control the buck switching operation and a push-button reset input.

Regulator output voltages and reset threshold are set through external resistor dividers.

When a regulator is turned on, the output voltage ramp is controlled through a soft start circuit to avoid a large inrush current due to the discharged output capacitors. The buck regulator can operate in forced PWM mode if the MODE pin is at a logic high level. In forced PWM mode, the switching frequency of the buck is always constant and does not change with the load current. If the MODE pin is at a logic low level, the switching regulator operates in auto PWM/PSM mode. In this mode, the regulator operates at fixed PWM frequency when the load current is above the power saving current threshold. When the load current falls below the power saving current threshold, the regulator enters power saving mode, where the switching occurs in bursts. The burst repetition rate is a function of the current load and the output capacitor value. This operating mode reduces the switching and quiescent current losses.

#### **Thermal Protection**

In the event that the junction temperature rises above 150°C, the thermal shutdown circuit turns off the buck and the LDOs. Extreme junction temperatures can be the result of high current operation, poor circuit board design, or high ambient temperature. A 20°C hysteresis is included in the thermal shutdown circuit so that when thermal shutdown occurs, the buck and the LDOs do not return to normal operation until the on-chip temperature drops below 130°C. When coming out of thermal shutdown, all regulators start with soft start control.

## **Undervoltage Lockout**

To protect against battery discharge, undervoltage lockout (UVLO) circuitry is integrated in the ADP5041. If the input voltage on AVIN drops below a typical 2.15 V UVLO threshold, all channels shut down. In the buck channel, both the power switch and the synchronous rectifier turn off. When the voltage on AVIN rises above the UVLO threshold, the part is enabled once more.

Alternatively, the user can select device models with a UVLO set at a higher level, suitable for 5 V applications. For these models, the device hits the turn-off threshold when the input supply drops to 3.65 V typical.

#### Enable/Shutdown

The ADP5041 has individual control pins for each regulator. A logic level high applied to the ENx pin activates a regulator, whereas a logic level low turns off a regulator.

#### **Active Pull-Down**

ADP5041 can be ordered with the active pull down option enabled. The pull-down resistors are connected between each regulator output and AGND. The pull-downs are enabled, when the regulators are turned off. The typical value of the pull-down resistor is 600  $\Omega$  for the LDOs and 85  $\Omega$  for the buck.

## **BUCK SECTION**

The buck uses a fixed frequency and high speed current mode architecture. The buck operates with an input voltage of  $2.3~\rm V$  to  $5.5~\rm V$ .

The Buck output voltage is set though external resistors divider, shown in Figure 57. VOUT1 must be connected to the output capacitor. VFB1 is internally set to 0.5V. The output voltage can be set from 0.8 V to 3.8V.



Figure 57 Buck External Output Voltage Setting

#### **Control Scheme**

The buck operates with a fixed frequency, current mode PWM control architecture at medium to high loads for high efficiency, but operation shifts to a power save mode (PSM) control scheme at light loads to lower the regulation power losses. When operating in fixed frequency PWM mode, the duty cycle of the integrated switches is adjusted and regulates the output voltage. When operating in PSM at light loads, the output voltage is controlled in a hysteretic manner, with higher output voltage ripple. During part of this time, the converter is able to stop switching and enters an idle mode, which improves conversion efficiency.

#### **PWM Mode**

In PWM mode, the buck operates at a fixed frequency of 3 MHz, set by an internal oscillator. At the start of each oscillator cycle, the PFET switch is turned on, sending a positive voltage across the inductor. Current in the inductor increases until the current sense signal crosses the peak inductor current threshold that turns off the PFET switch and turns on the NFET synchronous rectifier. This sends a negative voltage across the inductor, causing the inductor current to decrease. The synchronous rectifier stays on for the rest of the cycle. The buck regulates the output voltage by adjusting the peak inductor current threshold.

#### Power Save Mode (PSM)

The buck smoothly transitions to PSM operation when the load current decreases below the PSM current threshold. When the buck enters power save mode, an offset is induced in the PWM regulation level, which makes the output voltage rise. When the output voltage reaches a level that is approximately 1.5% above the PWM regulation level, PWM operation is turned off. At this point, both power switches are off, and the buck enters an idle mode. The output capacitor discharges until the output voltage falls to the PWM regulation voltage, at which point the device drives the inductor to make the output voltage rise again to the upper threshold. This process is repeated while the load current is below the PSM current threshold.

The ADP5041 has a dedicated MODE pin controlling the PSM and PWM operation. A high logic level applied to the MODE

pin forces the buck to operate in PWM mode. A Logic level low sets the buck to operate in auto PSM/PWM.

#### **PSM Current Threshold**

The PSM current threshold is set to 100 mA. The buck employs a scheme that enables this current to remain accurately controlled, independent of input and output voltage levels. This scheme also ensures that there is very little hysteresis between the PSM current threshold for entry to, and exit from, the PSM mode. The PSM current threshold is optimized for excellent efficiency over all load currents.

#### **Short-Circuit Protection**

The buck includes frequency foldback to prevent current runaway on a hard short at the output. When the voltage at the feedback pin falls below half the internal reference voltage, indicating the possibility of a hard short at the output, the switching frequency is reduced to half the internal oscillator frequency. The reduction in the switching frequency allows more time for the inductor to discharge, preventing a runaway of output current.

#### Soft Start

The buck has an internal soft start function that ramps the output voltage in a controlled manner upon startup, thereby limiting the inrush current. This prevents possible input voltage drops when a battery or a high impedance power source is connected to the input of the converter.

## **Current Limit**

The buck has protection circuitry to limit the amount of positive current flowing through the PFET switch and the amount of negative current flowing through the synchronous rectifier. The positive current limit on the power switch limits the amount of current that can flow from the input to the output. The negative current limit prevents the inductor current from reversing direction and flowing out of the load.

#### 100% Duty Operation

With a drop in input voltage, or with an increase in load current, the buck may reach a limit where, even with the PFET switch on 100% of the time, the output voltage drops below the desired output voltage. At this limit, the buck transitions to a mode where the PFET switch stays on 100% of the time. When the input conditions change again and the required duty cycle falls, the buck immediately restarts PWM regulation without allowing overshoot on the output voltage.

#### **LDO SECTION**

The ADP5041 contains two LDOs with low quiescent current that provide output currents up to 300 mA. The low 15  $\mu A$  typical quiescent current at no load makes the LDO ideal for battery-operated portable equipment.

The LDOs operate with an input voltage range of 1.7 V to 5.5 V. The wide operating range makes these LDOs suitable for cascade configurations where the LDO supply voltage is provided from the buck regulator.

Each LDO output voltage is set though external resistor dividers as shown in Figure 58. VFB2 and VFB3 are internally set to 0.5V. The output voltage can be set from 0.8 V to 5.2 V.



Figure 58. LDOs External Output Voltage Setting

The LDOs also provide high power supply rejection ratio (PSRR), low output noise, and excellent line and load transient response with small ceramic 1  $\mu$ F input and 2.2  $\mu$ F output capacitors.

LDO2 is optimized to supply analog circuits because it offers better noise performance compared to LDO1. LDO1 should be used in applications where noise performance is not critical.

#### SUPERVISORY SECTION

The ADP5041 provides microprocessor supply voltage supervision by controlling the reset input of the microprocessor. Code execution errors are avoided during power-up, power-down, and brownout conditions by asserting a reset signal when the supply voltage is below a preset threshold and by allowing supply voltage stabilization with a fixed timeout reset pulse after the supply voltage rises above the threshold. In addition, problems with microprocessor code execution can be monitored and corrected with a watchdog timer.

# **Reset Output**

The ADP5041 has an active-low, open-drain reset output. This output structure requires an external pull-up resistor to connect the reset output to a voltage rail that is no higher than 6V. The resistor should comply with the logic low and logic high voltage level requirements of the microprocessor while supplying input current and leakage paths on the nRSTO pin. A 10 k $\Omega$  resistor is adequate in most situations.

The reset output is asserted when the monitored rail is below the reset threshold ( $V_{TH}$ ) or when WDI is not serviced within the watchdog timeout period ( $t_{WD1}$ ). Reset remains asserted for the duration of the reset active timeout period ( $t_{RP}$ ) after the monitored rail rises above the reset threshold or after the watchdog timer times out. Figure 59 illustrates the behavior of the reset output, nRSTO, and it assumes that VOUT2 is selected as the rail to be monitored and supplies the external pull-up connected to the nRSTO output.



Figure 59. Reset Timing Diagram

The ADP5041 has dedicated sensing input pin VTHR to monitor a supply rail.

The reset threshold voltage at VTHR input is typically 0.5 V. To monitor a voltage greater than 0.5 V, connect a resistor divider network to the device as depicted in Figure 60, where,

$$V_{MONITORED} = 0.5V \left(\frac{R1 + R2}{R2}\right)$$





Figure 60. External Reset Threshold Programming.

Do not allow VTHR input to float or to be grounded. Connect it to a supply voltage greater than its specified threshold voltage. A small capacitor can be added on VTHR to improve the noise rejection and to prevent false reset generation.

ADP5041 can be ordered with 2.25V or 3.6V UVLO thresholds. When monitoring the input supply voltage, if the selected reset threshold is below the UVLO level the reset output, nRSTO, is asserted low as soon as the input voltage falls below the UVLO threshold. Below the UVLO threshold, the reset output is maintained low down to  $\sim$ 1V VIN. This is to ensure that the reset output is not released when there is sufficient voltage on the rail supplying a processor to restart the processor operations.

#### **Manual Reset Input**

The ADP5041 features a manual reset input ( $\overline{\text{MR}}$ ) which, when driven low, asserts the reset output. When  $\overline{\text{MR}}$  transitions from low to high, reset remains asserted for the duration of the reset active timeout period before deasserting. The  $\overline{\text{MR}}$  input has a 52 k $\Omega$ , internal pull-up, connected to AVIN, so that the input is always high when unconnected. An external push-button switch can be connected between  $\overline{\text{MR}}$  and ground so that the user can generate a reset. Debounce circuitry for this purpose is

integrated on chip. Noise immunity is provided on the  $\overline{MR}$  input, and fast, negative-going transients of up to 100 ns (typical) are ignored. A 0.1  $\mu F$  capacitor between  $\overline{MR}$  and ground provides additional noise immunity.

### Watchdog Input

The ADP5041 features a watchdog timer that monitors microprocessor activity. The watchdog timer circuit is cleared with every low-to-high or high-to-low logic transition on the watchdog input pin (WDI), which detects pulses as short as 80 ns. If the timer counts through the preset watchdog timeout period ( $t_{WDI}$ ), an output reset is asserted. The microprocessor is required to toggle the WDI pin to avoid being reset. Failure of the microprocessor to toggle WDI within the timeout period, therefore, indicates a code execution error, and the reset pulse generated restarts the microprocessor in a known state.

As well as logic transitions on WDI, the watchdog timer is also cleared by a reset assertion due to an undervoltage condition on the monitored rail. When reset is asserted, the watchdog timer is cleared and does not begin counting again until reset deasserts. Watchdog timer can be disabled by leaving WDI floating or by three-stating the WDI driver.

ADP5041 can be ordered with two possible Watchdog timer values as indicated in Table 18.



Figure 61. Watchdog Timing Diagram



Figure 62. ADP5041 State Flow

# APPLICATIONS INFORMATION BUCK EXTERNAL COMPONENT SELECTION

Trade-offs between performance parameters such as efficiency and transient response are made by varying the choice of external components in the applications circuit, as shown in Figure 1.

#### **Feedback Resistors**

Referring to Figure 57 the total combined resistance for R1 and R2 is not to exceed 400 k $\Omega$ .

#### Inductor

The high switching frequency of the ADP5041 buck allows for the selection of small chip inductors. For best performance, use inductor values between 0.7  $\mu H$  and 3.0  $\mu H$ . Suggested inductors are shown in Table 9.

The peak-to-peak inductor current ripple is calculated using the following equation:

$$I_{\mathit{RIPPLE}} = \frac{V_{\mathit{OUT}} \times (V_{\mathit{IN}} - V_{\mathit{OUT}})}{V_{\mathit{IN}} \times f_{\mathit{SW}} \times L}$$

where:

 $f_{SW}$  is the switching frequency.

*L* is the inductor value.

The minimum dc current rating of the inductor must be greater than the inductor peak current. The inductor peak current is calculated using the following equation:

$$I_{PEAK} = I_{LOAD(MAX)} + \frac{I_{RIPPLE}}{2}$$

Table 9. Suggested 1.0 µH Inductors

| Vendor     | Model          | Dimensions<br>(mm)          | I <sub>SAT</sub><br>(mA) | DCR<br>(mΩ) |
|------------|----------------|-----------------------------|--------------------------|-------------|
| Murata     | LQM2MPN1R0NG0B | 2.0 × 1.6 × 0.9             | 1400                     | 85          |
| Murata     | LQM18FN1R0M00B | $3.2 \times 2.5 \times 1.5$ | 2300                     | 54          |
| Tayo Yuden | CBC322ST1R0MR  | $3.2 \times 2.5 \times 2.5$ | 2000                     | 71          |
| Coilcraft  | XFL4020-102ME  | $4.0 \times 4.0 \times 2.1$ | 5400                     | 11          |
| Coilcraft  | XPL2010-102ML  | $1.9\times2.0\times1.0$     | 1800                     | 89          |
| Toko       | MDT2520-CN     | $2.5 \times 2.0 \times 1.2$ | 1350                     | 85          |

Inductor conduction losses are caused by the flow of current through the inductor, which has an associated internal dc resistance (DCR). Larger sized inductors have smaller DCR, which may decrease inductor conduction losses. Inductor core losses are related to the magnetic permeability of the core material. Because the buck is a high switching frequency dc-to-dc converter, shielded ferrite core material is recommended for its low core losses and low EMI.

## **Output Capacitor**

Higher output capacitor values reduce the output voltage ripple and improve load transient response. When choosing the capacitor value, it is also important to account for the loss of capacitance due to output voltage dc bias.

Ceramic capacitors are manufactured with a variety of dielectrics, each with a different behavior over temperature and applied voltage. Capacitors must have a dielectric adequate to ensure the minimum capacitance over the necessary temperature range and dc bias conditions. X5R or X7R dielectrics with a voltage rating of 6.3 V or 10 V are highly recommended for best performance. Y5V and Z5U dielectrics are not recommended for use with any dc-to-dc converter because of their poor temperature and dc bias characteristics.

The worst-case capacitance accounting for capacitor variation over temperature, component tolerance, and voltage is calculated using the following equation:

$$C_{EFF} = C_{OUT} \times (1 - TEMPCO) \times (1 - TOL)$$

where:

 $C_{EFF}$  is the effective capacitance at the operating voltage. TEMPCO is the worst-case capacitor temperature coefficient. TOL is the worst-case component tolerance.

In this example, the worst-case temperature coefficient (TEMPCO) over  $-40^{\circ}$ C to  $+85^{\circ}$ C is assumed to be 15% for an X5R dielectric. The tolerance of the capacitor (TOL) is assumed to be 10%, and C<sub>OUT</sub> is 9.24 µF at 1.8 V, as shown in Figure 63.

Substituting these values in the equation yields

$$C_{EFF} = 9.24 \,\mu\text{F} \times (1 - 0.15) \times (1 - 0.1) = 7.0747 \,\mu\text{F}$$

To guarantee the performance of the buck, it is imperative that the effects of dc bias, temperature, and tolerances on the behavior of the capacitors be evaluated for each application.



Figure 63. Typical Capacitor Performance

The peak-to-peak output voltage ripple for the selected output capacitor and inductor values is calculated using the following equation:

$$V_{RIPPLE} = \frac{I_{RIPPLE}}{8 \times f_{SW} \times C_{OUT}} \approx \frac{V_{IN}}{(2\pi \times f_{SW})^2 \times L \times C_{OUT}}$$

Capacitors with lower equivalent series resistance (ESR) are preferred to guarantee low output voltage ripple, as shown in the following equation:

$$ESR_{COUT} \leq \frac{V_{RIPPLE}}{I_{DIDDLE}}$$

The effective capacitance needed for stability, which includes temperature and dc bias effects, is a minimum of 7  $\mu F$  and a maximum of 40  $\mu F$ .

Table 10. Suggested 10 µF Capacitors

|                |      |                 | Case | Voltage    |
|----------------|------|-----------------|------|------------|
| Vendor         | Type | Model           | Size | Rating (V) |
| Murata         | X5R  | GRM188R60J106   | 0603 | 6.3        |
| Taiyo<br>Yuden | X5R  | JMK107BJ106MA-T | 0603 | 6.3        |
| TDK            | X5R  | C1608JB0J106K   | 0603 | 6.3        |
| Panasonic      | X5R  | ECJ1VB0J106M    | 0603 | 6.3        |

The buck regulator requires 10  $\mu F$  output capacitors to guarantee stability and response to rapid load variations and to transition in and out the PWM/PSM modes. In certain applications, where the buck regulator powers a processor, the operating state is known because it is controlled by software. In this condition, the processor can drive the MODE pin according to the operating state; consequently, it is possible to reduce the output capacitor from 10  $\mu F$  to 4.7  $\mu F$  because the regulator does not expect a large load variation when working in PSM mode (see Figure 64).



Figure 64. Processor System Power Management with PSM/PWM Control

# **Input Capacitor**

Higher value input capacitor helps to reduce the input voltage ripple and improve transient response. Maximum input capacitor current is calculated using the following equation:

$$I_{\mathit{CIN}} \geq I_{\mathit{LOAD(MAX)}} \sqrt{\frac{V_{\mathit{OUT}}(V_{\mathit{IN}} - V_{\mathit{OUT}})}{V_{\mathit{IN}}}}$$

To minimize supply noise, place the input capacitor as close to the VIN pin of the buck as possible. As with the output capacitor, a low ESR capacitor is recommended.

The effective capacitance needed for stability, which includes temperature and dc bias effects, is a minimum of 3  $\mu F$  and a maximum of 10  $\mu F$ . A list of suggested capacitors is shown in Table 11.

Table 11. Suggested 4.7 μF Capacitors

| Vendor      | Туре | Model              | Case<br>Size | Voltage<br>Rating (V) |
|-------------|------|--------------------|--------------|-----------------------|
| Murata      | X5R  | GRM188R60J475ME19D | 0603         | 6.3                   |
| Taiyo Yuden | X5R  | JMK107BJ475        | 0603         | 6.3                   |
| Panasonic   | X5R  | ECJ-0EB0J475M      | 0402         | 6.3                   |

#### LDO EXTERNAL COMPONENT SELECTION

#### **Feedback Resistors**

Referring to Figure 58 the maximum value of Rb is not to exceed 200 k  $\!\Omega$  .

## **Output Capacitor**

The ADP5041 LDOs are designed for operation with small, space-saving ceramic capacitors, but they function with most commonly used capacitors as long as care is taken with the ESR value. The ESR of the output capacitor affects stability of the LDO control loop. A minimum of 0.70  $\mu F$  capacitance with an ESR of 1  $\Omega$  or less is recommended to ensure stability of the LDO. Transient response to changes in load current is also affected by output capacitance. Using a larger value of output capacitance improves the transient response of the LDO to large changes in load current.

When operating at output currents higher than 200 mA a minimum of 2.2  $\mu F$  capacitance with an ESR of 1  $\Omega$  or less is recommended to ensure stability of the LDO.

Table 12 Suggested 2.2 μF Capacitors

| Vendor         | Туре | Model           | Case<br>Size | Voltage<br>Rating<br>(V) |
|----------------|------|-----------------|--------------|--------------------------|
| Murata         | X5R  | GRM188B31A225K  | 0402         | 10.0                     |
| TDK            | X5R  | C1608JB0J225KT  | 0402         | 6.3                      |
| Panasonic      | X5R  | ECJ1VB0J225K    | 0402         | 6.3                      |
| Taiyo<br>Yuden | X5R  | JMK107BJ225KK-T | 0402         | 6.3                      |

#### **Input Bypass Capacitor**

Connecting 1  $\mu$ F capacitors from VIN2 and VIN3 to GND reduces the circuit sensitivity to printed circuit board (PCB) layout, especially when long input traces or high source impedance is encountered. If greater than 1  $\mu$ F of output capacitance is required, increase the input capacitor to match it.

Table 13 Suggested 1.0 µF Capacitors

| Vendor         | Туре | Model           | Case<br>Size | Voltage<br>Rating<br>(V) |
|----------------|------|-----------------|--------------|--------------------------|
| Murata         | X5R  | GRM155B30J105K  | 0402         | 6.3                      |
| TDK            | X5R  | C1005JB0J105KT  | 0402         | 6.3                      |
| Panasonic      | X5R  | ECJ0EB0J105K    | 0402         | 6.3                      |
| Taiyo<br>Yuden | X5R  | LMK105BJ105MV-F | 0402         | 10.0                     |

# **Input and Output Capacitor Properties**

Use any good quality ceramic capacitors with the ADP5041 as long as they meet the minimum capacitance and maximum ESR requirements. Ceramic capacitors are manufactured with a variety of dielectrics, each with a different behavior over temperature and applied voltage. Capacitors must have a dielectric adequate to ensure the minimum capacitance over the necessary temperature range and dc bias conditions. X5R or X7R dielectrics with a voltage rating of 6.3 V or 10 V are recommended for best performance. Y5V and Z5U dielectrics are not recommended for use with any LDO because of their poor temperature and dc bias characteristics.

Figure 65 depicts the capacitance vs. voltage bias characteristic of a 0402 1  $\mu F$ , 10 V, X5R capacitor. The voltage stability of a capacitor is strongly influenced by the capacitor size and voltage rating. In general, a capacitor in a larger package or higher voltage rating exhibits better stability. The temperature variation of the X5R dielectric is about  $\pm 15\%$  over the  $-40^{\circ}C$  to  $+85^{\circ}C$  temperature range and is not a function of package or voltage rating.



Figure 65. Capacitance vs. Voltage Characteristic

Use the following equation to determine the worst-case capacitance accounting for capacitor variation over temperature, component tolerance, and voltage.

$$C_{EFF} = C_{BIAS} \times (1 - TEMPCO) \times (1 - TOL)$$

where:

 $C_{BIAS}$  is the effective capacitance at the operating voltage. TEMPCO is the worst-case capacitor temperature coefficient. TOL is the worst-case component tolerance. In this example, the worst-case temperature coefficient (TEMPCO) over  $-40^{\circ}C$  to +85°C is assumed to be 15% for an X5R dielectric. The tolerance of the capacitor (TOL) is assumed to be 10%, and  $C_{\text{BIAS}}$  is 0.94  $\mu F$  at 1.8 V as shown in Figure 65.

Substituting these values into the following equation yields:

$$C_{EFF} = 0.94 \ \mu\text{F} \times (1 - 0.15) \times (1 - 0.1) = 0.719 \ \mu\text{F}$$

Therefore, the capacitor chosen in this example meets the minimum capacitance requirement of the LDO over temperature and tolerance at the chosen output voltage.

To guarantee the performance of the ADP5041, it is imperative that the effects of dc bias, temperature, and tolerances on the behavior of the capacitors be evaluated for each application.

#### SUPERVISORY SECTION

## **Threshold Setting Resistors**

Referring to Figure 60 the maximum value of R2 is not to exceed 200  $k\Omega.$ 

## **Watchdog Input Current**

To minimize watchdog input current (and minimize overall power consumption), leave WDI low for the majority of the watchdog timeout period. When driven high, WDI can draw as much as 25  $\mu A.$  Pulsing WDI low-to-high-to-low at a low duty cycle reduces the effect of the large input current. When WDI is unconnected, a window comparator disconnects the watchdog timer from the reset output circuitry so that reset is not asserted when the watchdog timer times out.

### **Negative-Going Transients at the Monitored Rail**

To avoid unnecessary resets caused by fast power supply transients, the ADP5041 is equipped with glitch rejection circuitry. The typical performance characteristic in Figure 66 plots the monitored rail voltage,  $V_{\rm TH}$ , transient duration vs. the transient magnitude. The curve shows combinations of transient magnitude and duration for which a reset is not generated. In this example, with the 3.00 V threshold, a transient that goes 100 mV below the threshold and lasts 8  $\mu s$  typically does not cause a reset, but if the transient is any larger in magnitude or duration, a reset is generated. In this example the reset threshold programming resistor values were R2=200 k $\Omega$ , R1= 1 M $\Omega$  (see Figure 60).



Figure 66. Maximum V<sub>TH</sub> Transient Duration vs. Reset Threshold Overdrive

### **Watchdog Software Considerations**

In implementing the watchdog strobe code of the microprocessor, quickly switching WDI low to high and then high to low (minimizing WDI high time) is desirable for current consumption reasons. However, a more effective way of using the watchdog function can be considered.

A low-to-high-to-low WDI pulse within a given subroutine prevents the watchdog from timing out. However, if the subroutine becomes stuck in an infinite loop, the watchdog cannot detect this because the subroutine continues to toggle WDI.

A more effective coding scheme for detecting this error involves using a slightly longer watchdog timeout. In the program that calls the subroutine, WDI is set high. The subroutine sets WDI low when it is called. If the program executes without error, WDI is toggled high and low with every loop of the program. If the subroutine enters an infinite loop, WDI is kept low, the watchdog times out, and the microprocessor is reset (see Figure 67).



Figure 67. Watchdog Flow Diagram

#### POWER DISSIPATION/THERMAL CONSIDERATIONS

The ADP5041 is a highly efficient micropower management unit (microPMU), and in most cases the power dissipated in the device is not a concern. However, if the device operates at high ambient temperatures and with maximum loading conditions, the junction temperature can reach the maximum allowable operating limit (125°C).

When the junction temperature exceeds 150°C, the ADP5041 turns off all the regulators, allowing the device to cool down. Once the die temperature falls below 135°C, the ADP5041 resumes normal operation.

This section provides guidelines to calculate the power dissipated in the device and to make sure the ADP5041 operates below the maximum allowable junction temperature.

The efficiency for each regulator on the ADP5041 is given by

$$\eta = \frac{P_{OUT}}{P_{IN}} \times 100\% \tag{1}$$

where:

 $\eta$  is efficiency.

 $P_{IN}$  is the input power.

 $P_{OUT}$  is the output power.

Power loss is given by

$$P_{LOSS} = P_{IN} - P_{OUT} \tag{2a}$$

or

$$P_{LOSS} = P_{OUT} (1-\eta)/\eta \tag{2b}$$

The power dissipation of the supervisory function is small and can be neglected.

Power dissipation can be calculated in several ways. The most intuitive and practical is to measure the power dissipated at the input and all the outputs. The measurements should be performed at the worst-case conditions (voltages, currents, and temperature). The difference between input and output power is dissipated in the device and the inductor. Use Equation 4 to derive the power lost in the inductor, and from this use Equation 3 to calculate the power dissipation in the ADP5041 buck regulator.

A second method to estimate the power dissipation uses the efficiency curves provided for the buck regulator, while the power lost on a LDO is calculated using Equation 12. Once the buck efficiency is known, use Equation 2b to derive the total power lost in the buck regulator and inductor, use Equation 4 to derive the power lost in the inductor, and thus calculate the power dissipation in the buck converter using Equation 3. Add the power dissipated in the buck and in the LDOs to find the total dissipated power.

Note that the buck efficiency curves are typical values and may not be provided for all possible combinations of  $V_{\rm IN},\,V_{\rm OUT},\,$  and  $I_{\rm OUT}.$  To account for these variations, it is necessary to include a safety margin when calculating the power dissipated in the buck.

A third way to estimate the power dissipation is analytical and involves modeling the losses in the buck circuit provided by Equation 8 to Equation 11 and the losses in the LDOs provided by Equation 12.

#### **Buck Regulator Power Dissipation**

The power loss of the buck regulator is approximated by

$$P_{LOSS} = P_{DBUCK} + P_L \tag{3}$$

where:

 $P_{DBUCK}$  is the power dissipation on the ADP5041 buck regulator.  $P_L$  is the inductor power losses.

The inductor losses are external to the device and they don't have any effect on the die temperature.

The inductor losses are estimated (without core losses) by

$$P_L \cong I_{OUTI(RMS)}^2 \times DCR_L \tag{4}$$

Where.

DCR<sub>L</sub> is the inductor series resistance.

 $I_{OUT1(RMS)}$  is the RMS load current of the buck regulator.

$$I_{OUTI(RMS)} = I_{OUTI} \times \sqrt{1 + r/12} \tag{5}$$

where *r* is the normalized inductor ripple current.

$$r \approx V_{OUT1} \times (1-D)/(I_{OUT1} \times L \times f_{SW})$$
 (6)

where:

L is inductance.

*f*<sub>SW</sub> is switching frequency.

D is duty cycle.

$$D = V_{OUT1}/V_{IN1} \tag{7}$$

The ADP5041 buck regulator power dissipation, PDBUCK, includes the power switch conductive losses, the switch losses, and the transition losses of each channel. There are other sources of loss, but these are generally less significant at high output load currents, where the thermal limit of the application will be. Equation 8 shows the calculation made to estimate the power dissipation in the buck regulator.

$$P_{DBUCK} = P_{COND} + P_{SW} + P_{TRAN}$$
 (8)

The power switch conductive losses are due to the output current,  $I_{\text{OUT1}}$ , flowing through the PMOSFET and the NMOSFET power switches that have internal resistance,  $R_{\text{DSON-P}}$  and  $R_{\text{DSON-N}}$ . The amount of conductive power loss is found by:

$$P_{COND} = [R_{DSON-P} \times D + R_{DSON-N} \times (1 - D)] \times I_{OUT_1}^2$$
(9)

For the ADP5041, at 125°C junction temperature and VIN1 = 3.6 V,  $R_{DSON-P}$  is approximately 0.2  $\Omega$ , and  $R_{DSON-N}$  is approximately 0.16  $\Omega$ . At VIN1 = 2.3 V, these values change to

0.31  $\Omega$  and 0.21  $\Omega$  respectively, and at VIN1 = 5.5 V, the values are 0.16  $\Omega$  and 0.14  $\Omega$ , respectively.

Switching losses are associated with the current drawn by the driver to turn on and turn off the power devices at the switching frequency. The amount of switching power loss is given by:

$$P_{SW} = (C_{GATE-P} + C_{GATE-N}) \times V_{INI}^2 \times f_{SW}$$
 (10)

where:

 $C_{GATE-P}$  is the PMOSFET gate capacitance.  $C_{GATE-N}$  is the NMOSFET gate capacitance.

For the ADP5041, the total of ( $C_{GATE-P} + C_{GATE-N}$ ) is approximately 150 pF.

The transition losses occur because the PMOSFET cannot be turned on or off instantaneously, and the SW node takes some time to slew from near ground to near  $V_{\text{OUT1}}$  (and from  $V_{\text{OUT1}}$  to ground). The amount of transition loss is calculated by:

$$P_{TRAN} = V_{INI} \times I_{OUTI} \times (t_{RISE} + t_{FALL}) \times f_{SW}$$
 (11)

where  $t_{RISE}$  and  $t_{EALL}$  are the rise time and the fall time of the switching node, SW. For the ADP5041, the rise and fall times of SW are in the order of 5 ns.

If the preceding equations and parameters are used for estimating the converter efficiency, it must be noted that the equations do not describe all of the converter losses, and the parameter values given are typical numbers. The converter performance also depends on the choice of passive components and board layout, so a sufficient safety margin should be included in the estimate.

#### **LDO Regulator Power Dissipation**

The power loss of a LDO regulator is given by:

$$P_{DLDO} = [(V_{IN} - V_{OUT}) \times I_{LOAD}] + (V_{IN} \times I_{GND})$$
(12)

where:

 $I_{LOAD}$  is the load current of the LDO regulator.  $V_{IN}$  and  $V_{OUT}$  are input and output voltages of the LDO, respectively

 $I_{GND}$  is the ground current of the LDO regulator.

Power dissipation due to the ground current is small and it can be ignored.

The total power dissipation in the ADP5041 simplifies to:

$$P_D = \{ [P_{DBUCK} + P_{DLDO1} + P_{DLDO2}] \}$$
 (13)

#### Junction Temperature

In cases where the board temperature,  $T_{\text{A}}$ , is known, the thermal resistance parameter,  $\theta_{\text{IA}}$ , can be used to estimate the junction temperature rise.  $T_{\text{J}}$  is calculated from  $T_{\text{A}}$  and  $P_{\text{D}}$  using the formula

$$T_J = T_A + (P_D \times \theta_{JA}) \tag{14}$$

The typical  $\theta_{JA}$  value for the 20-lead, 4 mm × 4 mm LFCSP is 38°C/W (see Table 7). A very important factor to consider is that  $\theta_{JA}$  is based on a 4-layer, 4 in × 3 in, 2.5 oz copper, as per JEDEC standard, and real applications may use different sizes

and layers. To remove heat from the device, it is important to maximize the use of copper. Copper exposed to air dissipates heat better than copper used in the inner layers. The thermal pad (TP) should be connected to the ground plane with several vias as shown in Figure 68.

If the case temperature can be measured, the junction temperature is calculated by

$$T_I = T_C + (P_D \times \theta_{IC}) \tag{15}$$

where:

 $T_C$  is the case temperature.

 $\theta_{J\!C}$  is the junction-to-case thermal resistance provided in Table 7

When designing an application for a particular ambient temperature range, calculate the expected ADP5041 power dissipation ( $P_D$ ) due to the losses of all channels by using Equation 8 to Equation 13. From this power calculation, the junction temperature,  $T_J$ , can be estimated using Equation 14.

The reliable operation of the buck regulator and the LDO regulator can be achieved only if the estimated die junction temperature of the ADP5041 (Equation 14) is less than 125°C. Reliability and mean time between failures (MTBF) is highly affected by increasing the junction temperature. Additional

information about product reliability can be found in the Analog Devices, Inc., Reliability Handbook, which is available at the following URL: www.analog.com/reliability handbook.

#### **PCB LAYOUT GUIDELINES**

Poor layout can affect ADP5041 performance, causing electromagnetic interference (EMI) and electromagnetic compatibility (EMC) problems, ground bounce, and voltage losses. Poor layout can also affect regulation and stability. A good layout is implemented using the following guidelines:

- Place the inductor, input capacitor, and output capacitor close to the IC using short tracks. These components carry high switching frequencies, and large tracks act as antennas.
- Route the output voltage path away from the inductor and SW node to minimize noise and magnetic interference.
- Maximize the size of ground metal on the component side to help with thermal dissipation.
- Use a ground plane with several vias connecting to the component side ground to further reduce noise interference on sensitive circuit nodes.

# **SUGGESTED LAYOUT**



Figure 68. Suggested Board Layout

## **BILL OF MATERIALS**

Table 14.

| Reference | Value                | Part Number     | Vendor         | Package                                  |
|-----------|----------------------|-----------------|----------------|------------------------------------------|
| C1        | 4.7μF, X5R, 6.3V     | JMK107BJ475     | Taiyo-Yuden    | 0603                                     |
| C2, C3    | 1μF, X5R, 6.3V       | LMK105BJ105MV-F | Taiyo-Yuden    | 0402                                     |
| C4        | 10μF, X5R, 6.3V      | JMK107BJ106MA-T | Taiyo-Yuden    | 0603                                     |
| C5,C6     | 2.2μF, X5R, 6.3V     | JMK105BJ225MV-F | Taiyo-Yuden    | 0402                                     |
| L1        | 1 μH, 85 mΩ, 1400 mA | LQM2MPN1R0NG0B  | Murata         | $2.0 \times 1.6 \times 0.9 \text{ (mm)}$ |
|           | 1 μH, 85 mΩ, 1350 mA | MDT2520-CN      | Toko           | $2.5 \times 2.0 \times 1.2 \text{ (mm)}$ |
|           | 1 μH, 89 mΩ, 1800 mA | XPL2010-1102ML  | Coilcraft      | $1.9 \times 2.0 \times 1.0 \text{ (mm)}$ |
| IC1       | 3-Regulators μPMU    | ADP5041         | Analog Devices | 20-Lead LFCSP                            |

# **APPLICATION DIAGRAM**



Figure 69. Application Diagram

# **FACTORY PROGRAMMABLE OPTIONS**

# **Table 15. Regulator Output Discharge Resistor Options**

| Options  |                                  |
|----------|----------------------------------|
| Option 0 | All discharge resistors disabled |
| Option 1 | All discharge resistors enabled  |

# **Table 16. Under Voltage Lockout Options**

| Options  | Min  | Тур  | Max  | Unit |
|----------|------|------|------|------|
| Option 0 | 1.95 | 2.15 | 2.25 | V    |
| Option 1 | 3.10 | 3.65 | 3.90 | V    |

# **Table 17. Reset Timeout Options**

| Options  | Min | Тур | Max | Unit |
|----------|-----|-----|-----|------|
| Option B | 24  | 30  | 36  | Ms   |
| Option C | 160 | 200 | 240 | Ms   |

# **Table 18. Watchdog Timer Options**

| Selection | Min  | Тур | Max   | Unit |
|-----------|------|-----|-------|------|
| Option X  | 81.6 | 102 | 122.4 | Ms   |
| Option Y  | 1.12 | 1.6 | 1.92  | Sec  |

## **Table 19. Standard Models**

| Option             | Discharge Resistors | UVLO   | Minimum Reset Timeout | Typical Watchdog Timeout |
|--------------------|---------------------|--------|-----------------------|--------------------------|
| ADP5041CYACPZ-1-R7 | Enabled             | 2.15 V | 160 ms                | 1.6 sec                  |
| ADP5041CYACPZ-2-R7 | Disabled            | 2.15 V | 160 ms                | 1.6 sec                  |
| ADP5041CYACPZ-3-R7 | Enabled             | 3.65 V | 160 ms                | 1.6 sec                  |
| ADP5041CYACPZ-4-R7 | Disabled            | 3.65 V | 160 ms                | 1.6 sec                  |
| ADP5041BYACPZ-1-R7 | Enabled             | 2.15 V | 24 ms                 | 1.6 sec                  |
| ADP5041BYACPZ-2-R7 | Disabled            | 2.15 V | 24 ms                 | 1.6 sec                  |
| ADP5041BYACPZ-3-R7 | Enabled             | 3.65 V | 24 ms                 | 1.6 sec                  |
| ADP5041BYACPZ-4-R7 | Disabled            | 3.65 V | 24 ms                 | 1.6 sec                  |
| ADP5041CXACPZ-1-R7 | Enabled             | 2.15 V | 160 ms                | 102 ms                   |
| ADP5041CXACPZ-2-R7 | Disabled            | 2.15 V | 160 ms                | 102 ms                   |
| ADP5041CXACPZ-3-R7 | Enabled             | 3.65 V | 160 ms                | 102 ms                   |
| ADP5041CXACPZ-4-R7 | Disabled            | 3.65 V | 160 ms                | 102 ms                   |
| ADP5041BXACPZ-1-R7 | Enabled             | 2.15 V | 24 ms                 | 102 ms                   |
| ADP5041BXACPZ-2-R7 | Disabled            | 2.15 V | 24 ms                 | 102 ms                   |
| ADP5041BXACPZ-3-R7 | Enabled             | 3.65 V | 24 ms                 | 102 ms                   |
| ADP5041BXACPZ-4-R7 | Disabled            | 3.65 V | 24 ms                 | 102 ms                   |

# **OUTLINE DIMENSIONS**



COMPLIANT TO JEDEC STANDARDS MO-220-WGGD.

Figure 70. 20-Lead Lead Frame Chip Scale Package [LFCSP\_WQ] 4 mm × 4 mm Body, Very Very Thin Quad (CP-20-10) Dimensions shown in millimeters

# **ORDERING GUIDE**

| Model <sup>1,</sup> | Supervisory Settings                                                                         | Temperature<br>Range                | Package Description                     | Package Option |
|---------------------|----------------------------------------------------------------------------------------------|-------------------------------------|-----------------------------------------|----------------|
| ADP5041CYACPZ-1-R7  | WD t <sub>OUT</sub> = 1.6 sec                                                                | T <sub>J</sub> = −40°C to<br>+125°C | 20-Lead LFCSP_WQ                        | CP-20-10       |
|                     | Min Reset $t_{OUT} = 160 \text{ ms}$<br>$V_{UVLO} = 2.15V$<br>Discharge resistors<br>enabled |                                     |                                         |                |
| ADP5041CP-1-EVALZ   |                                                                                              |                                     | Evaluation Board for ADP5041CYACPZ-1-R7 |                |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.