

# Energy Metering IC with Integrated Oscillator

# **Preliminary Technical Data**

**ADE7757\*** 

#### **FEATURES**

On Chip Oscillator as clock source
High Accuracy, Supports 50 Hz/60 Hz IEC 521/1036
Less than 0.1% Error Over a Dynamic Range of
500 to 1

The ADE7757 Supplies Average Real Power on the Frequency Outputs F1 and F2

The High Frequency Output CF Is Intended for Calibration and Supplies Instantaneous Real Power Direct Drive for Electromechanical Counters and Two Phase Stepper Motors (F1 and F2) Proprietary ADCs and DSP Provide High Accuracy over

Large Variations in Environmental Conditions and Time

On-Chip Power Supply Monitoring
On-Chip Creep Protection (No Load Threshold)
On-Chip Reference 2.5 V ± 8% (30 ppm/°C Typical)
with External Overdrive Capability
Single 5 V Supply, Low Power (15 mW Typical)
Low Cost CMOS Process
AC Input only

#### GENERAL DESCRIPTION

The ADE7757 is a high accuracy electrical energy measurement IC. It is a pin reduction version of AD7755 with an enhancement of a precise oscillator circuit that serves as a clock source to the chip. The ADE7757 eliminates the cost of an external crystal or resonator, thus reducing the overall cost of a meter built with this IC. The chip directly interfaces with shunt resistor and only operates with AC input.

The ADE7757 specifications surpass the accuracy requirements as quoted in the IEC1036 standard. Due to the similarity between the ADE7757 and AD7755, the Application Note AN-559 can be used as a basis for a description of an IEC1036 low cost watt-hour meter reference design.

The only analog circuitry used in the ADE7757 is in the sigma-delta ADCs and reference circuit. All other signal processing (e.g., multiplication and filtering) is carried out in the digital domain. This approach provides superior stability and accuracy over time and extreme environmental conditions.

The ADE7757 supplies average real power information on the low frequency outputs F1 and F2. These outputs may be used to directly drive an electromechanical counter or interface with an MCU. The high frequency CF logic output, ideal for calibration purposes, provides instantaneous real power information.

The ADE7757 includes a power supply monitoring circuit on the  $V_{\rm DD}$  supply pin. The ADE7757 will remain in reset mode until the supply voltage on  $V_{\rm DD}$  reaches approximately 4 V. If the supply falls below 4 V, the ADE7757 will also reset and the F1, F2 and CF outputs will be in their non-active modes.

Internal phase matching circuitry ensures that the voltage and current channels are phase matched while the HPF in the current channel eliminates dc offsets. An internal noload threshold ensures that the ADE7757 does not exhibit creep when no load is present.

The ADE7757 is available in 16-lead SOIC narrow-body package.

#### FUNCTIONAL BLOCK DIAGRAM



\*U.S. Patents 5,745,323, 5,760,617, 5,862,069, 5,872,469; other pending.

#### REV. PrC.

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, USA.
Tel: 781/329-4700 World Wide Web Site: http://www.analog.com
Fax: 781/326-8703 © Analog Devices, Inc., February 2002

 $\begin{array}{c} \textbf{PRELIMINARY TECHNICAL DATA} \\ \textbf{ADE7757-SPECIFICATIONS} \end{array} ( \begin{array}{c} (V_{DD} = 5 \text{ V} \pm 5\%, \text{ AGND} = \text{DGND} = 0 \text{ V}, \text{ On-Chip Reference, } r_{\text{CKLIN}} = 5 \text{ k}\Omega \text{ } 0.1\% \text{ 5ppm/°C, } \\ T_{\text{MIN}} \text{ to } T_{\text{MAX}} = -40 ^{\circ}\text{C to } +85 ^{\circ}\text{C}) \end{array}$ 

| Parameter                                                       | Value        | Units            | Test Conditions/Comments                                       |
|-----------------------------------------------------------------|--------------|------------------|----------------------------------------------------------------|
| ACCURACY <sup>1,2</sup>                                         |              |                  |                                                                |
| Measurement Error <sup>1</sup> on Channel V1                    |              |                  | Channel V2 with Full-Scale Signal (±165 mV),+25°C              |
|                                                                 | TBD          | % Reading typ    | Over a Dynamic Range 500 to 1                                  |
| Phase Error <sup>1</sup> Between Channels                       |              |                  | Line Frequency = 45 Hz to 65 Hz                                |
| V1 Phase Lead 37°                                               |              |                  |                                                                |
| (PF = 0.8 Capacitive)                                           | ±0.1         | Degrees(°) max   | X                                                              |
| V1 Phase Lag 60°                                                |              |                  |                                                                |
| (PF = 0.5  Inductive)                                           | ±0.1         | Degrees(°) max   |                                                                |
| AC Power Supply Rejection <sup>1</sup>                          | TIP D        | 0/ D 1           | S0 = S1 = 1,                                                   |
| Output Frequency Variation (CF)                                 | TBD          | % Reading typ    | V1 = V2 = 100 mV rms, @50 Hz                                   |
| DC Power Supply Rejection <sup>1</sup>                          |              |                  | Ripple on $V_{DD}$ of 200 mV rms @ 100 Hz $S0 = S1 = 1$ ,      |
| Output Frequency Variation (CF)                                 | TBD          | % Reading typ    | V1 = 100 mV rms, V2 = 100 mV rms,                              |
| Output Frequency variation (CF)                                 | TBD          | 70 Reading typ   | $V_{DD} = 5 V \pm 250 \text{ mV}$                              |
| ANALOG DIDITES                                                  |              |                  |                                                                |
| ANALOGINPUTS                                                    | + 22         |                  | See Analog Inputs Section V1P and V1N to AGND                  |
| Channel V1 Maximum Signal Level Channel V2 Maximum Signal Level | ± 30<br>±165 | mV max<br>mV max | V1P and V1N to AGND<br>V2N and V2P to AGND                     |
| Input Impedance (DC)                                            | TBD          | kΩ min           | $r_{CKLIN} = 5 k\Omega 0.1\% 5ppm/°C$                          |
| Bandwidth (–3 dB)                                               | 7            | kHz typ          | $r_{\text{CKLIN}} = 5 \text{ k}\Omega \ 0.1\% \text{ 5ppm/°C}$ |
| ADC Offset Error <sup>1,2</sup>                                 | ±25          | mV max           | See Terminology and Performance Graphs                         |
| Frequency Output Error <sup>1</sup>                             | TBD          | % Ideal typ      | External 2.5 V Reference,                                      |
| requestey output Error                                          | 155          | 70 Ideal typ     | V1 = 30 mV DC, V2 = 165 mV dc                                  |
| Gain Error <sup>1</sup>                                         | ±7           | % Ideal typ      | External 2.5 V Reference, Gain = 1                             |
|                                                                 |              | 31               | V1 = 30 mV dc, V2 = 165 mV dc                                  |
| REFERENCE INPUT                                                 |              |                  |                                                                |
| REF <sub>IN/OUT</sub> Input Voltage Range                       | 2.7          | V max            | 2.5 V + 8%                                                     |
| IN/OUT INPUT VOILINGE TRAINE                                    | 2.3          | V min            | 2.5  V - 8%                                                    |
| Input Impedance                                                 | TBD          | kΩ min           | 2.5 ( 6/6                                                      |
| Input Capacitance                                               | 10           | pF max           |                                                                |
| ON-CHIP REFERENCE                                               |              |                  | Nominal 2.5 V                                                  |
| Reference Error                                                 | ±200         | mV max           | 110111111111111111111111111111111111111                        |
| Temperature Coefficient                                         | 30           | ppm/°C typ       |                                                                |
| 2 omp vacuus Co vanosom                                         |              | ppm/°Cmax        |                                                                |
| LOGIC INPUTS <sup>3</sup>                                       |              |                  |                                                                |
| SCF, S0, S1,                                                    |              |                  |                                                                |
| Input High Voltage, V <sub>INH</sub>                            | 2.4          | V min            | $V_{DD} = 5 \text{ V} \pm 5\%$                                 |
| Input Low Voltage, V <sub>INI</sub>                             | 0.8          | Vmax             | $V_{DD} = 5 \text{ V} \pm 5\%$                                 |
| Input Current, I <sub>IN</sub>                                  | ±3           | μA max           | Typically 10 nA, $V_{IN} = 0 \text{ V to } V_{DD}$             |
| Input Capacitance, C <sub>IN</sub>                              | 10           | pFmax            |                                                                |
| LOGIC OUTPUTS <sup>3</sup>                                      |              |                  |                                                                |
| F1 and F2                                                       |              |                  |                                                                |
| Output High Voltage, V <sub>OH</sub>                            |              |                  | $I_{SOURCE} = 10 \text{ mA}$                                   |
| i o was som                                                     | 4.5          | V min            | $V_{DD} = 5 \text{ V}$                                         |
| Output Low Voltage, VOL                                         |              |                  | $I_{SINK} = 10 \text{ mA}$                                     |
| 1 0 7 GE                                                        | 0.5          | Vmax             | $V_{DD} = 5 \text{ V}$                                         |
| CF                                                              |              |                  |                                                                |
| Output High Voltage, V <sub>OH</sub>                            |              |                  | $I_{SOURCE} = 5 \text{ mA}$                                    |
|                                                                 | 4            | V min            | $V_{DD} = 5 \text{ V}$                                         |
| Output Low Voltage, V <sub>OL</sub>                             |              |                  | $I_{SINK} = 5 \text{ mA}$                                      |
|                                                                 | 0.5          | V max            | $V_{\rm DD} = 5 \text{ V}$                                     |
| POWER SUPPLY                                                    |              |                  | For Specified Performance                                      |
| $ m V_{DD}$                                                     | 4.75         | V min            | 5 V - 5%                                                       |
|                                                                 | 5.25         | V max            | 5 V + 5%                                                       |
| ${ m I}_{ m DD}$                                                | TBD          | TBD              | TBD                                                            |

#### NOTES

 $<sup>^1</sup> See\ Terminology\ Section\ for\ explanation\ of\ specifications.$ 

<sup>&</sup>lt;sup>2</sup>See Plots in Typical Performance Graphs.

 $<sup>^3</sup>$ Sample tested during initial release and after any redesign or process change that may affect this parameter.

Specifications subject to change without notice.

### **ADE7757**

# TIMING CHARACTERISTICS<sup>1, 2</sup>

(V\_DD = 5 V  $\pm$  5%, AGND = DGND = 0 V, On-Chip Reference,  $r_{\text{CKLIN}}$  = 5 k $\Omega$  0.1% 5ppm/°C,  $T_{\text{MIN}}$  to  $T_{\text{MAX}}$  =  $-40^{\circ}$ C to +85°C)

| Parameter      | A, B Versions      | Units | Test Conditions/Comments                           |
|----------------|--------------------|-------|----------------------------------------------------|
| $t_1^3$        | 550                | ms    | F1 and F2 Pulsewidth (Logic Low)                   |
| $t_2$          | See Table II       | sec   | Output Pulse Period. See Transfer Function Section |
| t <sub>3</sub> | 1/2 t <sub>2</sub> | sec   | Time Between F1 Falling Edge and F2 Falling Edge   |
| $t_4^{3,4}$    | 180                | ms    | CF Pulsewidth (Logic High)                         |
| t <sub>5</sub> | See Table III      | sec   | CF Pulse Period. See Transfer Function Section     |
| $t_6$          | TBD                | sec   | Minimum Time Between F1 and F2 Pulse               |

#### NOTES

Specifications subject to change without notice.



Figure 1. Timing Diagram for Frequency Outputs

### ORDERING GUIDE

| Model          | Package Description | Package Options  |
|----------------|---------------------|------------------|
| ADE7757ARN     | SOIC narrow-body    | RN-16            |
| EVAL-ADE7757EB | Evaluation Board    | Evaluation Board |

REV. PrC. \_3\_

<sup>&</sup>lt;sup>1</sup>Sample tested during initial release and after any redesign or process change that may affect this parameter.

<sup>&</sup>lt;sup>2</sup>See Figure 1.

<sup>&</sup>lt;sup>3</sup>The pulsewidths of F1, F2 and CF are not fixed for higher output frequencies. See Frequency Outputs Section.

 $<sup>^4</sup>$ The CF pulse is always 18  $\mu$ s in the high frequency mode. See Frequency Outputs section and Table III.

### **ADE7757**

#### ABSOLUTE MAXIMUM RATINGS\*

| $(T_A = +25^{\circ}C \text{ unless otherwise noted})$                         |
|-------------------------------------------------------------------------------|
| $V_{DD}$ to AGND0.3 V to +7 V                                                 |
| $V_{DD}$ to DGND0.3 V to +7 V                                                 |
| Analog Input Voltage to AGND                                                  |
| V1P, V1N, V2P and V2N6 V to +6 V                                              |
| Reference Input Voltage to AGND $\dots$ -0.3 V to $V_{DD}$ + 0.3 V            |
| Digital Input Voltage to DGND $-0.3 \text{ V}$ to $V_{DD} + 0.3 \text{ V}$    |
| Digital Output Voltage to DGND $-0.3 \text{ V}$ to $V_{DD}$ + $0.3 \text{ V}$ |
| Operating Temperature Range                                                   |
| Industrial (A, B Versions)40°C to +85°C                                       |
| Storage Temperature Range65°C to +150°C                                       |
| Junction Temperature +150°C                                                   |
|                                                                               |

| 16-Lead Plastic SOIC, Power Dissipation | 350mW    |
|-----------------------------------------|----------|
| $\theta_{IA}$ Thermal Impedance**       | 24.9°C/W |
| Lead Temperature, Soldering             |          |
| Vapor Phase (60 sec)                    | +215°C   |
| Infrared (15 sec)                       | +220°C   |

<sup>\*</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### CAUTION\_

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADE7757 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



#### **TERMINOLOGY**

#### MEASUREMENT ERROR

The error associated with the energy measurement made by the ADE7757 is defined by the following formula:

$$\%Error = \frac{Energy registered by ADE7757 - True Energy}{True Energy} \times 100\%$$

#### PHASE ERROR BETWEEN CHANNELS

The HPF (High Pass Filter) in the current channel (Channel V1) has a phase lead response. To offset this phase response and equalize the phase response between channels, a phase correction network is also placed in Channel V1. The phase correction network matches the phase to within  $\pm 0.1^{\circ}$  over a range of 45 Hz to 65 Hz and  $\pm 0.2^{\circ}$  over a range 40 Hz to 1 kHz. See Figures 19 and 20.

#### POWER SUPPLY REJECTION

This quantifies the ADE7757 measurement error as a percentage of reading when the power supplies are varied.

For the ac PSR measurement a reading at nominal supplies (5~V) is taken. A 200 mV rms/100 Hz signal is then introduced onto the supplies and a second reading obtained under the same input signal levels. Any error introduced is expressed as a percentage of reading—see Measurement Error definition.

For the dc PSR measurement a reading at nominal supplies (5 V) is taken. The supplies are then varied  $\pm 5\%$  and a second reading is obtained with the same input signal levels. Any error introduced is again expressed as a percentage of reading.

#### ADC OFFSET ERROR

This refers to the small dc signal (offset) associated with the analog inputs to the ADCs. However, the HPF in Channel V1 eliminates the offset in the circuitry. Therefore, the power calculation is not affected by this offset.

#### FREQUENCY OUTPUT ERROR

The frequency output error of the ADE7757 is defined as the difference between the measured output frequency (minus the offset) and the ideal output frequency. The difference is expressed as a percentage of the ideal frequency. The ideal frequency is obtained from the ADE7757 transfer function—see Transfer Function section.

#### GAIN ERROR

The gain error of the ADE7757 is defined as the difference between the measured output frequency (minus the offset) and the ideal output frequency. It is measured with a gain of 1 in channel V1. The difference is expressed as a percentage of the ideal frequency. The ideal frequency is obtained from the ADE7757 transfer function—see Transfer Function section.

\_4\_ REV. PrC.

<sup>\*\*</sup>JEDEC 1S Standard (2 layer) Board Data

#### PIN FUNCTION DESCRIPTIONS

| Pin No. | Mnemonic              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|---------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1       | $V_{ m DD}$           | Power Supply. This pin provides the supply voltage for the circuitry in the ADE7757. The supply voltage should be maintained at 5 V $\pm$ 5% for specified operation. This pin should be decoupled with a 10 $\mu$ F capacitor in parallel with a ceramic 100 nF capacitor.                                                                                                                                                                                                                                                                 |  |
| 2,3     | V2P, V2N              | Analog Inputs for Channel V2 (voltage channel). These inputs provide a fully differential input pair. The maximum differential input voltage is $\pm 165$ mV for specified operation. The maximum signal level at these pins is $\pm 165$ mV with respect to AGND. Both inputs have internal ESD protection circuitry and an overvoltage of $\pm 6$ V can also be sustained on these inputs without risk of permanent damage.                                                                                                               |  |
| 4, 5    | V1N, V1P              | Analog Inputs for Channel V1 (current channel). These inputs are fully differential voltage inputs with a maximum signal level of ±30 mV with respect to pin V1N for specified operation. The maximum signal level at this pin is ±165 mV with respect to AGND. Both inputs have internal ESD protection circuitry and in addition an overvoltage of ±6 V can be sustained on these inputs without risk of permanent damage.                                                                                                                |  |
| 6       | AGND                  | This provides the ground reference for the analog circuitry in the ADE7757, i.e., ADCs and reference. This pin should be tied to the analog ground plane of the PCB. The analog ground plane is the ground reference for all analog circuitry, e.g., antialiasing filters, current and voltage sensors, etc. For accurate noise suppression, the analog ground plane should only be connected to the digital ground plane at one point. A star ground configuration will help to keep noisy digital currents away from the analog circuits. |  |
| 7       | REF <sub>IN/OUT</sub> | This pin provides access to the on-chip voltage reference. The on-chip reference has a nominal value of 2.5 V $\pm$ 8% and a typical temperature coefficient of 30 ppm/°C. An external reference source may also be connected at this pin. In either case this pin should be decoupled to AGND with a 1 $\mu$ F tantalum capacitor and 100 nF ceramic capacitor.                                                                                                                                                                            |  |
| 8       | SCF                   | Select Calibration Frequency. This logic input is used to select the frequency on the calibration output CF. Table III shows calibration frequencies selection.                                                                                                                                                                                                                                                                                                                                                                             |  |
| 9,10    | S1, S0                | These logic inputs are used to select one of four possible frequencies for the digital-to-frequency conversion. With this logic input, designers have greater flexibility when designing an energy meter. See <b>Selecting a Frequency for an Energy Meter Application.</b>                                                                                                                                                                                                                                                                 |  |
| 11      | RCLKIN                | To enable the internal oscillator as a clock source to the chip, a precise 5 $k\Omega$ resistor must be connected from this pin to DGND.                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 12      | RESERVED              | Reserved pin. No load should be connected to this pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 13      | DGND                  | This provides the ground reference for the digital circuitry in the ADE7757, i.e., multiplier, filters and digital-to-frequency converter. This pin should be tied to the digital ground plane of the PCB. The digital ground plane is the ground reference for all digital circuitry, e.g., counters (mechanical and digital), MCUs and indicator LEDs. For accurate noise suppression the analog ground plane should only be connected to the digital ground plane at one point only, e.g., a star ground.                                |  |
| 14      | CF                    | Calibration Frequency Logic Output. The CF logic output provides instantaneous real power information. This output is intended for calibration purposes. Also see SCF pin description.                                                                                                                                                                                                                                                                                                                                                      |  |
| 15,16   | F2,F1                 | Low Frequency Logic Outputs. F1 and F2 supply average real power information. The logic outputs can be used to directly drive electromechanical counters and two phase stepper motors. See <b>Transfer Function</b> .                                                                                                                                                                                                                                                                                                                       |  |

PINCONFIGURATION SOIC-16nb Package



REV. PrC. -5-

# **ADE7757 – Typical Performance Characteristics**



Figure 2. Error as a % Reading over Temperature on-chip reference (PF=1)



Figure 5. Error as a % of Reading over Temperature with External Reference (PF=0.5)



Figure 3. Error as a % of Reading over Temperature with on-chip reference (PF=0.5)



Figure 6. Error as a %of Reading over Input Frequency



Figure 4. Error as a % of Reading over Temperature with External Reference (PF=1)



Figure 7. Test Circuit for Performance Curves

-6- REV. PrC.



Figure 8. Channel V1 Offset Distribution



Figure 10. PSR with External Reference



Figure 9. PSR with Internal Reference

REV. PrC. -7-

### **ADE7757**

#### THEORY OF OPERATION

The two ADCs digitize the voltage signals from the current and voltage sensors. These ADCs are 16-bit sigmadelta with an oversampling rate of 450 kHz. This analog input structure greatly simplifies sensor interfacing by providing a wide dynamic range for direct connection to the sensor and also simplifies the antialiasing filter design. A high pass filter in the current channel removes any dc component from the current signal. This eliminates any inaccuracies in the real power calculation due to offsets in the voltage or current signals. Because the HPF is always enabled, the IC will only operate with AC Input—see HPF and Offset Effects.

The real power calculation is derived from the instantaneous power signal. The instantaneous power signal is generated by a direct multiplication of the current and voltage signals. In order to extract the real power component (i.e., the dc component), the instantaneous power signal is low-pass filtered. Figure 11 illustrates the instantaneous real power signal and shows how the real power information can be extracted by low-pass filtering the instantaneous power signal. This scheme correctly calculates real power for sinusoidal current and voltage waveforms at all power factors. All signal processing is carried out in the digital domain for superior stability over temperature and time.



Figure 11. Signal Processing Block Diagram

The low frequency outputs (F1, F2) of the ADE7757 is generated by accumulating this real power information. This low frequency inherently means a long accumulation time between output pulses. Consequently, the resulting output frequency is proportional to the average real power. This average real power information is then accumulated (e.g., by a counter) to generate real energy information. Conversely, due to its high output frequency and hence shorter integration time, the CF output frequency is proportional to the instantaneous real power. This is useful for system calibration, which can be done faster under steady load conditions.

#### Power Factor Considerations

The method used to extract the real power information from the instantaneous power signal (i.e., by low-pass filtering) is still valid even when the voltage and current signals are not in phase. Figure 12 displays the unity power factor condition and a DPF (Displacement Power Factor) = 0.5, i.e., current signal lagging the voltage by 60°. If we assume the voltage and current waveforms are sinusoidal, the real power component of the instantaneous power signal (i.e., the dc term) is given by:

$$\left(\frac{V \times I}{2}\right) \times \cos(60^{\circ})$$

This is the correct real power calculation.



Figure 12. DC Component of Instantaneous Power Signal Conveys Real Power Information PF < 1

#### Nonsinusoidal Voltage and Current

The real power calculation method also holds true for nonsinusoidal current and voltage waveforms. All voltage and current waveforms in practical applications will have some harmonic content. Using the Fourier Transform, instantaneous voltage and current waveforms can be expressed in terms of their harmonic content.

$$v(t) = V_0 + \sqrt{2} \times \sum_{h \neq 0}^{\infty} V_h \times \sin(h\omega t + \alpha h)$$
 (1)

where:

v(t) is the instantaneous voltage

 $V_O$  is the average value

 $V_h$  is the rms value of voltage harmonic h and

 $\alpha h$  is the phase angle of the voltage harmonic.

$$i(t) = I_0 + \sqrt{2} \times \sum_{h \neq 0}^{\infty} I_h \times \sin(h\omega t + \beta h)$$
 (2)

where:

i(t) is the instantaneous current

 $I_O$  is the dc component

 $I_h$  is the rms value of current harmonic h and

 $\beta h$  is the phase angle of the current harmonic.

-8- REV. PrC.

**ADE7757** 

Using Equations 1 and 2, the real power P can be expressed in terms of its fundamental real power  $(P_1)$  and harmonic real power  $(P_H)$ .

$$P = P_1 + P_H$$

where:

$$\begin{aligned} P_1 &= V_1 \times I_1 \cos \phi_1 \\ \phi_1 &= \alpha_1 - \beta_1 \end{aligned} \tag{3}$$

and

$$\begin{split} P_{H} &= \sum_{h \neq l}^{\infty} V_{h} \times I_{h} \cos \phi_{h} \\ \phi_{h} &= \alpha_{h} - \beta_{h} \end{split} \tag{4}$$

As can be seen from Equation 4 above, a harmonic real power component is generated for every harmonic, provided that harmonic is present in both the voltage and current waveforms. The power factor calculation has previously been shown to be accurate in the case of a pure sinusoid, therefore the harmonic real power must also correctly account for power factor since it is made up of a series of pure sinusoids.

Note that the input bandwidth of the analog inputs is 14 kHz with.

#### ANALOG INPUTS

#### Channel V1 (Current Channel)

The voltage output from the current sensor is connected to the ADE7757 here. Channel V1 is a fully differential voltage input. V1P is the positive input with respect to V1N.

The maximum peak differential signal on Channel V1 should be less than ±30 mV (21 mV rms for a pure sinusoidal signal) for specified operation.



Figure 13. Maximum Signal Levels, Channel V1

The diagram in Figure 13 illustrates the maximum signal levels on V1P and V1N. The maximum differential voltage is  $\pm 30$  mV. The differential voltage signal on the inputs must be referenced to a common mode, e.g. AGND. The maximum common mode signal is  $\pm 6.25$  mV as shown in Figure 13.

#### Channel V2 (Voltage Channel)

The output of the line voltage sensor is connected to the ADE7757 at this analog input. Channel V2 is a fully differential voltage input with maximum peak differential signal of  $\pm 165$  mV. Figure 14 illustrates the maximum signal levels that can be connected to the ADE7757 Channel V2.



Figure 14. Maximum Signal Levels, Channel V2

Channel V2 is usually driven from a common-mode voltage, i.e., the differential voltage signal on the input is referenced to a common mode (usually AGND). The analog inputs of the ADE7757 can be driven with common-mode voltages of up to 25 mV with respect to AGND. However best results are achieved using a common mode equal to AGND.

#### Typical Connection Diagrams

Figure 15 shows a typical connection diagram for Channel V1. A shunt is the current sensor selected for this example because of its low cost compared to other current sensors such as the CT (current transformer). This IC is ideal for low current meters.



Figure 15. Typical Connection for Channel V1

Figure 16 shows a typical connection for Channel V2. Typically, ADE7757 is biased around the neutral wire, and a resistor divider is used to provide a voltage signal that is proportional to the line voltage. Adjusting the ratio of Ra, Rb and VR is also a convenient way of carrying out a gain calibration on a meter.



Figure 16. Typical Connections for Channel V2

### **ADE7757**

#### POWER SUPPLY MONITOR

The ADE7757 contains an on-chip power supply monitor. The power supply  $(V_{\rm DD})$  is continuously monitored by the ADE7757. If the supply is less than 4 V, the ADE7757 will reset. This is useful to ensure proper device operation at power-up and power-down. The power supply monitor has built in hysteresis and filtering that provide a high degree of immunity to false triggering from noisy supplies.

As can be seen from Figure 17, the trigger level is nominally set at 4 V. The tolerance on this trigger level is within  $\pm 5\%$ . The power supply and decoupling for the part should be such that the ripple at  $V_{\rm DD}$  does not exceed  $5~V\pm 5\%$  as specified for normal operation.



Figure 17. On-Chip Power Supply Monitor

#### **HPF** and Offset Effects

Figure 18 illustrates the effect of offsets on the real power calculation. As can be seen, offsets on Channel V1 and Channel V2 will contribute a dc component after multiplication. Since this dc component is extracted by the LPF and used to generate the real power information, the offsets will contribute a constant error to the real power calculation. This problem is easily avoided by the built-in HPF in Channel V1. By removing the offsets from at least one channel, no error component can be generated at dc by the multiplication. Error terms at the line frequency ( $\omega$ ) are removed by the LPF and the digital-to-frequency conversion—see **Digital-to-Frequency Conversion**.

The equation below shows how power calculation is affected by the dc offsets in the current and voltage channels:

$$\begin{split} &\left\{ V\cos(\omega t) + V_{os} \right\} \times \left\{ I\cos(\omega t) + I_{os} \right\} = \\ &\frac{V \times I}{2} + V_{os} \times I_{os} + V_{os} \times I\cos(\omega t) + I_{os} \times V\cos(\omega t) \\ &+ \frac{V \times I}{2} \times \cos(2\omega t) \end{split}$$



Figure 18. Effect of Channel Offset on the Real Power Calculation

The HPF in Channel V1 has an associated phase response that is compensated for on-chip. Figures 19 and 20 show the phase error between channels with the compensation network activated. The ADE7757 is phase compensated up to 1 kHz as shown. This will ensure correct active harmonic power calculation even at low power factors.



Figure 19. Phase Error Between Channels (0 Hz to 1 kHz)



Figure 20. Phase Error Between Channels (40 Hz to 70 Hz)

-10- REV. PrC.

## **ADE7757**

#### DIGITAL-TO-FREQUENCY CONVERSION

As previously described, the digital output of the low-pass filter after multiplication contains the real power information. However, since this LPF is not an ideal "brick wall" filter implementation, the output signal also contains attenuated components at the line frequency and its harmonics, i.e.,  $\cos(h\omega t)$  where  $h = 1, 2, 3, \ldots$  etc.

The magnitude response of the filter is given by:

$$|H(f)| = \frac{1}{\sqrt{1 + \frac{f^2}{8.9^2}}} \tag{5}$$

For a line frequency of 50 Hz this would give an attenuation of the  $2\omega$  (100 Hz) component of approximately – 22 dB. The dominating harmonic will be at twice the line frequency ( $2\omega$ ) due to the instantaneous power calculation.

Figure 21 shows the instantaneous real power signal at the output of the LPF which still contains a significant amount of instantaneous power information, i.e., cos (20t). This signal is then passed to the digital-to-frequency converter where it is integrated (accumulated) over time in order to produce an output frequency. The accumulation of the signal will suppress or average out any non-dc components in the instantaneous real power signal. The average value of a sinusoidal signal is zero. Hence the frequency generated by the ADE7757 is proportional to the average real power. Figure 21 shows the digital-to-frequency conversion for steady load conditions, i.e., constant voltage and current.



Figure 21. Real Power-to-Frequency Conversion

As can be seen in the diagram, the frequency output CF is seen to vary over time, even under steady load conditions. This frequency variation is primarily due to the  $\cos{(2\omega t)}$  component in the instantaneous real power signal. The output frequency on CF can be up to 2048 times higher than the frequency on F1 and F2. This higher output frequency is generated by accumulating the instantaneous real power signal over a much shorter time while convert-

ing it to a frequency. This shorter accumulation period means less averaging of the cos (20t) component. Consequently, some of this instantaneous power signal passes through the digital-to-frequency conversion. This will not be a problem in the application. Where CF is used for calibration purposes, the frequency should be averaged by the frequency counter which will remove any ripple. If CF is being used to measure energy; for example, in a microprocessor-based application, the CF output should also be averaged to calculate power.

Because the outputs F1 and F2 operate at a much lower frequency, a lot more averaging of the instantaneous real power signal is carried out. The result is a greatly attenuated sinusoidal content and a virtually ripple-free frequency output.

# Interfacing the ADE7757 to a Microcontroller for Energy Measurement

The easiest way to interface the ADE7757 to a microcontroller is to use the CF high frequency output with the output frequency scaling set to 2048 x F1, F2. This is done by setting SCF = 0 and S0 = S1 = 1, see Table III. With full-scale ac signals on the analog inputs, the output frequency on CF will be approximately 2.867 kHz. Figure 22 illustrates one scheme which could be used to digitize the output frequency and carry out the necessary averaging mentioned in the previous section.



Figure 22. Interfacing the ADE7757 to an MCU

As shown, the frequency output CF is connected to an MCU counter or port. This will count the number of pulses in a given integration time which is determined by an MCU internal timer. The average power is proportional to the average frequency is given by:

$$Average\ Frequency = Average\ Power = \frac{Counter}{Time}$$

The energy consumed during an integration period is given by:

$$Energy = Average \ Power \times Time = \frac{Counter}{Time} \times Time = Counter$$

REV. PrC. -11-

### **ADE7757**

For the purpose of calibration, this integration time could be 10 to 20 seconds in order to accumulate enough pulses to ensure correct averaging of the frequency. In normal operation the integration time could be reduced to one or two seconds depending, for example, on the required update rate of a display. With shorter integration times on the MCU the amount of energy in each update may still have some small amount of ripple, even under steady load conditions. However, over a minute or more the measured energy will have no ripple.

#### Power Measurement Considerations

Calculating and displaying power information will always have some associated ripple that will depend on the integration period used in the MCU to determine average power and also the load. For example, at light loads the output frequency may be 10 Hz. With an integration period of two seconds, only about 20 pulses will be counted. The possibility of missing one pulse always exists as the ADE7757 output frequency is running asynchronously to the MCU timer. This would result in a one-in-twenty or 5% error in the power measurement.

#### TRANSFER FUNCTION

#### Frequency Outputs F1 and F2

The ADE7757 calculates the product of two voltage signals (on Channel V1 and Channel V2) and then low-pass filters this product to extract real power information. This real power information is then converted to a frequency. The frequency information is output on F1 and F2 in the form of active low pulses. The pulse rate at these outputs is relatively low, e.g., 0.175 Hz maximum for ac signals with S0 = S1 = 0—see Table II. This means that the frequency at these outputs is generated from real power information accumulated over a relatively long period of time. The result is an output frequency that is proportional to the average real power. The averaging of the real power signal is implicit to the digital-to-frequency conversion. The output frequency or pulse rate is related to the input voltage signals by the following equation:

$$Freq = \frac{515.84 \times V1_{rms} \times V2_{rms} \times F_{1-4}}{V_{ref}^{2}}$$

where:

Freq = Output frequency on F1 and F2 (Hz)

 $V1_{rms}$  = Differential rms voltage signal on Channel V1 (volts)

 $V2_{rms}$  = Differential rms voltage signal on Channel V2 (volts)

 $V_{ref}$  = The reference voltage (2.5 V ± 8%) (volts)

 $F_{1-4}$  = One of four possible frequencies selected by using the logic inputs S0 and S1—see Table I.

Table I. F<sub>1-4</sub> Frequency Selection

| S1 | <b>S</b> 0 | F <sub>1-4</sub> (Hz) |
|----|------------|-----------------------|
| 0  | 0          | 0.85                  |
| 0  | 1          | 1.7                   |
| 1  | 0          | 3.4<br>6.8            |
| 1  | 1          | 6.8                   |

NOTE

 $\star F_{1-4}$  is a binary fraction of the internal oscillator frequency

#### Example

In this example, with ac voltages of  $\pm 30$  mV peak applied to V1 and  $\pm 165$  mV peak applied to V2, the expected output frequency is calculated as follows:

$$F_{1-4} = 0.85 \text{ Hz}, S0 = S1 = 0$$

 $V1_{rms} = 0.03/\sqrt{2} \text{ volts}$ 

 $V2_{rms} = 0.165 / \sqrt{2}$  volts

 $V_{ref}$  = 2.5 V (nominal reference value).

NOTE: If the on-chip reference is used, actual output frequencies may vary from device to device due to reference tolerance of  $\pm 8\%$ .

$$Freq = \frac{515.85 \times 0.03 \times 0.165 \times 0.85}{\sqrt{2} \times \sqrt{2} \times 2.5^2} = 0.175$$

Table II. Maximum Output Frequency on F1 and F2

| <b>S</b> 1 | S0 | Max Frequency<br>for AC Inputs (Hz) |
|------------|----|-------------------------------------|
| 0          | 0  | 0.175                               |
| 0          | 1  | 0.35                                |
| 1          | 0  | 0.7                                 |
| 1          | 1  | 1.4                                 |

#### Frequency Output CF

The pulse output CF (Calibration Frequency) is intended for calibration purposes. The output pulse rate on CF can be up to 2048 times the pulse rate on F1 and F2. The lower the  $F_{1-4}$ frequency selected, the higher the CF scaling (except for the high frequency mode SCF = 0, S1 = S0 = 1). Table III shows how the two frequencies are related, depending on the states of the logic inputs S0, S1 and SCF. Due to its relatively high pulse rate, the frequency at CF logic output is proportional to the instantaneous real power. As with F1 and F2, CF is derived from the output of the low-pass filter after multiplication. However, because the output frequency is high, this real power information is accumulated over a much shorter time. Hence less averaging is carried out in the digital-to-frequency conversion. With much less averaging of the real power signal, the CF output is much more responsive to power fluctuations—see Signal Processing Block in Figure 11.

-12- REV. PrC.

Table III. Maximum Output Frequency on CF

| SCF | S1 | S0 | CF Max for AC Signals (Hz)               |
|-----|----|----|------------------------------------------|
| 1   | 0  | 0  | 128 x F1, F2 = 22.4                      |
| 0   | 0  | 0  | 64 x F1, F2 = 11.2                       |
| 1   | 0  | 1  | 64 x F1, F2 = 22.4                       |
| 0   | 0  | 1  | 32 x F1, F2 = 11.2                       |
| 1   | 1  | 0  | $32 \times F1, F2 = 22.4$                |
| 0   | 1  | 0  | 16 x F1, F2 = 11.2                       |
| 1   | 1  | 1  | $16 \times F1, F2 = 22.4$                |
| 0   | 1  | 1  | $2048 \times F1, F2 = 2.867 \text{ kHz}$ |

# SELECTING A FREQUENCY FOR AN ENERGY METER APPLICATION

As shown in Table I, the user can select one of four frequencies. This frequency selection determines the maximum frequency on F1 and F2. These outputs are intended for driving an energy register (electromechanical or others). Since only four different output frequencies can be selected, the available frequency selection has been optimized for a meter constant of 100 imp/kWhr with a maximum current of between 10 A and 120 A. Table IV shows the output frequency for several maximum currents ( $I_{MAX}$ ) with a line voltage of 220 V. In all cases the meter constant is 100 imp/kWhr.

Table IV. F1 and F2 Frequency at 100 imp/kWhr

| I <sub>MAX</sub> | F1 and F2 (Hz) |
|------------------|----------------|
| 12.5 A           | 0.076          |
| 25.0 A           | 0.153          |
| 40.0 A           | 0.244          |
| 60.0 A           | 0.367          |
| 80.0 A           | 0.489          |
| 120.0 A          | 0.733          |

The  $F_{1-4}$  frequencies allow complete coverage of this range of output frequencies (F1, F2). When designing an energy meter the nominal design voltage on Channel V2 (voltage) should be set to half-scale to allow for calibration of the meter constant. The current channel should also be no more than half-scale when the meter sees maximum load. This will allow over current signals and signals with high crest factors to be accommodated. Table V shows the output frequency on F1 and F2 when both analog inputs are half-scale. The frequencies listed in Table V align very well with those listed in Table IV for maximum load.

Table V. F1 and F2 Frequency with Half-Scale AC Inputs

| <b>S</b> 1 | S0 | F <sub>1-4</sub> | Frequency on F1 and F2–<br>CH1 and CH2 Half-Scale AC Inputs |
|------------|----|------------------|-------------------------------------------------------------|
| 0          | 0  | 0.85             | 0.0438 Hz                                                   |
| 0          | 1  | 1.7              | 0.0875 Hz                                                   |
| 1          | 0  | 3.4              | 0.175 Hz                                                    |
| 1          | 1  | 6.8              | 0.35 Hz                                                     |

When selecting a suitable  $F_{1-4}$  frequency for a meter design, the frequency output at  $I_{MAX}$  (maximum load) with a meter constant of 100 imp/kWhr should be compared with

Column 4 of Table V. The closest frequency in Table V will determine the best choice of frequency  $(F_{1-4})$ . For example, if a meter with a maximum current of 25 A is being designed, the output frequency on F1 and F2 with a meter constant of 100 imp/kWhr is 0.153 Hz at 25 A and 220 V (from Table IV). Looking at Table V, the closest frequency to 0.153 Hz in column four is 0.175 Hz. Therefore  $F_3$  (3.4 Hz—see Table I) is selected for this design.

#### Frequency Outputs

Figure 1 shows a timing diagram for the various frequency outputs. The outputs F1 and F2 are the low frequency outputs that can be used to directly drive a stepper motor or electromechanical impulse counter. The F1 and F2 outputs provide two alternating low frequency pulses. The pulsewidth ( $t_1$ ) is set such that if F1 and F2 falls below 1100 ms (0.909 Hz) the pulsewidth of F1 and F2 is set to half of their period. The maximum output frequencies for F1 and F2 are shown in Table II.

The high frequency CF output is intended to be used for communications and calibration purposes. CF produces a 180 ms-wide active high pulse ( $t_4$ ) at a frequency proportional to active power. The CF output frequencies are given in Table III. As in the case of F1 and F2, if the period of CF ( $t_5$ ) falls below 360 ms, the CF pulsewidth is set to half the period. For example, if the CF frequency is 20 Hz, the CF pulsewidth is 25 ms.

NOTE: When the high frequency mode is selected, (i.e., SCF = 0, S1 = S0 = 1) the CF pulsewidth is fixed at 36  $\mu$ s. Therefore  $t_4$  will always be 36  $\mu$ s, regardless of output frequency on CF.

#### NO LOAD THRESHOLD

The ADE7757 also includes a "no load threshold" and "startup current" feature that will eliminate any creep effects in the meter. The ADE7757 is designed to issue a minimum output frequency. Any load generating a frequency lower than this minimum frequency will not cause a pulse to be issued on F1, F2 or CF. The minimum output frequency is given as 0.0014% of the full-scale output frequency for each of the  $F_{1-4}$ frequency selections—see Table I. For example, an energy meter with a meter constant of 100 imp/kWhr on F1, F2 using F<sub>3</sub> (3.4 Hz), the minimum output frequency at F1 or F2 would be 0.0014% of 3.4 Hz or 4.76 x  $10^{-5}$  Hz. This would be  $3.05 \times 10^{-3} \text{ Hz}$  at CF (64 x F1 Hz) when SCF = S0 = 1, S1 = 0. In this example the no load threshold would be equivalent to 1.7 W of load or a startup current of 8 mA at 220 V. Comparing this value to the IEC1036 specification which states that the meter must start up with a load equal to or less than 0.4% Ib. For a 5A (Ib) meter 0.4% of Ib is equivalent to 20 mA.

REV. PrC. -13-

# **ADE7757**

#### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).

16-Lead SOIC narrow-body



-14- REV. PrC.