

# Ultralow Noise BiFET Op Amp

NC = NO CONNECT

**AD743** 

#### **FEATURES**

Ultralow Noise Performance 2.9 nV/ $\sqrt{\text{Hz}}$  at 10 kHz 0.38  $\mu$ V p-p, 0.1 Hz to 10 Hz 6.9 fA/ $\sqrt{\text{Hz}}$  Current Noise at 1 kHz

Excellent DC Performance
0.5 mV Max Offset Voltage
250 pA Max Input Bias Current
1000 V/mV Min Open-Loop Gain

### **AC Performance**

2.8 V/µs Slew Rate
4.5 MHz Unity-Gain Bandwidth
THD = 0.0003% @ 1 kHz
Available in Tape and Reel in Accordance with
EIA-481A Standard

APPLICATIONS
Sonar Preamplifiers
High Dynamic Range Filters (>140 dB)
Photodiode and IR Detector Amplifiers
Accelerometers

#### GENERAL DESCRIPTION

The AD743 is an ultralow noise, precision, FET input, monolithic operational amplifier. It offers a combination of the ultralow voltage noise generally associated with bipolar input op amps and the very low input current of a FET input device. Furthermore, the AD743 does not exhibit an output phase reversal when the negative common-mode voltage limit is exceeded.

The AD743's guaranteed, maximum input voltage noise of 4.0 nV/ $\sqrt{Hz}$  at 10 kHz is unsurpassed for a FET input monolithic op amp, as is the maximum 1.0  $\mu$ V p-p, 0.1 Hz to 10 Hz noise. The AD743 also has excellent dc performance with 250 pA maximum input bias current and 0.5 mV maximum offset voltage.

The AD743 is specifically designed for use as a preamp in capacitive sensors, such as ceramic hydrophones. The AD743J is rated over the commercial temperature range of 0°C to 70°C.

The AD743 is available in a 16-lead SOIC and 8-lead PDIP.

## PRODUCT HIGHLIGHTS

 The low offset voltage and low input offset voltage drift of the AD743 coupled with its ultralow noise performance mean that the AD743 can be used for upgrading many applications now using bipolar amplifiers.

#### **CONNECTION DIAGRAMS**



- 2. The combination of low voltage and low current noise make the AD743 ideal for charge sensitive applications such as accelerometers and hydrophones.
- 3. The low input offset voltage and low noise level of the AD743 provide >140 dB dynamic range.
- 4. The typical 10 kHz noise level of 2.9 nV/√Hz permits a three op amp instrumentation amplifier, using three AD743s, to be built which exhibits less than 4.2 nV/√Hz noise at 10 kHz and which has low input bias currents.



Figure 1. Input Voltage Noise vs. Source Resistance

### REV. E

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective companies.

# AD743—SPECIFICATIONS

(@  $25^{\circ}$ C and  $\pm 15$  V dc, unless otherwise noted.)

| Parameter                                                                                                                                                 | Conditions                                                                                                                                                                  | Min                               | Тур                                              | Max                      | Unit                                                                                                                       |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------|
| INPUT OFFSET VOLTAGE <sup>1</sup> Initial Offset Initial Offset vs. Temperature vs. Supply (PSRR) vs. Supply (PSRR)                                       | $T_{MIN}$ to $T_{MAX}$ $T_{MIN}$ to $T_{MAX}$ 12 V to 18 V <sup>2</sup> $T_{MIN}$ to $T_{MAX}$                                                                              | 90<br>88                          | 0.25<br>2<br>96                                  | 1.0<br>1.5               | mV<br>mV<br>μV/°C<br>dB<br>dB                                                                                              |
| INPUT BIAS CURRENT <sup>3</sup> Either Input Either Input @ $T_{MAX}$ Either Input Either Input, $V_S = \pm 5 \text{ V}$                                  | $V_{CM} = 0 V$ $V_{CM} = 0 V$ $V_{CM} = 10 V$ $V_{CM} = 0 V$                                                                                                                |                                   | 150<br>250<br>30                                 | 400<br>8.8<br>600<br>200 | pA<br>nA<br>pA<br>pA                                                                                                       |
| $\begin{array}{c} \text{INPUT OFFSET CURRENT} \\ \text{Offset Current } @  T_{\text{MAX}} \end{array}$                                                    | $V_{\rm CM} = 0 \text{ V}$ $V_{\rm CM} = 0 \text{ V}$                                                                                                                       |                                   | 40                                               | 150<br>2.2               | pA<br>nA                                                                                                                   |
| FREQUENCY RESPONSE Gain BW, Small Signal Full Power Response Slew Rate, Unity Gain Settling Time to 0.01% Total Harmonic Distortion <sup>4</sup> (TPC 16) | $G = -1$ $V_O = 20 \text{ V p-p}$ $G = -1$ $f = 1 \text{ kHz}$ $G = -1$                                                                                                     |                                   | 4.5<br>25<br>2.8<br>6                            |                          | MHz<br>kHz<br>V/μs<br>μs                                                                                                   |
| INPUT IMPEDANCE Differential Common Mode                                                                                                                  |                                                                                                                                                                             |                                   | $1 \times 10^{10} \  2 \\ 3 \times 10^{11} \  1$ | 0 8                      | Ω  pF<br>Ω  pF                                                                                                             |
| INPUT VOLTAGE RANGE Differential <sup>5</sup> Common-Mode Voltage Over Maximum Operating Range <sup>6</sup> Common-Mode Rejection Ratio                   | $V_{CM} = \pm 10 \text{ V}$ $T_{MIN} \text{ to } T_{MAX} = 0$                                                                                                               | -10<br>80<br>- 78                 | ±20<br>+13.3, -10                                | .7 +12                   | V<br>V<br>V<br>dB<br>dB                                                                                                    |
| INPUT VOLTAGE NOISE                                                                                                                                       | 0.1 Hz to 10 Hz<br>f = 10 Hz<br>f = 100 Hz<br>f = 1 kHz<br>f = 10 kHz                                                                                                       |                                   | 0.38<br>5.5<br>3.6<br>3.2<br>2.9                 | 5.0<br>4.0               | $\begin{array}{c} \mu V \ p-p \\ nV/\sqrt{Hz} \\ nV/\sqrt{Hz} \\ nV/\sqrt{Hz} \\ nV/\sqrt{Hz} \\ nV/\sqrt{Hz} \end{array}$ |
| INPUT CURRENT NOISE                                                                                                                                       | f = 1 kHz                                                                                                                                                                   |                                   | 6.9                                              |                          | $fA/\sqrt{Hz}$                                                                                                             |
| OPEN-LOOP GAIN                                                                                                                                            | $\begin{aligned} V_{\rm O} &= \pm 10 \text{ V}, \\ R_{\rm LOAD} &\geq 2 \text{ k}\Omega \\ T_{\rm MIN} \text{ to } T_{\rm MAX} \\ R_{\rm LOAD} &= 600 \Omega \end{aligned}$ | 1000<br>800<br>1200               | 4000                                             |                          | V/mV<br>V/mV<br>V/mV                                                                                                       |
| OUTPUT CHARACTERISTICS Voltage  Current                                                                                                                   | $\begin{aligned} R_{LOAD} &\geq 600~\Omega \\ R_{LOAD} &\geq 600~\Omega \\ T_{MIN} \text{ to } T_{MAX} \\ R_{LOAD} &\geq 2~k\Omega \\ \text{Short Circuit} \end{aligned}$   | +13, -12<br>+12, -10<br>±12<br>20 | +13.6, -12<br>+13.8, -13<br>40                   |                          | V<br>V<br>V<br>V<br>mA                                                                                                     |
| POWER SUPPLY Rated Performance Operating Range Quiescent Current                                                                                          | Short Shout                                                                                                                                                                 | ±4.8                              | ±15<br>8.1                                       | ±18<br>10.0              | V<br>V<br>V<br>mA                                                                                                          |
| TRANSISTOR COUNT                                                                                                                                          | No. of Transistors                                                                                                                                                          |                                   | 50                                               |                          |                                                                                                                            |

#### NOTES

All min and max specifications are guaranteed.

Specifications subject to change without notice.

<sup>&</sup>lt;sup>1</sup>Input offset voltage specifications are guaranteed after five minutes of operation at  $T_A = 25$ °C. <sup>2</sup>Test conditions:  $+V_S = 15 \text{ V}$ ,  $-V_S = 12 \text{ V}$  to 18 V; and  $+V_S = 12 \text{ V}$  to 18 V,  $-V_S = 15 \text{ V}$ .

<sup>&</sup>lt;sup>3</sup>Bias current specifications are guaranteed maximum at either input after 5 minutes of operation at T<sub>A</sub> = 25°C. For higher temperature, the current doubles every 10°C.  $^{4}$ Gain = -1,  $R_{L}$  = 2 kΩ,  $C_{L}$  = 10 pF.

 $<sup>^5 \</sup>text{Defined}$  as voltage between inputs, such that neither exceeds  $\pm 10~\text{V}$  from common.

<sup>&</sup>lt;sup>6</sup>The AD743 does not exhibit an output phase reversal when the negative common-mode limit is exceeded.

### ABSOLUTE MAXIMUM RATINGS1

| Supply Voltage                                                 |
|----------------------------------------------------------------|
| Internal Power Dissipation <sup>2</sup>                        |
| Input Voltage $\pm V_S$                                        |
| Output Short Circuit Duration Indefinite                       |
| Differential Input Voltage +V <sub>S</sub> and -V <sub>S</sub> |
| Storage Temperature Range (N, R)65°C to +125°C                 |
| Operating Temperature Range                                    |
| AD743J0°C to 70°C                                              |
| Lead Temperature Range (Soldering 60 sec) 300°C                |
| NOTES                                                          |

<sup>&</sup>lt;sup>1</sup> Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **ESD SUSCEPTIBILITY**

An ESD classification per method 3015.6 of MIL-STD-883C has been performed on the AD743. The AD743 is a Class 1 device, passing at 1000 V and failing at 1500 V on null Pins 1 and 5, when tested, using an IMCS 5000 automated ESD tester. Pins other than null pins fail at greater than 2500 V.

### **ORDERING GUIDE**

| Model            | Temperature<br>Range | Package<br>Option* |
|------------------|----------------------|--------------------|
| AD743JN          | 0°C to 70°C          | N-8                |
| AD743JR-16       | 0°C to 70°C          | R-16               |
| AD743JR-16-REEL  | 0°C to 70°C          | Tape and Reel      |
| AD743JR-16-REEL7 | 0°C to 70°C          | Tape and Reel      |

<sup>\*</sup>N = PDIP; R = SOIC.

#### **CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD743 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



REV. E –3–

<sup>&</sup>lt;sup>2</sup> 8-lead PDIP:  $\theta_{JA} = 100$ °C/W,  $\theta_{JC} = 30$ °C/W. 16-lead SOIC:  $\theta_{JA} = 100$ °C/W,  $\theta_{JC} = 30$ °C/W.

# **AD743**—Typical Performance Characteristics

(@ 25°C,  $V_S = 15 V$ )



TPC 1. Input Voltage Swing vs. Supply Voltage



TPC 2. Output Voltage Swing vs. Supply Voltage



TPC 3. Output Voltage Swing vs. Load Resistance



TPC 4. Quiescent Current vs. Supply Voltage



TPC 5. Input Bias Current vs. Temperature



TPC 6. Output Impedance vs. Frequency (Closed-Loop Gain = -1)



TPC 7. Input Bias Current vs. Common-Mode Voltage



TPC 8. Short Circuit Current Limit vs. Temperature



TPC 9. Gain Bandwidth Product vs. Temperature

–4– REV. E



TPC 10. Open-Loop Gain and Phase vs. Frequency



TPC 11. Slew Rate vs. Temperature (Gain = -1)



TPC 12. Open-Loop Gain vs. Supply Voltage,  $R_{LOAD} = 2 k\Omega$ 



TPC 13. Common-Mode Rejection vs. Frequency



TPC 14. Power Supply Rejection vs. Frequency



TPC 15. Large Signal Frequency Response



TPC 16. Total Harmonic Distortion vs. Frequency



TPC 17. Input Voltage Noise Spectral Density



TPC 18. Input Current Noise Spectral Density

REV. E \_5\_



TPC 19. Typical Noise Distribution @ 10 kHz (602 Units)



TPC 20. Offset Null Configuration



TPC 21. Unity-Gain Follower



TPC 22. Unity-Gain Follower Large Signal Pulse Response



TPC 23. Unity-Gain Follower Small Signal Pulse Response



TPC 24. Unity-Gain Inverter



TPC 25. Unity-Gain Inverter Large Signal Pulse Response



TPC 26. Unity-Gain Inverter Small Signal Pulse Response

-6- REV. E

### OP AMP PERFORMANCE: JFET VS. BIPOLAR

The AD743 is the first monolithic JFET op amp to offer the low input voltage noise of an industry-standard bipolar op amp without its inherent input current errors. This is demonstrated in Figure 2, which compares input voltage noise versus input source resistance of the OP27 and AD743 op amps. From this figure, it is clear that at high source impedance the low current noise of the AD743 also provides lower total noise. It is also important to note that with the AD743 this noise reduction extends all the way down to low source impedances. The lower dc current errors of the AD743 also reduce errors due to offset and drift at high source impedances (Figure 3).





Figure 3. Input Offset Voltage vs. Source Resistance

## **DESIGNING CIRCUITS FOR LOW NOISE**

An op amp's input voltage noise performance is typically divided into two regions: flatband and low frequency noise. The AD743 offers excellent performance with respect to both. The figure of 2.9 nV/ $\sqrt{\rm Hz}$  @ 10 kHz is excellent for a JFET input amplifier. The 0.1 Hz to 10 Hz noise is typically 0.38  $\mu$ V p-p. The user should pay careful attention to several design details in order to optimize

low frequency noise performance. Random air currents can generate varying thermocouple voltages that appear as low frequency noise; therefore, sensitive circuitry should be well shielded from air flow. Keeping absolute chip temperature low also reduces low frequency noise in two ways. First, the low frequency noise is strongly dependent on the ambient temperature and increases above +25°C. Second, since the gradient of temperature from the IC package to ambient is greater, the noise generated by random air currents, as previously mentioned, will be larger in magnitude. Chip temperature can be reduced both by operation at reduced supply voltages and by the use of a suitable clip-on heat sink, if possible.

Low frequency current noise can be computed from the magnitude of the dc bias current

$$\tilde{I}_n = \sqrt{2qI_B\Delta f}$$

and increases below approximately 100 Hz with a 1/f power spectral density. For the AD743, the typical value of current noise is  $6.9 \text{ fA}/\sqrt{\text{Hz}}$  at 1 kHz. Using the formula

$$\tilde{I}_n = \sqrt{4kT/R\Delta f}$$

to compute the Johnson noise of a resistor, expressed as a current, one can see that the current noise of the AD743 is equivalent to that of a  $3.45 \times 10^8~\Omega$  source resistance.

At high frequencies, the current noise of a FET increases proportionately to frequency. This noise is due to the "real" part of the gate input impedance, which decreases with frequency. This noise component usually is not important, since the voltage noise of the amplifier impressed upon its input capacitance is an apparent current noise of approximately the same magnitude.

In any FET input amplifier, the current noise of the internal bias circuitry can be coupled externally via the gate-to-source capacitances and appears as input current noise. This noise is totally correlated at the inputs, so source impedance matching will tend to cancel out its effect. Both input resistance and input capacitance should be balanced whenever dealing with source capacitances of less than 300 pF in value.

#### LOW NOISE CHARGE AMPLIFIERS

As stated, the AD743 provides both low voltage and low current noise. This combination makes this device particularly suitable in applications requiring very high charge sensitivity, such as capacitive accelerometers and hydrophones. When dealing with a high source capacitance, it is useful to consider the total input charge uncertainty as a measure of system noise.

Charge (Q) is related to voltage and current by the simply stated fundamental relationships

$$Q = CV$$
 and  $I = \frac{dQ}{dt}$ 

As shown, voltage, current, and charge noise can all be directly related. The change in open circuit voltage ( $\Delta V$ ) on a capacitor will equal the combination of the change in charge ( $\Delta Q/C$ ) and the change in capacitance with a built in charge ( $Q/\Delta C$ ).

REV. E -7-

Figures 4 and 5 show two ways to buffer and amplify the output of a charge output transducer. Both require using an amplifier that has a very high input impedance, such as the AD743. Figure 4 shows a model of a charge amplifier circuit. Here, amplification depends on the principle of conservation of charge at the input of amplifier A1, which requires that the charge on capacitor  $C_S$  be transferred to capacitor  $C_F$ , thus yielding an output voltage of  $\Delta Q/C_F$ . The amplifier's input voltage noise will appear at the output amplified by the noise gain  $(1 + (C_S/C_F))$  of the circuit.



Figure 4. Charge Amplifier Circuit



Figure 5. Model for a High Z Follower with Gain

The circuit in Figure 5 is simply a high impedance follower with gain. Here the noise gain (1 + (R1/R2)) is the same as the gain from the transducer to the output. In both circuits, resistor  $R_B$  is required as a dc bias current return.

There are three important sources of noise in these circuits. Amplifiers A1 and A2 contribute both voltage and current noise, while resistor  $R_{\rm B}$  contributes a current noise of

$$\tilde{N} = \sqrt{4k \frac{T}{R_B} \Delta f}$$

where

k = Boltzman's Constant =  $1.381 \times 10^{-23}$  joules/kelvin T = Absolute Temperature, kelvin (0°C = 273.2 kelvin)  $\Delta f$  = Bandwidth—in Hz (assuming an ideal "brick wall" filter)

This must be root-sum-squared with the amplifier's own current noise.

Figure 6 shows that these circuits in Figures 4 and 5 have an identical frequency response and noise performance (provided that  $C_S/C_F = R1/R2$ ). One feature of the first circuit is that a "T" network is used to increase the effective resistance of  $R_B$  and to improve the low frequency cutoff point by the same factor.



Figure 6. Noise at the Outputs of the Circuits of Figures 4 and 5. Gain = +10,  $C_S = 3000$  pF,  $R_B = 22$  M $\Omega$ 

However, this does not change the noise contribution of  $R_B$  which, in this example, dominates at low frequencies. The graph of Figure 7 shows how to select an  $R_B$  large enough to minimize this resistor's contribution to overall circuit noise. When the equivalent current noise of  $R_B$  (( $\sqrt{4kT})/R$  equals the noise of  $I_B$  ( $\sqrt{2qI_B}$ ), there is diminishing return in making  $R_B$  larger.



Figure 7. Graph of Resistance vs. Input Bias Current Where the Equivalent Noise  $\sqrt{4kT/R}$ , Equals the Noise of the Bias Current  $\sqrt{2qI_B}$ 

To maximize dc performance over temperature, the source resistances should be balanced on each input of the amplifier. This is represented by the optional resistor  $R_B$  in Figures 4 and 5. As previously mentioned, for best noise performance, care should be taken to also balance the source capacitance designated by  $C_B$ . The value for  $C_B$  in Figure 4 would be equal to  $C_S$  in Figure 5. At values of  $C_B$  over 300 pF, there is a diminishing impact on noise; capacitor  $C_B$  can then be simply a large bypass of 0.01  $\mu F$  or greater.

–8– REV. E

# HOW CHIP PACKAGE TYPE AND POWER DISSIPATION AFFECT INPUT BIAS CURRENT

As with all JFET input amplifiers, the input bias current of the AD743 is a direct function of device junction temperature,  $I_B$  approximately doubling every 10°C. Figure 8 shows the relationship between the bias current and the junction temperature for the AD743. This graph shows that lowering the junction temperature will dramatically improve  $I_B$ .



Figure 8. Input Bias Current vs. Junction Temperature

The dc thermal properties of an IC can be closely approximated by using the simple model of Figure 9, where current represents power dissipation, voltage represents temperature, and resistors represent thermal resistance ( $\theta$  in  $^{\circ}$ C/W).



 $P_{IN}$  = DEVICE DISSIPATION  $T_A$  = AMBIENT TEMPERATURE

$$\begin{split} T_J &= \text{JUNCTION TEMPERATURE} \\ \theta_{JC} &= \text{THERMAL RESISTANCE} \\ -\text{JUNCTION TO CASE} \\ \theta_{C\Delta} &= \text{THERMAL RESISTANCE} \\ -\text{CASE TO AMBIENT} \end{split}$$

Figure 9. Device Thermal Model

From this model,  $T_J = T_A + \theta_{JA} \, P_{IN}$ . Therefore,  $I_B$  can be determined in a particular application by using Figure 8 together with the published data for  $\theta_{JA}$  and power dissipation. The user can modify  $\theta_{JA}$  by using of an appropriate clip-on heat sink, such as the Aavid No. 5801.  $\theta_{JA}$  is also a variable when using the AD743 in chip form. Figure 10 shows the bias current versus the supply voltage with  $\theta_{JA}$  as the third variable. This graph can be used to predict bias current after  $\theta_{JA}$  has been computed. Again, bias current will double for every  $10^{\circ}C$ . The designer using the AD743 in chip form (Figure 11) must also be concerned with both  $\theta_{JC}$  and  $\theta_{CA}$ , since  $\theta_{JC}$  can be affected by the type of die mount technology used.

Typically,  $\theta_{JC}$  will be in the 3°C/W to 5°C/W range; therefore, for normal packages, this small power dissipation level may be ignored. But, with a large hybrid substrate,  $\theta_{JC}$  will dominate proportionately more of the total  $\theta_{IA}$ .



Figure 10. Input Bias Current vs. Supply Voltage for Various Values of  $\theta_{JA}$ 



Figure 11. Breakdown of Various Package Thermal Resistances

#### REDUCED POWER SUPPLY OPERATION FOR LOWER IR

Reduced power supply operation lowers  $I_B$  in two ways: first, by lowering both the total power dissipation and second, by reducing the basic gate-to-junction leakage (Figure 10). Figure 12 shows a 40 dB gain piezoelectric transducer amplifier, which operates without an ac-coupling capacitor over the  $-40^{\circ}$ C to  $+85^{\circ}$ C temperature range. If the optional coupling capacitor is used, this circuit will operate over the entire  $-55^{\circ}$ C to  $+125^{\circ}$ C military temperature range.



Figure 12. Piezoelectric Transducer

REV. E –9–

# AN INPUT IMPEDANCE COMPENSATED, SALLEN-KEY FILTER

The simple high-pass filter of Figure 13 has an important source of error which is often overlooked. Even 5 pF of input capacitance in amplifier A will contribute an additional 1% of pass-band amplitude error, as well as distortion, proportional to the C/V characteristics of the input junction capacitance. The addition of the network designated Z will balance the source impedance—as seen by A—and thus eliminate these errors.



Figure 13. Input Impedance Compensated Sallen-Key Filter

# TWO HIGH PERFORMANCE ACCELEROMETER AMPLIFIERS

Two of the most popular charge-out transducers are hydrophones and accelerometers. Precision accelerometers are typically calibrated for a charge output (pC/g).\* Figures 14a and 14b show two ways in which to configure the AD743 as a low noise charge amplifier for use with a wide variety of piezoelectric accelerometers. The input sensitivity of these circuits will be determined by the value of capacitor *C*1 and is equal to

$$\Delta V_{OUT} = \frac{\Delta Q_{OUT}}{C1}$$

The ratio of capacitor C1 to the internal capacitance  $(C_T)$  of the transducer determines the noise gain of this circuit  $(1 + C_T/C1)$ . The amplifier's voltage noise will appear at its output amplified by this amount. The low frequency bandwidth of these circuits will be dependent on the value of resistor R1. If a T network is used, the effective value is R1(1 + R2/R3).



Figure 14a. Basic Accelerometer Circuit



Figure 14b. Accelerometer Circuit Using a DC Servo Amplifier

A dc servo loop (Figure 14b) can be used to assure a dc output which is <10 mV, without the need for a large compensating resistor when dealing with bias currents as large as 100 nA. For optimal low frequency performance, the time constant of the servo loop (R4C2 = R5C3) should be

Time Constant 
$$\ge 10 R1 \left(1 + \frac{R2}{R3}\right) C1$$

#### LOW NOISE HYDROPHONE AMPLIFIER

Hydrophones are usually calibrated in the voltage out mode. The circuits of Figures 15a and 15b can be used to amplify the output of a typical hydrophone. Figure 15a shows a typical dc-coupled circuit. The optional resistor and capacitor serve to counteract the dc offset caused by bias currents flowing through resistor R1. Figure 15b, a variation of the original circuit, has a low frequency cutoff determined by an RC time constant equal to

$$Time\ Constant = \frac{1}{2\ \pi \times C_C \times 100\ \Omega}$$



INPUT SENSITIVITY = -179 dB re. 1V/μPa\*\*

\*OPTIONAL, SEE TEXT

\*\*1V PER MICROPASCAL

Figure 15a. Basic Hydrophone Amplifier

–10– REV. E



Figure 15b. AC-Coupled, Low Noise Hydrophone Amplifier



Figure 15c. Hydrophone Amplifier Incorporating a DC Servo Loop

where the dc gain is 1 and the gain above the low frequency cutoff  $(1/(2\pi C_C(100~\Omega)))$  is the same as the circuit of Figure 15a. The circuit of Figure 15c uses a dc servo loop to keep the dc output at 0 V and to maintain full dynamic range for  $I_B$  up to 100 nA. The time constant of R7 and C2 should be larger than that of R1 and  $C_T$  for a smooth low frequency response.

The transducer shown has a source capacitance of 7500 pF. For smaller transducer capacitances ( $\leq$ 300 pF), the lowest noise can be achieved by adding a parallel RC network (R4 = R1, C1 = C<sub>T</sub>) in series with the inverting input of the AD743.

#### **BALANCING SOURCE IMPEDANCES**

As mentioned previously, it is good practice to balance the source impedances (both resistive and reactive) as seen by the inputs of the AD743. Balancing the resistive components will optimize dc performance over temperature because balancing will mitigate the effects of any bias current errors. Balancing input capacitance will minimize ac response errors due to the amplifier's input capacitance and, as shown in Figure 16, noise performance will be optimized. Figure 17 shows the required external components for noninverting (A) and inverting (B) configurations.



Figure 16. RTI Voltage Noise vs. Input Capacitance



Figure 17. Optional External Components for Balancing Source Impedances

REV. E –11–

#### **OUTLINE DIMENSIONS**

## 8-Lead Plastic Dual In-Line Package [PDIP]

(N-8)

Dimensions shown in inches and (millimeters)



#### COMPLIANT TO JEDEC STANDARDS MO-095AA

CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

## 16-Lead Standard Small Outline Package [SOIC] Wide Body

(R-16)

Dimensions shown in millimeters and (inches)



### COMPLIANT TO JEDEC STANDARDS MS-013AA

CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

# **Revision History**

| Location                                                                | Page     |
|-------------------------------------------------------------------------|----------|
| 7/03—Data Sheet changed from REV. D to REV. E.                          |          |
| Deleted K Model                                                         | Universa |
| Changes to GENERAL DESCRIPTION                                          |          |
| Changes to SPECIFICATIONS                                               |          |
| Changes to ORDERING GUIDE                                               |          |
| Updated OUTLINE DIMENSIONS                                              |          |
| 2/02—Data Sheet changed from REV. C to REV. D.                          |          |
| Edits to PRODUCT DESCRIPTION                                            |          |
| Edits to CONNECTION DIAGRAMS                                            |          |
| Deleted AD7435 column from SPECIFICATIONS                               |          |
| Edits to ABSOLUTE MAXIMUM RATINGS                                       |          |
| Edits to ORDERING GUIDE                                                 |          |
| Deleted METALLIZATION PHOTOGRAPH                                        |          |
| Edits to REDUCE POWER SUPPLY OPERATION FOR LOWER $I_{B}\ \ldots \ldots$ | g        |
| Deleted 8-Pin CERDIP (Q) package drawing                                |          |

–12– REV. E