



**ADS7800** 

# **12-Bit 3μs Sampling ANALOG-TO-DIGITAL CONVERTER**

### **FEATURES**

- 333k SAMPLES PER SECOND
- STANDARD ±10V AND ±5V INPUT RANGES
- DC PERFORMANCE OVER TEMP: No Missing Codes 1/2LSB Integral Linearity Error 3/4LSB Differential Linearity Error
- AC PERFORMANCE OVER TEMP: 72dB Signal-to-Noise Ratio 80dB Spurious-free Dynamic Range –80dB Total Harmonic Distortion
- INTERNAL SAMPLE/HOLD, REFERENCE, CLOCK, AND 3-STATE OUTPUTS
- POWER DISSIPATION: 215mW max
- PACKAGE: 24-Pin Single-wide DIP 24-Lead SOIC

## DESCRIPTION

The ADS7800 is a complete 12-bit sampling analogto-digital converter using state-of-the-art CMOS structures. It contains a complete 12-bit successive approximation A/D converter with internal sample/hold, reference, clock, digital interface for microprocessor control, and three-state output drivers.

The ADS7800 is specified at a 333kHz sampling rate. Conversion time is factory set for 2.70 $\mu$ s max over temperature, and the high speed sampling input stage insures a total acquisition and conversion time of 3 $\mu$ s max over temperature. Precision, laser-trimmed scaling resistors provide industry-standard input ranges of  $\pm$ 5V or  $\pm$ 10V.

AC and DC performance are completely specified. Two grades based on linearity and dynamic performance are available to provide the optimum price/ performance fit in a wide range of applications.

The 24-pin ADS7800 is available in plastic and sidebraze hermetic 0.3" wide DIPs, and in an SOIC package. It operates from a +5V supply and either a -12V or -15V supply. The ADS7800 is available in grades specified over 0°C to +70°C and -40°C to +85°C temperature ranges.



## **SPECIFICATIONS**

### ELECTRICAL

At  $T_A$  =  $T_{MIN}$  to  $T_{MAX},$  Sampling Frequency,  $f_S,$  = 333kHz,  $-V_S$  = -15V,  $V_S$  = +5V, unless otherwise specified.

|                                                                     |                                                                            | ADS7800JP/JU/AH |                 | ADS              | ADS7800KP/KU/BH |            |            |                    |
|---------------------------------------------------------------------|----------------------------------------------------------------------------|-----------------|-----------------|------------------|-----------------|------------|------------|--------------------|
| PARAMETER                                                           | CONDITIONS                                                                 | MIN             | TYP             | MAX              | MIN             | ТҮР        | MAX        | UNITS              |
| RESOLUTION                                                          |                                                                            |                 |                 | 12               |                 |            | *          | Bits               |
|                                                                     |                                                                            |                 | +10)//+5)/      |                  |                 | *          |            | V                  |
| Impedance                                                           | ±10V Range                                                                 | 4.4             | £100/±50<br>6.3 | 8.1              | *               | *          | *          | ν<br>kΩ            |
|                                                                     | ±5V Range                                                                  | 2.9             | 4.2             | 5.4              | *               | *          | *          | kΩ                 |
| THROUGHPUT SPEED                                                    |                                                                            |                 | 2.5             | 0.7              |                 | *          | *          |                    |
| Complete Cycle                                                      | Acquisition + Conversion                                                   |                 | 2.5             | 3.0              |                 | *          | *          | μs<br>μs           |
| Throughput Rate                                                     |                                                                            | 333             | 380             |                  | *               | *          |            | kHz                |
|                                                                     |                                                                            |                 |                 | +0.50            |                 |            | +0.25      | 9/                 |
| Full Scale Error Drift                                              |                                                                            |                 | 6               | 10.50            |                 | *          | 10.55      | /₀<br>ppm/°C       |
| Integral Linearity Error                                            |                                                                            |                 |                 | ±1               |                 |            | ±1/2       | LSB <sup>(2)</sup> |
| Differential Linearity Error<br>No Missing Codes                    |                                                                            |                 | Guaranteed      | ±1               |                 | Guaranteed | ±3/4       | LSB                |
| Bipolar Zero <sup>(1)</sup>                                         |                                                                            |                 |                 | ±4               |                 |            | <u>±2</u>  | LSB                |
| Bipolar Zero Drift<br>Power Supply Sensitivity                      |                                                                            |                 | 1               |                  |                 | *          |            | ppm/°C             |
|                                                                     | $-16.5V < -V_{S} < -13.5V$                                                 |                 |                 | ±1/2             |                 |            | *          | LSB                |
|                                                                     | $-12.6V < -V_{S} < -11.4V$                                                 |                 |                 | ±1/2             |                 |            | *          | LSB                |
| Transition Noise <sup>(3)</sup>                                     | +4.73V < V <sub>S</sub> < +3.23V                                           |                 | 0.1             | ±1               |                 | *          | ± 1/2      | LSB                |
| AC ACCURACY                                                         |                                                                            |                 |                 |                  |                 |            |            |                    |
| Spurious-Free Dynamic Range                                         | $f_{IN} = 47 kHz$                                                          | 74              | 77              | 74               | 77              | 80         | 77         | dB <sup>(4)</sup>  |
| Two-tone Intermodulation Distortion                                 | $f_{IN1} = 47 \text{ kHz}$<br>$f_{IN1} = 24.4 \text{ kHz} (-6 \text{ dB})$ |                 | -77             | -74<br>-74       |                 | -80<br>-80 | -77<br>-77 | dВ                 |
|                                                                     | $f_{IN2} = 28.5 \text{kHz} (-6 \text{dB})$                                 | 07              |                 |                  |                 | 70         |            |                    |
| Signal-to-(Noise + Distortion) Ratio<br>Signal-to-Noise Ratio (SNR) | $f_{IN} = 47 \text{kHz}$<br>$f_{IN} = 47 \text{kHz}$                       | 67<br>68        | 70              |                  | 69<br>70        | 72<br>73   |            | dB<br>dB           |
| SAMPLING DYNAMICS                                                   |                                                                            |                 |                 |                  |                 |            |            |                    |
| Aperture Delay                                                      |                                                                            |                 | 13              |                  |                 | *          |            | ns                 |
| Aperture Jitter<br>Transient Response <sup>(5)</sup>                |                                                                            |                 | 150             |                  |                 | *          |            | ps, rms<br>ns      |
| Overvoltage Recovery <sup>(6)</sup>                                 |                                                                            |                 | 150             |                  |                 | *          |            | ns                 |
| INTERNAL REFERENCE VOLTAGE                                          |                                                                            | 10              |                 |                  |                 |            |            |                    |
| Voltage<br>Source Current Available                                 |                                                                            | 1.9             | 2.0             | 2.1              | Â               | *          | ~          | ν<br>uA            |
| for External Loads                                                  |                                                                            |                 |                 |                  |                 |            |            |                    |
| DIGITAL INPUTS                                                      |                                                                            |                 |                 |                  |                 |            |            |                    |
| Logic Levels                                                        |                                                                            | -0.3            |                 | +0.8             | *               |            | *          | v                  |
| V <sub>IH</sub>                                                     |                                                                            | +2.4            |                 | +5.3             | *               |            | *          | V                  |
|                                                                     |                                                                            | -5<br>+5        |                 |                  | *               |            |            | μA                 |
|                                                                     |                                                                            | 10              |                 |                  |                 |            |            | μη                 |
| Data Format                                                         |                                                                            |                 | F               | Parallel, 12-bit | or 8-bit/4-bit  | t          |            |                    |
| Data Coding                                                         | louw = 1.6mA                                                               | 0.0             | 1               | Binary Offs      | set Binary      | 1          | *          | v                  |
| V <sub>OH</sub>                                                     | $I_{SOURCE} = 500\mu A$                                                    | +2.4            |                 | +5.0             | *               |            | *          | v                  |
| I <sub>LEAKAGE</sub> (High-Z State)                                 |                                                                            |                 | ±0.1            | ±5               |                 | *          | *          | μΑ                 |
| POWER SUPPLIES                                                      |                                                                            |                 |                 |                  |                 |            |            |                    |
| -V <sub>S</sub>                                                     |                                                                            | -11.4           | -15             | -16.5            | *               | *          | *          | V                  |
| V <sub>S</sub> (V <sub>SA</sub> and V <sub>SD</sub> )               |                                                                            | +4.75           | +5.0            | +5.25            | *               | *          | *          | V                  |
|                                                                     |                                                                            |                 | 3.5             | 6                |                 | *          | *          | mA                 |
| I <sub>S</sub>                                                      |                                                                            |                 | 18              | 25               |                 | *          | *          | mA                 |
| Power Consumption                                                   |                                                                            |                 | 135             | 215              |                 | *          | ×          | mVV                |



## SPECIFICATIONS (CONT)

### ELECTRICAL

At  $T_A = T_{MIN}$  to  $T_{MAX}$ , Sampling Frequency,  $f_S$ , = 333kHz,  $-V_S = -15V$ ,  $V_S = +5V$ , unless otherwise specified.

|                   |             | ADS7800JP/JU/AH |     | ADS  | ADS7800KP/KU/BH |     |     |       |
|-------------------|-------------|-----------------|-----|------|-----------------|-----|-----|-------|
| PARAMETER         | CONDITIONS  | MIN             | ТҮР | MAX  | MIN             | TYP | MAX | UNITS |
| TEMPERATURE RANGE |             |                 |     |      |                 |     |     |       |
| Specification     | JP/JU/KP/KU | 0               |     | +70  | *               |     | *   | °C    |
|                   | AH/BH       | -40             |     | +85  | *               |     | *   | °C    |
| Operating         | JP/KP/JU/KU | -40             |     | +85  | *               |     | *   | °C    |
| Storage           |             | -65             |     | +150 | *               |     | *   | °C    |

\* Same as specification for ADS7800JP/JU/AH.

NOTES: (1) Adjustable to zero with external potentiometer. (2) LSB means Least Significant Bit. For ADS7800, 1LSB = 2.44mV for the  $\pm$ 5V range, 1LSB = 4.88mV for the  $\pm$ 10V range. (3) Noise was characterized over temperature near full scale, 0V, and negative full scale. 0.1LSB represents a typical rms level of noise at the worst case, which was near full scale input at +125°C. (4) All specifications in dB are referred to a full-scale input, either  $\pm$ 10V or  $\pm$ 5V. (5) For full scale step input, 12-bit accuracy attained in specified time. (6) Recovers to specified performance in specified time after 2 x F<sub>S</sub> input overvoltage.

### **ABSOLUTE MAXIMUM RATINGS**

| -V <sub>s</sub> to ANALOG COMMON16.5                        | V |
|-------------------------------------------------------------|---|
| V <sub>s</sub> to DIGITAL COMMON+7                          | V |
| Pin 23 (V <sub>SD</sub> ) to Pin 24 (V <sub>SA</sub> ) ±0.3 | V |
| ANALOG COMMON to DIGITAL COMMON                             | V |
| Control Inputs to DIGITAL COMMON0.3 to $V_S$ + 0.3          | V |
| Analog Input Voltage                                        | V |
| Maximum Junction Temperature 160°C                          | С |
| Internal Power Dissipation                                  | Ν |
| Lead Temperature (soldering, 10s) +300°C                    | С |
| Thermal Resistance, $\theta_{JA}$ :                         |   |
| Plastic DIP                                                 | Ν |
| SOIC                                                        | Ν |
| Ceramic                                                     | N |

## ELECTROSTATIC DISCHARGE SENSITIVITY

The ADS7800 is an ESD (electrostatic discharge) sensitive device. The digital control inputs have a special FET structure, which turns on when the input exceeds the supply by 18V, to minimize ESD damage. However, permanent damage may occur on unconnected devices subject to high energy electrostatic fields. When not in use, devices must be stored in conductive foam or shunts. The protective foam should be discharged to the destination socket before devices are removed.

### PACKAGE/ORDERING INFORMATION

| PRODUCT   | INTEGRAL<br>LINEARITY<br>ERROR (LSB) | SIGNAL-TO-<br>(NOISE+DISTORTION)<br>RATIO (dB min) | SPECIFICATION<br>TEMPERATURE<br>RANGE (°C) | PACKAGE             | PACKAGE DRAWING<br>NUMBER <sup>(1)</sup> |
|-----------|--------------------------------------|----------------------------------------------------|--------------------------------------------|---------------------|------------------------------------------|
| ADS7800JP | ±1                                   | 67                                                 | 0 to +70                                   | 24-Pin Plastic DIP  | 243                                      |
| ADS7800KP | ±1/2                                 | 69                                                 | 0 to +70                                   | 24-Pin Plastic DIP  | 243                                      |
| ADS7800JU | ±1                                   | 67                                                 | 0 to +70                                   | 24-Pin Plastic SOIC | 239                                      |
| ADS7800KU | ±1/2                                 | 69                                                 | 0 to +70                                   | 24-Pin Plastic SOIC | 239                                      |
| ADS7800AH | ±1                                   | 67                                                 | -40 to +85                                 | 24-Pin Ceramic DIP  | 245                                      |
| ADS7800BH | ±1/2                                 | 69                                                 | -40 to +85                                 | 24-Pin Ceramic DIP  | 245                                      |

NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix C of Burr-Brown IC Data Book.

The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.



### **PIN ASSIGNMENTS**

| PIN # | NAME            | DESCRIPTION                                                                                                                                                                                  |
|-------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | IN1             | $\pm 10V$ Analog Input. Connected to GND for $\pm 5V$ range.                                                                                                                                 |
| 2     | IN2             | $\pm$ 5V Analog Input. Connected to GND for $\pm$ 10V range.                                                                                                                                 |
| 3     | REF             | +2V Reference Output. Bypass to GND with 22 $\mu\text{F}$ to                                                                                                                                 |
|       |                 | 47μF Tantalum. Buffer for external loads.                                                                                                                                                    |
| 4     | AGND            | Analog Ground. Connect to pin 13.                                                                                                                                                            |
| 5     | D11             | Data Bit 11. Most Significant Bit (MSB).                                                                                                                                                     |
| 6     | D10             | Data Bit 10.                                                                                                                                                                                 |
| 7     | D9              | Data Bit 9.                                                                                                                                                                                  |
| 8     | D8              | Data Bit 8.                                                                                                                                                                                  |
| 9     | D7              | Data Bit 7 if HBE is LOW; LOW if HBE is HIGH.                                                                                                                                                |
| 10    | D6              | Data Bit 6 if HBE is LOW; LOW if HBE is HIGH.                                                                                                                                                |
| 11    | D5              | Data Bit 5 if HBE is LOW; LOW if HBE is HIGH.                                                                                                                                                |
| 12    | D4              | Data Bit 4 if HBE is LOW; LOW if HBE is HIGH.                                                                                                                                                |
| 13    | DGND            | Digital Ground. Connect to pin 4.                                                                                                                                                            |
| 14    | D3              | Data Bit 3 if HBE is LOW; Data Bit 11 if HBE is HIGH.                                                                                                                                        |
| 15    | D2              | Data Bit 2 if HBE is LOW; Data Bit 10 if HBE is HIGH.                                                                                                                                        |
| 16    | D1              | Data Bit 1 if HBE is LOW; Data Bit 9 if HBE is HIGH.                                                                                                                                         |
| 17    | D0              | Data Bit 0 if HBE is LOW. Least Significant Bit (LSB);<br>Data Bit 8 if HBE is HIGH.                                                                                                         |
| 18    | HBE             | High Byte Enable. When held LOW, data output as 12-<br>bits in parallel. When held HIGH, four MSBs presented on<br>pins 14-17, pins 9-12 output LOWs. Must be LOW to<br>initiate conversion. |
| 19    | R/C             | Read/Convert. Falling edge initiates conversion when $\overline{\text{CS}}$ is LOW, HBE is LOW, and $\overline{\text{BUSY}}$ is HIGH.                                                        |
| 20    | ĊŚ              | Chip Select. Outputs in Hi-Z state when HIGH. Must be LOW to initiate conversion or read data.                                                                                               |
| 21    | BUSY            | Busy. Output LOW during conversion. Data valid on rising<br>edge in Convert Mode.                                                                                                            |
| 22    | -Vs             | Negative Power Supply. –12V or –15V. Bypass to GND.                                                                                                                                          |
| 23    | V <sub>SD</sub> | Positive Digital Power Supply. +5V. Connect to pin 24, and bypass to GND.                                                                                                                    |
| 24    | V <sub>SA</sub> | Positive Analog Power Supply. +5V. Connect to pin 23, and bypass to GND.                                                                                                                     |

### **PIN CONFIGURATION**





## **TYPICAL PERFORMANCE CURVES**

At +V<sub>S</sub> = +5V,  $-V_S$  = -15V, and T<sub>A</sub> = +25°C, unless otherwise noted. All plots use 1024 point FFTs.



ADS7800



### THEORY OF OPERATION

The ADS7800 combines the advantages of advanced CMOS technology (logic density, stable capacitors, and good analog switches) with Burr-Brown's proven skills in laser-trimmed thin-film resistors to provide a complete sampling A/D converter.

A basic charge-redistribution successive approximation architecture converts analog input voltages into digital words. Figure 1 shows the operation of a simplified three bit charge redistribution A/D. Precision laser-trimmed scaling resistors at the input divide standard input ranges ( $\pm 10V$  or  $\pm 5V$  for the ADS7800) into levels compatible with the CMOS characteristics of the internal capacitor array.

While in the sampling mode, the capacitor array switch for the MSB capacitor  $(S_1)$  is in position "S", so that the charge on the MSB capacitor is proportional to the voltage level of the analog input signal, and the remaining array switches  $(S_2$ and  $S_3)$  are set to position "R" to provide an accurate bipolar offset from the reference source REF. At the same time, switch  $S_C$  is also in the closed position to auto-zero any offset errors in the CMOS comparator.

When a convert command is received, switch  $S_1$  is opened to trap a charge on the MSB capacitor proportional to the input level at the time of the sampling command, switches  $S_2$  and  $S_3$  are opened to trap an offset charge, and switch  $S_C$  is opened to float the comparator input. The charge trapped on the capacitor array can now be moved between the three capacitors in the array by connecting switches  $S_1$ ,  $S_2$  and  $S_3$  to positions "R" (to connect to REF) or "G" (to connect to GND) successively, changing the voltage generated at the comparator input node.

The first approximation connects the MSB capacitor via switch  $S_1$  to REF, while switches  $S_2$  and  $S_3$  are connected to GND. Depending on whether the comparator output is HIGH or LOW, the logic will then latch  $S_1$  in position "R" or "G", and moves on to make the next approximation by connecting  $S_2$  to REF and  $S_3$  to GND. When the three successive approximation steps are made for this simple converter, the voltage level at the comparator will be within 1/2LSB of GND, and the data output word will be based on reading the positions of  $S_1$ ,  $S_2$  and  $S_3$ .



FIGURE 1. 3-Bit Charge Redistribution A/D.



FIGURE 2. Basic ±10V Operation.

### OPERATION BASIC OPERATION

Figure 2 shows the simple hookup circuit required to operate the ADS7800 in a  $\pm 10V$  range in the Convert Mode. A convert command arriving on pin 19, R/ $\overline{C}$ , (a pulse taking pin 19 LOW for a minimum of 40ns) puts the ADS7800 in the hold mode, and a conversion is started. Pin 21, BUSY, will be held LOW during the conversion, and rises only after the conversion is completed and the data has been transferred to the output latches. Thus, the rising edge of the signal on pin 21 can be used to read the data from the conversion. Also, during conversion, the BUSY signal puts the output data lines in Hi-Z states and inhibits input lines. This means that pulses on pin 19 are ignored, so that new conversions cannot be initiated during a conversion, either as a result of spurious signals or to short-cycle the ADS7800.

In the Read Mode, the input to pin 19 is kept normally LOW, and a HIGH pulse is used to read data and initiate a conversion. In this mode, the rising edge of  $R/\overline{C}$  on pin 19 will enable the output data pins, and the data from the previous conversion becomes valid. The falling edge then puts the ADS7800 in a hold mode, and initiates a new conversion.

The ADS7800 will begin acquiring a new sample as soon as the conversion is completed, even before the BUSY output rises on pin 21, and will track the input signal until the next conversion is started, whether in the Convert Mode or the Read Mode.





FIGURE 3. Acquisition and Conversion Timing.

| SYMBOL                   | PARAMETER                          | MIN | TYP         | MAX  | UNITS         |
|--------------------------|------------------------------------|-----|-------------|------|---------------|
| t <sub>DBC</sub>         | BUSY delay from R/C                |     | 80          | 150  | ns            |
| t <sub>AP</sub>          | Aperture Delay                     |     | 13          | 2.1  | μs<br>ns      |
| $\Delta t_{AP} \\ t_{C}$ | Aperture Jitter<br>Conversion Time |     | 150<br>2.47 | 2.70 | ps, rms<br>μs |

TABLE I. Acquisition and Conversion Timing.

For use with an 8-bit bus, the data can be read out in two bytes under the control of pin 18, HBE. With a LOW input on pin 18, at the end of a conversion, the 8 LSBs of data are loaded into the latches on pins 9 through 12 and 14 through 17. Taking pin 18 HIGH then loads the 4 MSBs on pins 14 through 17, with pins 9 through 12 being forced LOW.

### ANALOG INPUT RANGES

The ADS7800 offers two standard bipolar input ranges:  $\pm 10V$  and  $\pm 5V$ . If a  $\pm 10V$  range is required, the analog input signal should be connected to pin 1. A signal requiring a  $\pm 5V$  range should be connected to pin 2. In either case, the other pin of the two must be grounded or connected to the adjustment circuits described in the section on calibration. (See Figures 4 and 5, or 10 and 11.)

### **CONTROLLING THE ADS7800**

The ADS7800 can be easily interfaced to most microprocessor-based and other digital systems. The microprocessor may take full control of each conversion, or the ADS7800 may operate in a stand-alone mode, controlled only by the  $R/\overline{C}$  input. Full control consists of initiating the conversion and reading the output data at user command, transmitting data either all 12-bits in one parallel word, or in two 8-bit bytes. The three control inputs ( $\overline{CS}$ ,  $R/\overline{C}$  and HBE) are all TTL/CMOS compatible. The functions of the control lines are shown in Table II.

| CS                    | R/C                                          | HBE                               | BUSY                            | OPERATION                                                                                                                                                                                                                                                         |
|-----------------------|----------------------------------------------|-----------------------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1<br>0<br>0<br>0<br>0 | <b>R/C</b><br>X<br>1↓0<br>1<br>1<br>1↓0<br>0 | HBE<br>X<br>0<br>0<br>1<br>1<br>1 | 1<br>1<br>1<br>1<br>1<br>1<br>1 | OPERATION<br>None - Outputs in Hi-Z State.<br>Holds Signal and Initiates Conversion.<br>Output Three-State Buffers Enabled once<br>Conversion has Finished.<br>Enable Hi-Byte in 8-bit Bus Mode.<br>Inhibit Start of Conversion.<br>None - Outputs in Hi-Z State. |
| Х                     | Х                                            | Х                                 | 0                               | Conversion in Progress. Outputs Hi-Z<br>State. New Conversion Inhibited until<br>Present Conversion has Finished.                                                                                                                                                 |

TABLE II. Control Line Functions.

For stand-alone operation, control of the ADS7800 is accomplished by a single control line connected to  $R/\overline{C}$ . In this mode,  $\overline{CS}$  and HBE are connected to GND. The output data are presented as 12-bit words. The stand-alone mode is used in systems containing dedicated input ports which do not require full bus interface capability.

Conversion is initiated by a HIGH-to-LOW transition on  $R/\overline{C}$ . The three-state data output buffers are enabled when  $R/\overline{C}$  is HIGH and  $\overline{BUSY}$  is HIGH. Thus, there are two possible modes of operation: conversion can be initiated with either positive or negative pulses. In either case, the  $R/\overline{C}$  pulse must remain LOW a minimum of 40ns.

Figure 6 illustrates timing when conversion is initiated by an  $R/\overline{C}$  pulse which goes LOW and returns HIGH during the conversion. In this case (Convert Mode), the three-state outputs go into the Hi-Z state in response to the falling edge of  $R/\overline{C}$ , and are enabled for external access of the data after completion of the conversion.

Figure 7 illustrates the timing when conversion is initiated by a positive  $R/\overline{C}$  pulse. In this mode (Read Mode), the output data from the previous conversion is enabled during the HIGH portion of  $R/\overline{C}$ . A new conversion starts on the falling edge of  $R/\overline{C}$ , and the three-state outputs return to the Hi-Z state until the next occurrence of a HIGH on  $R/\overline{C}$ .

### **CONVERSION START**

A conversion is initiated on the ADS7800 only by a negative transition occurring on  $R/\overline{C}$ , as shown in Table I. No other combination of states or transitions will initiate a conversion. Conversion is inhibited if either  $\overline{CS}$  or HBE are HIGH, or if  $\overline{BUSY}$  is LOW.  $\overline{CS}$  and HBE should be stable a minimum of 25ns prior to the transition on  $R/\overline{C}$ . Timing relationships for start of conversion are illustrated in Figure 8.

The BUSY output indicates the current state of the converter by being LOW only during conversion. During this time the three-state output buffers remain in a Hi-Z state, and therefore data cannot be read during conversion. During this period, additional transitions on the three digital inputs ( $\overline{CS}$ ,  $R/\overline{C}$  and HBE) will be ignored, so that conversion cannot be prematurely terminated or restarted.



### **INTERNAL CLOCK**

The ADS7800 has an internal clock that is factory trimmed to achieve a typical conversion time of 2.47 $\mu$ s, and a maximum conversion time over the full operating temperature range of 2.7 $\mu$ s. No external adjustments are required, and with the guaranteed maximum acquisition time of 300ns, throughput performance is assured with convert pulses as close as 3 $\mu$ s.

### **READING DATA**

After conversion is initiated, the output buffers remain in a Hi-Z state until the following three logic conditions are simultaneously met:  $R/\overline{C}$  is HIGH,  $\overline{BUSY}$  is HIGH and  $\overline{CS}$  is LOW. Upon satisfaction of these conditions, the data lines are enabled according to the state of HBE. See Figure 9 and Table III for timing relationships and specifications.

### CALIBRATION

### OPTIONAL EXTERNAL GAIN AND OFFSET TRIM

Offset and full-scale errors may be trimmed to zero using external offset and full-scale trim potentiometers connected to the ADS7800 as shown in Figures 10 and 11.

If adjustment of offset and full scale is not required, connections as shown in Figures 4 and 5 should be used.



FIGURE 4. ±10V Range Without Trims.



FIGURE 5. ±5V Range Without Trims.

#### CALIBRATION PROCEDURE

First, trim offset, by applying at the input (pin 1 or 2) the mid-point transition voltage (-2.44mV for the  $\pm 10$ V range, -1.22mV for the  $\pm 5$ V range.) With the ADS7800 converting continually, adjust potentiometer R<sub>1</sub> until the MSB (D11 on pin 5) is toggling alternately HIGH and LOW.

Next adjust full scale, by applying at the input a DC input signal that is 3/2LSB below the nominal full scale voltage (+9.9927V for the  $\pm 10V$  range, +4.9963V for the  $\pm 5V$  range.) With the ADS7800 converting continually, adjust R<sub>2</sub> until the LSB (D0 on pin 17) is toggling HIGH and LOW with all of the other bits HIGH.

## LAYOUT CONSIDERATIONS

Because of the high resolution and linearity of the ADS7800, system design problems such as ground path resistance and contact resistance become very important.

### ANALOG SIGNAL SOURCE IMPEDANCE

The input resistance of the ADS7800 is  $6.3k\Omega$  or  $4.2k\Omega$  (for the ±10V and ±5V ranges respectively.) To avoid introducing distortion, the source resistance must be very low, or constant with signal level. The output impedance provided by most op amps is ideal.

Pins 23 ( $V_{SD}$ ) and 24 ( $V_{SA}$ ) are not connected internally on the ADS7800, to maximize accuracy on the chip. They should be connected together as close as possible to the unit.



FIGURE 6. Convert Mode:  $R/\overline{C}$  Pulse LOW — Outputs Enabled After Conversion.





FIGURE 7. Read Mode:  $R/\overline{C}$  Pulse HIGH— Outputs Enabled Only When  $R/\overline{C}$  is High.

| SYMBOL                         | PARAMETER                                                                                                   | MIN | TYP  | MAX  | UNITS   |
|--------------------------------|-------------------------------------------------------------------------------------------------------------|-----|------|------|---------|
| t <sub>W</sub>                 | R/C Pulse Width                                                                                             | 40  | 10   |      | ns      |
| t <sub>DBC</sub>               | BUSY delay from R/C                                                                                         |     | 80   | 150  | ns      |
| t <sub>B</sub>                 | BUSY LOW                                                                                                    |     | 2.5  | 2.7  | μs      |
| t <sub>AP</sub>                | Aperture Delay                                                                                              |     | 13   |      | ns      |
| $\Delta t_{AP}$                | Aperture Jitter                                                                                             |     | 150  |      | ps, rms |
| t <sub>C</sub>                 | Conversion Time                                                                                             |     | 2.47 | 2.70 | μs      |
| t <sub>DBE</sub>               | BUSY from End of Conversion                                                                                 |     | 100  |      | ns      |
| t <sub>DB</sub>                | BUSY Delay after Data Valid                                                                                 | 25  | 75   | 200  | ns      |
| t <sub>A</sub>                 | Acquisition Time                                                                                            |     | 130  | 300  | ns      |
| t <sub>A</sub> +t <sub>C</sub> | Throughput Time                                                                                             |     | 2.6  | 3.0  | μs      |
| t <sub>HDR</sub>               | Valid Data Held After R/C LOW                                                                               | 20  | 50   |      | ns      |
| t <sub>S</sub>                 | $\overline{\text{CS}}$ or HBE LOW before R/ $\overline{\text{C}}$ Falls                                     | 25  | 5    |      | ns      |
| t <sub>H</sub>                 | $\overline{\text{CS}}$ or HBE LOW after R/ $\overline{\text{C}}$ Falls                                      | 25  | 0    |      | ns      |
| t <sub>DD</sub>                | Data Valid from $\overline{CS}$ LOW, R/ $\overline{C}$ HIGH, and HBE in Desired State (Load = 100pF)        |     | 65   | 150  | ns      |
| t <sub>HDR</sub>               | Valid Data Held After R/C Low                                                                               | 20  | 50   |      | ns      |
| t <sub>HL</sub>                | Delay to Hi-Z State after R/ $\overline{C}$ Falls or $\overline{CS}$ Rises (3k $\Omega$ Pullup or Pulldown) |     | 50   | 150  | ns      |

TABLE III. Timing Specifications ( $T_{MIN}$  to  $T_{MAX}$ ).



FIGURE 8. Conversion Start Timing.

Pin 24 may be slightly more sensitive than pin 23 to supply variations, but to maintain maximum system accuracy, both should be well isolated from digital supplies with wide load variations.

To limit the effects of digital switching elsewhere in a system on the analog performance of the system, it often makes sense to run a separate +5V supply conductor from the supply regulator to any analog components requiring +5V, including the ADS7800.

The V<sub>S</sub> pins (23 and 24) should be connected together and bypassed with a parallel combination of a 6.8 $\mu$ F tantalum capacitor and a 0.1 $\mu$ F ceramic capacitor located close to the converter to obtain noise-free operation. (See Figure 2.) The  $-V_S$  pin 22 should be bypassed with a 1 $\mu$ F tantalum capacitor, again as close as possible to the ADS7800.

Noise on the power supply lines can degrade converter performance, especially noise and spikes from a switching power supply. Appropriate supplies or filters must be used.

The GND pins (4 and 13) are also separated internally, and should be directly connected to a ground plane under the



converter if at all possible. A ground plane is usually the best solution for preserving dynamic performance and reducing noise coupling into sensitive converter circuits. Where any compromises must be made, the common return of the analog input signal should be referenced to pin 4, AGND, on the ADS7800, which prevents any voltage drops that might occur in the power supply common returns from appearing in series with the input signal.

Coupling between analog input and digital lines should be minimized by careful layout. For instance, if the lines must cross, they should do so at right angles. Parallel analog and digital lines should be separated from each other by a pattern connected to common.

If external full scale and offset potentiometers are used, the potentiometers and related resistors should be located as close to the ADS7800 as possible.



FIGURE 9. Read Cycle Timing.

#### **REFERENCE BYPASS**

Pin 3 (REF) should be bypassed with a  $22\mu$ F to  $47\mu$ F tantalum capacitor. A rated working voltage of 2V or more is acceptable here. This pin is used to enhance the system accuracy of the internal reference circuit, and is not recommended for driving external signals. If there are important system reasons for using the ADS7800 reference externally, the output of pin 3 must be appropriately buffered.

#### **"HOT SOCKET" PRECAUTION**

Two separate  $+5V V_S$  pins, 23 and 24, are used to minimize noise caused by digital transients. If one pin is powered and the other is not, the ADS7800 may "Latch Up" and draw excessive current. In normal operation, this is not a problem because both pins will be soldered together. However, during evaluation, incoming inspection, repair, etc., where the potential of a "Hot Socket" exists, care should be taken to power the ADS7800 only after it has been socketed.



FIGURE 10. ±10V Range With External Trims.

#### **MINIMIZING "GLITCHES"**

Coupling of external transients into an A/D converter can cause errors which are difficult to debug. In addition to the discussions earlier on layout considerations for supplies, bypassing and grounding, there are several other useful steps that can be taken to get the best analog performance out of a system using the ADS7800. These potential system problem sources are particularly important to consider when developing a new system, and looking for the causes of errors in breadboards.

First, care should be taken to avoid glitches during critical times in the sampling and conversion process. Since the ADS7800 has an internal sample/hold function, the signal that puts it into the hold state ( $R/\overline{C}$  going LOW) is critical, as it would be on any sample/hold amplifier. The  $R/\overline{C}$  falling edge should be sharp and have minimal ringing, especially during the 20ns after it falls.

Although not normally required, it is also good practice to avoid glitching the ADS7800 while bit decisions are being made. Since the above discussion calls for a fast, clean rise and fall on  $R/\overline{C}$ , it makes sense to keep the rising edge of the convert pulse outside the time when bit decisions are being made. In other words, the convert pulse should either be short (under 100ns so that it transitions before the MSB decision), or relatively long (over 2.75µs to transition after the LSB decision).



FIGURE 11. ±5V Range With External Trims.



Next, although the data outputs are forced into a Hi-Z state during conversion, fast bus transients can still be capacitively coupled into the ADS7800. If the data bus experiences fast transients during conversion, these transients can be attenuated by adding a logic buffer to the data outputs. The BUSY output can be used to enable the buffer.

Naturally, transients on the analog input signal are to be avoided, especially at times within  $\pm 20$ ns of R/ $\overline{C}$  going LOW, when they may be trapped as part of the charge on the capacitor array. This requires careful layout of the circuit in front of the ADS7800.

Finally, in multiplexed systems, the timing on when the multiplexer is switched may affect the analog performance of the system. In most applications, the multiplexer can be switched as soon as  $R/\overline{C}$  goes LOW (with appropriate delays), but this may affect the conversion if the switched signal shows glitches or significant ringing at the ADS7800 input. Whenever possible, it is safer to wait until the conversion is completed before switching the multiplexer. The extremely fast acquisition time and conversion time of the ADS7800 make this practical in many applications.

| INPUT VOLTAGE RANGE AND LSB VALUES   |                     |                     |                     |  |  |  |  |  |  |
|--------------------------------------|---------------------|---------------------|---------------------|--|--|--|--|--|--|
| Input Voltage Range Defined As:      |                     | ±10V                | ±5V                 |  |  |  |  |  |  |
| Analog Input Connected to Pin        |                     | 1                   | 2                   |  |  |  |  |  |  |
| Pin Connected to GND                 |                     | 2                   | 1                   |  |  |  |  |  |  |
| One Least Significant Bit (LSB)      | FSR/2 <sup>12</sup> | 20V/2 <sup>12</sup> | 10V/2 <sup>12</sup> |  |  |  |  |  |  |
|                                      |                     | 4.88mV              | 2.44mV              |  |  |  |  |  |  |
| OUTPUT TRANSITION VALUES             |                     |                     |                     |  |  |  |  |  |  |
| FFE <sub>H</sub> to FFF <sub>H</sub> | +Full Scale         | +10V-3/2LSB         | +5V-3/2LSB          |  |  |  |  |  |  |
|                                      |                     | +9.9927V            | +4.9963V            |  |  |  |  |  |  |
| 7FF <sub>H</sub> to 800 <sub>H</sub> | Mid Scale           | 0V-1/2LSB           | 0V-1/2LSB           |  |  |  |  |  |  |
|                                      | (Bipolar Zero)      | -2.44mV             | -1.22mV             |  |  |  |  |  |  |
| 000 <sub>H</sub> to 001 <sub>H</sub> | -Full Scale         | -10V+1/2LSB         | -5V+1/2LSB          |  |  |  |  |  |  |
|                                      |                     | -9.9976V            | -4.9988V            |  |  |  |  |  |  |

TABLE IV. Input Voltages, Transition Values, and LSB Values.

