

Product specification

1996 Aug 15

IC20 Data Handbook



## 80C652/83C652

#### DESCRIPTION

The P80C652/83C652 Single-Chip 8-Bit Microcontroller is manufactured in an advanced CMOS process and is a derivative of the 80C51 microcontroller family. The 80C652/83C652 has the same instruction set as the 80C51. Three versions of the derivative exist:

83C652 — 8k bytes mask programmable ROM

80C652 - ROMless version

87C652 — EPROM version (described in a separate chapter)

This device provides architectural enhancements that make it applicable in a variety of applications for general control systems. The 8XC652 contains a non-volatile  $8k \times 8$  read-only program memory, a volatile  $256 \times 8$  read-write data memory, four 8-bit I/O ports, two 16-bit timer/event counters (identical to the timers of the 80C51), a multi-source, two-priority-level, nested interrupt structure, an I<sup>2</sup>C interface, UART and on-chip oscillator and timing circuits. For systems that require extra capability, the 8XC652 can be expanded using standard TTL compatible memories and logic.

The device also functions as an arithmetic processor having facilities for both binary and BCD arithmetic plus bit-handling capabilities. The instruction set consists of over 100 instructions: 49 one-byte, 45 two-byte and 17 three-byte. With a 16(24)MHz crystal, 58% of the instructions are executed in 0.75(0.5) $\mu$ s and 40% in 1.5(1) $\mu$ s. Multiply and divide instructions require 3(2) $\mu$ s.

#### LOGIC SYMBOL



# P BUS

#### FEATURES

- 80C51 central processing unit
- 8k × 8 ROM expandable externally to 64k bytes
- 256 × 8 RAM, expandable externally to 64k bytes
- Two standard 16-bit timer/counters
- Four 8-bit I/O ports
- I<sup>2</sup>C-bus serial I/O port with byte oriented master and slave functions
- Full-duplex UART facilities
- Power control modes
  - Idle mode
  - Power-down mode
- ROM code protection
- Extended frequency range: 1.2 to 24 MHz
- Three operating ambient temperature ranges: 0 to +70°C
  - –40 to +85°C
  - –40 to +125°C

#### **PIN CONFIGURATIONS**





### 80C652/83C652



#### **PIN FUNCTIONS** 44 34 0 1 🗆 ⊐ 33 PLASTIC QUAD FLAT PACK 11 🗆 \_\_\_\_ 23 --12 22 Pin Function Pin Function P1.5 23 P2.5/A13 1 P1.6/SCL 2 24 P2.6/A14 3 P1.7/SDA P2.7/A15 25 PSEN 4 RST 26 5 P3.0/RxD 27 ALE 6 $V_{SS4}$ 28 V<sub>SS2</sub> 7 P3.1/TxD 29 EA/VPP 8 P3.2/INT0 30 P0.7/AD7 P3.3/INT1 P0.6/AD6 9 31 P3.4/T0 10 P0.5/AD5 32 11 P3.5/T1 33 P0.4/AD4 P3.6/WR 12 34 P0.3/AD3 13 P3.7/RD 35 P0.2/AD2 14 XTAL2 36 P0.1/AD1 XTAL1 37 P0.0/AD0 15 16 38 $V_{SS1}$ $\mathsf{V}_{\mathsf{D}\mathsf{D}}$ 17 NC\* 39 V<sub>SS3</sub> 18 P2.0/A8 40 P1.0 19 41 P1.1 P2.1/A9 P1.2 20 P2.2/A10 42 21 P2.3/A11 43 P1.3 22 P2.4/A12 44 P1.4 \*DO NOT CONNECT

PLASTIC QUAD FLAT PACK

NOTES TO QFP ONLY:

1. Due to EMC improvements, all V<sub>SS</sub> pins (6, 16, 28, 39) must be connected to V<sub>SS</sub> on the 80C652/83C652.

## **ORDER INFORMATION**

| PA         | PHILIPS<br>RT ORDER NUMBE<br>PART MARKING | R                     | PHILIPS NOR<br>PART ORDE | TH AMERICA<br>ER NUMBER | TEMPERATURE<br>RANGE (°C)                 | FREQ               |
|------------|-------------------------------------------|-----------------------|--------------------------|-------------------------|-------------------------------------------|--------------------|
| ROMIess    | ROM <sup>3</sup>                          | Drawing<br>Number     | ROMIess                  | ROM                     | AND PACKAGE                               | MHz <sup>1,2</sup> |
| P80C652FBP | P83C652FBP/xxx                            | SOT129-1              | P80C652FBPN              | P83C652FBPN             | 0 to +70, Plastic Dual In-line Package    | 16                 |
| P80C652FBA | P83C652FBA/xxx                            | SOT187-2              | P80C652FBAA              | P83C652FBAA             | 0 to +70, Plastic Leaded Chip Carrier     | 16                 |
| P80C652FBB | P83C652FBB/xxx                            | SOT307-2 <sup>4</sup> | P80C652FBBB              | P83C652FBBB             | 0 to +70, Plastic Quad Flat Pack          | 16                 |
| P80C652FFP | P83C652FFP/xxx                            | SOT129-1              | P80C652FFPN              | P83C652FFPN             | -40 to +85, Plastic Dual In-line Package  | 16                 |
| P80C652FFA | P83C652FFA/xxx                            | SOT187-2              | P80C652FFAA              | P83C652FFAA             | -40 to +85, Plastic Leaded Chip Carrier   | 16                 |
| P80C652FFB | P83C652FFB/xxx                            | SOT307-2 <sup>4</sup> | P80C652FFBB              | P83C652FFBB             | -40 to +85, Plastic Quad Flat Pack        | 16                 |
| P80C652FHP | P83C652FHP/xxx                            | SOT129-1              | P80C652FHPN              | P83C652FHPN             | -40 to +125, Plastic Dual In-line Package | 16                 |
| P80C652FHA | P83C652FHA/xxx                            | SOT187-2              | P80C652FHAA              | P83C652FHAA             | -40 to +125, Plastic Leaded Chip Carrier  | 16                 |
| P80C652FHB | P83C652FHB/xxx                            | SOT307-2 <sup>4</sup> | P80C652FHBB              | P83C652FHBB             | -40 to +125, Plastic Quad Flat Pack       | 16                 |
|            |                                           |                       |                          |                         |                                           |                    |
|            |                                           |                       |                          |                         |                                           |                    |
|            |                                           |                       |                          |                         |                                           |                    |
| P80C652IBP | P83C652IBP/xxx                            | SOT129-1              | P80C652IBPN              | P83C652IBPN             | 0 to +70, Plastic Dual In-line Package    | 24                 |
| P80C652IBA | P83C652IBA/xxx                            | SOT187-2              | P80C652IBAA              | P83C652IBAA             | 0 to +70, Plastic Leaded Chip Carrier     | 24                 |
| P80C652IBB | P83C652IBB/xxx                            | SOT307-2 <sup>4</sup> | P80C652IBBB              | P83C652IBBB             | 0 to +70, Plastic Quad Flat Pack          | 24                 |
| P80C652IFP | P83C652IFP/xxx                            | SOT129-1              | P80C652IFPN              | P83C652IFPN             | -40 to +85, Plastic Dual In-line Package  | 24                 |
| P80C652IFA | P83C652IFA/xxx                            | SOT187-2              | P80C652IFAA              | P83C652IFAA             | -40 to +85, Plastic Leaded Chip Carrier   | 24                 |
| P80C652IFB | P83C652IFB/xxx                            | SOT307-2 <sup>4</sup> | P80C652IFBB              | P83C652IFBB             | -40 to +85, Plastic Quad Flat Pack        | 24                 |

NOTES:

80C652 and 83C652 frequency range is 1.2MHz–16MHz or 1.2 to 24MHz.
 For specification of the EPROM version, see the 87C652 data sheet.
 xxx denotes the ROM code number.
 SOT311 replaced by SOT307-2.

|                    |                   | TEMPERATURE<br>RANGE (°C)                            | FREQ               |
|--------------------|-------------------|------------------------------------------------------|--------------------|
| EPROM <sup>2</sup> | Drawing<br>Number | AND PACKAGE                                          | MHz <sup>1,2</sup> |
| S87C652-4N40       | SOT129-1          | 0 to +70, Plastic Dual In-line Package               | 16                 |
| S87C652-4F40       | 0590B             | 0 to +70, Ceramic Dual In-line<br>Package w/Window   | 16                 |
| S87C652-4A44       | SOT187-2          | 0 to +70, Plastic Leaded Chip Carrier                | 16                 |
| S87C652-4K44       | 1472A             | 0 to +70, Ceramic Leaded Chip Carrier<br>w/Window    | 16                 |
| S87C652-4B44       | SOT307-2          | 0 to +70, Plastic Quad Flat Pack                     | 16                 |
| S87C652-5N40       | SOT129-1          | -40 to +85, Plastic Dual In-line Package             | 16                 |
| S87C652-5F40       | 0590B             | -40 to +85, Ceramic Dual In-line Package<br>w/Window | 16                 |
| S87C652-5A44       | SOT187-2          | -40 to +85, Plastic Leaded Chip Carrier              | 16                 |
| S87C652-5B44       | SOT307-2          | –40 to +85, Plastic Quad Flat Pack                   | 16                 |
|                    |                   |                                                      |                    |
|                    |                   |                                                      |                    |
|                    |                   |                                                      |                    |
| S87C652-7N40       | SOT129-1          | 0 to +70, Plastic Dual In-line Package               | 20                 |
| S87C652-7F40       | 0590B             | 0 to +70, Ceramic Dual In-line Package<br>w/Window   | 20                 |
| S87C652-7A44       | SOT187-2          | 0 to +70, Plastic Leaded Chip Carrier                | 20                 |
| S87C652-7K44       | 1472A             | 0 to +70, Ceramic Leaded Chip Carrier<br>w/Window    | 20                 |
| S87C652-8N40       | SOT129-1          | -40 to +85, Plastic Dual In-line Package             | 20                 |
| S87C652-8F40       | 0590B             | –40 to +85, Ceramic Dual In-line Package<br>w/Window | 20                 |
| S87C652-8A44       | SOT187-2          | -40 to +85, Plastic Leaded Chip Carrier              | 20                 |
|                    |                   |                                                      |                    |
|                    |                   |                                                      |                    |
|                    |                   |                                                      |                    |
|                    |                   |                                                      |                    |
|                    |                   |                                                      |                    |
|                    |                   |                                                      |                    |

## 80C652/83C652



#### **BLOCK DIAGRAM**

## 80C652/83C652

#### **PIN DESCRIPTIONS**

| V <sub>DD</sub> 40         44         38         I         connected.           P0.0-0.7         39-32         43-36         37-30         I/O         Port 2-bp of 16 an open-drain, bidfractional I/O port. Port 0 pins that have 1s written to them finat and can be used as high-impedance inputs. Fort 0 just that have 1s written to them finat and can be used as high-impedance inputs. Fort 0 just that memory. In this application, it uses strong internal pull-ups when emitting 1s.           P1.0-P1.7         1-8         2-9         40-44, I/O         Port 1: Port 1 is an 6 bib bidirectional I/O port with internal pull-ups, except P1.6 and P1.7 internal pull-ups and can be used a inputs. As inputs, port 1 prins that are betraphy pulled low will source current because of the internal pull-ups and can be used as inputs. As input puls.           P1.6         7         8         2         I/O           P2.0-P2.7         21-28         24-31         18-25         I/O         Port 2: port 2 is an 8-bib bidirectional I/O port with internal pull-ups. Port 2 pins that have 1s written to them are pulled high by the internal pull-ups. (WK 20PTR). In this application, it uses strond data memory that use 16-bid datacteristics. III, Port 2 emits the high-order address by the during fetches from external program memory and long accesses to external data memory that use 8-bid addresses (WCW 20PTR). In this application, it uses strond data memory that use 8-bid addresses (WCW 20PTR). In this application, it uses strond data memory that use 8-bid addresses (WCW 20PTR). In this application, it uses strond data memory that use 8-bid addresses (WCW 20PTR). In this application, it uses 8-bid addresseses (WCW 20PTR                                                                                                                                                                                                                         |                 | PI    | N NUMB | ER    |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------|--------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vance         28, 39         connected.           Vance         40         44         38         1         Power Supply: This is the power supply voltage for normal, idle, and power-down operation.           90.0-0.7         39-32         43-38         37-30         10         Port 0: Port 0 is an open-drain, high residence ip use, being normal, idle, and power-down operation.           91.0-P1.7         1-8         2-9         40-44,         10         Port 1: Port 1 is an 8 bit bid rescional 100 port with internal pull-ups, except P1 6 and P1.7           91.0         7         8         2         100         Port 1: Port 1 is an 8 bit bid rescional 100 port with internal pull-ups, except P1 6 and P1.7           91.6         7         8         2         100         Port 1: Port 1 is an 8 bit bid rescional 100 port with internal pull-ups. (See DC Electrical Characteristics: IL). Not zents the internal pull-ups. (See DC Electrical Characteristics: IL). Atternat for the internal pull-ups. Port 2 pins that have 1s written to them are pulled high by the internal pull-ups. ID, Port 2 emts the high-porter address by the during fetches from external program memory and uning accesses to external data memory that use 6 bit addresses (MOV & @PTR). In this application, it uses strong internal pull-ups. (See DC Electrical Characteristics: IL). Port 3 ends that use 6 bit addresses (MOV & @PTR). In this application, it uses strong internal pull-ups. (See DC Electrical Characteristics: IL). Port 3 ends that use 6 bit addresses (MOV & @PTR). In this application, it uses strond interna pull-ups. (See DC Electrical Characteristics: IL). Po                                                                                                                                                                                                                                                                                         | MNEMONIC        | DIP   | PLCC   | QFP   | TYPE | NAME AND FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Po.0-0.7         39-32         43-36         37-30         I/O         Pert 0: Port 0 is an open-drain, bidrectional I/O port. Port 0 pins that have 1s written to them float and can be used as high-impedance inputs. Port 0 is also the multiplexed low-order address and data bus during accesses to external program and data memory. In this application, it uses strong internal pull-ups when emitting 1s.           P1.0-P1.7         1-8         2-9         40-44.         I/O         Port 1: Port 1 is an 8-bit bidirectional I/O port with internal pull-ups, except P1.6 and P1.7 which are open drain. Port 1 pins that are externally pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: III). Alternate functions include:           P1.6         7         8         2         I/O         SDL: I?C-bus serial port data line.           P2.0-P2.7         21-28         24-31         18-25         I/O         Port 3: Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Hort 2 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. An imput 3, port 2 pins that are externally being pulled low will source current because of the inputs, port 3 pins that reset for 3 (MOX & GD/PT).           P3.0-P3.7         10-17         11, 5         I/O         Port 3: Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Hort 3 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 3 pins that are externally being pulled low will source current because of the pull-ups. (See DC Electrical Characteristics: Iµ). Port 3 also serves the sp                                                                                                                                                                                                                                    | V <sub>SS</sub> | 20    | 22     |       | I    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| P1.0-P1.7         1-8         2-9         40-44         I/O           P1.0-P1.7         1-8         2-9         40-44         I/O         Port 1: Port 1 is an 5-bit bidrectional I/O port with internal pull-ups, except P1.6 and P1.7           P1.6         7         8         2         I/O         Port 1: Port 1 is an 5-bit bidrectional I/O port with internal pull-ups, except P1.6 and P1.7           P1.6         7         8         2         I/O         SOL: IPC-bus serial port 1 points that have 1s written to them are externally pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: III). Alternate functions include:           P1.6         7         8         2         I/O         SOL: IPC-bus serial port dock line.           P2.0-P2.7         21-28         24-31         I8-25         I/O         SOL: IPC-bus serial port dock line.           P3.0-P3.7         10-17         11, 5.         I         Port 2: Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins that are externally being pulled low will source current because of the internal pull-ups (See DC Electrical Characteristics: III). Port 2: Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins that are externally being pulled low will source current because of the internal pull-ups and can be used as inputs. As inputs, port 3 pins that are externally being pulled low will source current because of the internal pull-ups and can be used as inputs. As inputs, port 3 pins that are external pull-ups and                                                                                                                                                                                                                                                                                                                                                                         | V <sub>DD</sub> | 40    | 44     | 38    | I    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| <ul> <li>Wich are open drain. Port 1 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 1 pins that are externally pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: III). Alternate functions include:</li> <li>P1.7</li> <li>8</li> <li>9</li> <li>100</li> <li>P0.7</li> <li>2</li> <li>24–31</li> <li>18–25</li> <li>100</li> <li>P0.7</li> <li>21–28</li> <li>24–31</li> <li>18–25</li> <li>100</li> <li>P0.7</li> <li>21–27</li> <li>21–28</li> <li>24–31</li> <li>18–25</li> <li>100</li> <li>P0.7</li> <li>21–27</li> <li>21–28</li> <li>24–31</li> <li>18–25</li> <li>100</li> <li>P0.7</li> <li>21–31</li> <l< td=""><td>P0.0–0.7</td><td>39–32</td><td>43–36</td><td>37–30</td><td>I/O</td><td>them float and can be used as high-impedance inputs. Port 0 is also the multiplexed low-order address and data bus during accesses to external program and data memory. In</td></l<></ul> | P0.0–0.7        | 39–32 | 43–36  | 37–30 | I/O  | them float and can be used as high-impedance inputs. Port 0 is also the multiplexed low-order address and data bus during accesses to external program and data memory. In                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| P1.7       8       9       3       I/O       SDA: I <sup>2</sup> C-bus serial port data line.         P2.0-P2.7       21-28       24-31       18-25       I/O       Port 2: Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. Not 2 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 2 pins that are externally being pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: III,). Port 2 emits the indiperiod that use 6 to 14 addresses (MOV @RI), port 2 emits the indiperiod that use 6 to 14 addresses (MOV @RI), port 2 emits the contents of the P2 special function, it uses storing internal pull-ups. (See DC Electrical Characteristics: III,). Port 3 pins that have 1s inputs, port 3 pins that are externally being pulled low will source ourrent because of the pull-ups. (See DC Electrical Characteristics: III,). Port 3 also serves the special features of the boot 3 pins that are externally being pulled low will source ourrent because of the pull-ups. (See DC Electrical Characteristics: III,). Port 3 also serves the special features of the 90C1 tamily, as lited below:         10       11       5       1       RxD (P3.2): External interrupt         13       15       9       1       INTT (P3.3): External interrupt         14       16       18       12       0       WR (P3.6): External interrupt         15       17       11       1       T1 (P3.3): Timer 0 external input         15       17       11       1       T1 (P3.3): Timer 1 external interrupt                                                                                                                                                                                                                                                                                                                                                            | P1.0–P1.7       |       |        | 1–3   |      | which are open drain. Port 1 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 1 pins that are externally pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: $I_{\rm IL}$ ). Alternate functions include:                                                                                                                                                                                                                                                                                                                                                                                                                   |
| P2.0-P2.7       21-28       24-31       18-25       I/O       Port 2: Port 2 is an 8-bit bidfectional I/O port with internal pull-ups and can be used as inputs. As inputs, port 2 pins that nee external being pulled low is pulsed low is provided with the termal pull-ups. and can be used as inputs. As inputs, port 2 pins that nee external being pulled low is pulsed by user current because of the internal pull-ups. (See DC Electrical Characteristics: III). Port 2 emits the high-order address (MOV @RI), port 2 emits the contents of the P2 special function register.         P3.0-P3.7       10-17       11, 5, 1       5, 13-19       7-13       I/O       Port 3: Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 3 pins that nee externally being pulsed low isource current because of the pull-ups. (See DC Electrical Characteristics: I_U). Port 3 also serves the special function register.         P3.0-P3.7       10       11       5       I       Port 3: Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1s written to them are pulled high by the internal pull-ups. Into a mission current because of the pull-ups. (See DC Electrical Characteristics: I_U). Port 3 also serves the special function register.         10       11       5       I       Port 3: Port 3: Serial output port         12       14       8       I       INTO (P3.3): Estimal input port         13       15       17                                                                                                                                                                                                                                                                                                        | -               |       |        |       |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 13-197-13written to them are pulled high by the internal pull-ups and can be used as inputs. As<br>inputs, port 3 pins that are externally being pulled low will source current because of the<br>pull-ups. (See DC Electrical Characteristics: In.). Port 3 also serves the special features of<br>the 80C51 family, as listed below:101151RXD (P3.0): Serial input port11137OTxD (P3.2): External interrupt121481INTT (P3.2): External interrupt131591INTT (P3.2): External interrupt1416101T0 (P3.4): Timer 0 external input1517111T1 (P3.5): Timer 1 external input161812OWR (P3.6): External data memory write strobeRST91041Reset: A high on this pin for two machine cycles while the oscillator is running, resets the<br>device. An internal diffused resistor to V <sub>SS</sub> permits a power-on reset using only an external<br>capacitor to V <sub>DD</sub> .ALE303327I/OAddress Latch Enable: Output pulse for latching the low byte of the address during an<br>access to external program memory. Note that one ALE pulse is skipped during each access to external<br>during each access to external program memory. PSEN is not activated (remains HIGH) during<br>on fetches from the external program memory. PSEN can sink-source & LSTTL inputs and can<br>during each access: If during a RESET, EA is held at TTL, level HIGH, the CPU executes out<br>during each access: If during a RESET, EA is held at TTL, level HIGH, the CPU executes out<br>during a RESET, EA is held at TTL, level HIGH, the CPU executes out<br>during a RESET, EA is h                                                                                                                                                                                                                                                                                                                                                                                                                              | P2.0-P2.7       | -     | -      | -     |      | <b>Port 2:</b> Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 2 pins that are externally being pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: $I_{IL}$ ). Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @DPTR). In this application, it uses strong internal pull-ups when emitting 1s. During accesses to external data memory that use 8-bit addresses (MOV @Ri), port 2 emits the contents of the P2 special function |
| 101151RxD (P3.0): Serial input port11137OTxD (P3.1): Serial output port121481INTT (P3.2): External interrupt131591INTT (P3.3): External interrupt1416101T0 (P3.4): Timer 0 external input1517111T1 (P3.5): Timer 1 external input161812OWR (P3.6): External data memory write strobeRST91041Reset: A high on this pin for two machine cycles while the oscillator is running, resets the<br>device. An internal diffused resistor to V <sub>SS</sub> permits a power-on reset using only an external<br>capacitor to V <sub>DD</sub> .ALE303327I/OAddress Latch Enable: Output pulse for latching the low byte of the address during an<br>access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6<br>the oscillator frequency. Note that one ALE pulse is skipped during each access to external<br>data memory.PSEN293226OProgram Store Enable: Read strobe to external program memory via Port 0 and Port 2. It<br>is activated twice each machine cycle during fetches from the external program memory.<br>When executing out of external program memory. PSEN is not activations of PSEN are skipped<br>during each access to external program memory. PSEN is not activated (remains HIGH) during<br>no fetches from external program memory. PSEN is not activated strobe out of the internal program memory. PSEN is not activated remains HIGH) during<br>no fetches from external program memory. PSEN is not activated remains HIGH) during<br>no fetches from external program memory. PSEN is not ac                                                                                                                                                                                                                                                                                                                                                                                                                                                        | P3.0–P3.7       | 10–17 |        |       | I/O  | written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 3 pins that are externally being pulled low will source current because of the pull-ups. (See DC Electrical Characteristics: $I_{L}$ ). Port 3 also serves the special features of                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 121481INTO (P3.2): External interrupt131591INTT (P3.3): External interrupt1416101T0 (P3.4): Timer 0 external input1517111T1 (P3.5): Timer 1 external input1618120WR (P3.6): External data memory write strobe1719130RESET: A high on this pin for two machine cycles while the oscillator is running, resets the<br>device. An internal diffused resistor to V <sub>SS</sub> permits a power-on reset using only an external<br>capacitor to V <sub>DD</sub> .ALE303327I/OAddress Latch Enable: Output pulse for latching the low byte of the address during an<br>access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6<br>the oscillator frequency. Note that one ALE pulse is skipped during each access to external<br>data memory.PSEN293226OProgram Store Enable: Read strobe to external program memory via Port 0 and Port 2. It<br>is activated twice each machine cycle during fetches from the external program memory.<br>When executing out of external pull-ups.EA3135291External Access: If during a RESET, EA is held at TTL, level HIGH, the CPU executes out<br>of the internal program memory. EX is not allowed to float.XTAL1192115ICrystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                 | 10    | 11     | 5     | I    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 13159IINTT (P3.3): External interrupt141610IT0 (P3.4): Timer 0 external input151711IT1 (P3.5): Timer 1 external input1618120WR (P3.6): External data memory write strobeRST9104IReset: A high on this pin for two machine cycles while the oscillator is running, resets the device. An internal diffused resistor to V <sub>SS</sub> permits a power-on reset using only an external capacitor to V <sub>DD</sub> .ALE303327I/OAddress Latch Enable: Output pulse for latching the low byte of the address during an access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator frequency. Note that one ALE pulse is skipped during each access to external data memory.PSEN293226OProgram Store Enable: Read strobe to external program memory via Port 0 and Port 2. It is activated twice each machine cycle during fetches from the external program memory. When executing out of external program memory. PSEN is not activated (remains HIGH) during no fetches from external program memory. PSEN is not activated (remains HIGH) during no fetches from external program memory. PSEN is not activated (remains HIGH) during no fetches from external program memory. PSEN is not activated (remains HIGH) during no fetches from external program memory. PSEN is not activated (remains HIGH) during no fetches from external program memory. PSEN is not activated (remains HIGH) during no fetches from external program memory. PSEN is not activated (remains HIGH) during no fetches from external program memory. PSEN is not activated (remains HIGH) during no fetches from external program memory. PSEN is not activated (remains HIGH).EA                                                                                                                                                                                                                                                                                             |                 |       |        |       | 0    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 1416101T0 (P3.4): Timer 0 external input1517111T1 (P3.5): Timer 1 external input161812OWR (P3.6): External data memory write strobeRST91041Reset: A high on this pin for two machine cycles while the oscillator is running, resets the<br>device. An internal diffused resistor to V <sub>SS</sub> permits a power-on reset using only an external<br>capacitor to V <sub>DD</sub> .ALE303327I/OAddress Latch Enable: Output pulse for latching the low byte of the address during an<br>access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6<br>the oscillator frequency. Note that one ALE pulse is skipped during each access to external<br>data memory.PSEN293226OProgram Store Enable: Read strobe to external program memory via Port 0 and Port 2. It<br>is activated twice each machine cycle during fetches from the external program memory.<br>When executing out of external program memory. PSEN is not activated (remains HIGH) during<br>no fetches from external program memory. PSEN is not activated (remains HIGH) during<br>no fetches from external program memory. PSEN is not activated (remains HIGH) during<br>no fetches from external pull-ups.EA313529IExternal Access: If during a RESET, EA is held at TTL, level HIGH, the CPU executes out<br>of the internal program memory. ROM provided the Program Counter is less than 8192. If<br>during a RESET, EA is held a TTL, LOW level, the CPU executes out of external program<br>memory. EA is not allowed to float.XTAL1192115ICrystal 1: Input to the inverting oscillator amplifier and input to the internal cloc                                                                                                                                                                                                                                                                                                                                                                |                 |       |        |       |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 1517111T1 (P3.5): Timer 1 external input1618120WR (P3.6): External data memory write strobe1719130RD (P3.7): External data memory read strobeRST91041Reset: A high on this pin for two machine cycles while the oscillator is running, resets the device. An internal diffused resistor to V <sub>SS</sub> permits a power-on reset using only an external capacitor to V <sub>DD</sub> .ALE303327I/OAddress Latch Enable: Output pulse for latching the low byte of the address during an access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator frequency. Note that one ALE pulse is skipped during each access to external data memory.PSEN293226OProgram Store Enable: Read strobe to external program memory via Port 0 and Port 2. It is activated wice each machine cycle during fetches from the external program memory. When executing out of external program memory. PSEN is not activated (remains HIGH) during no fetches for external data memory. PSEN can sink/source 8 LSTTL inputs and can drive CMOS inputs without external pull-ups.EA313529IExternal Access: If during a RESET, EA is held at TTL, level HIGH, the CPU executes out of the internal program memory. ROM provided the Program Counter is less than 8192. If during a RESET, EA is held at TTL LOW level, the CPU executes out of the internal program memory. EA is not allowed to float.XTAL1192115ICrystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                 |       |        | -     |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 1618120 $\overline{WR}$ (P3.6): External data memory write strobeRST91041Reset: A high on this pin for two machine cycles while the oscillator is running, resets the<br>device. An internal diffused resistor to V <sub>SS</sub> permits a power-on reset using only an external<br>capacitor to V <sub>DD</sub> .ALE303327I/OAddress Latch Enable: Output pulse for latching the low byte of the address during an<br>access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6<br>the oscillator frequency. Note that one ALE pulse is skipped during each access to external<br>data memory.PSEN293226OProgram Store Enable: Read strobe to external program memory via Port 0 and Port 2. It<br>is activated twice each machine cycle during fetches from the external program memory.<br>When executing out of external program memory. PSEN is not activated (remains HIGH) during<br>no fetches from external pull-ups.EA313529IExternal Access: If during a RESET, EA is held at TTL, level HIGH, the CPU executes out<br>of the internal program memory. ROM provided the Program Counter is less than 8192. If<br>during a RESET, EA is held a TTL, level HIGH, the CPU executes out<br>of the internal program memory. ROM provided the Program Counter is less than 8192. If<br>during a RESET, EA is held at TTL, level HIGH, the CPU executes out<br>of the internal program memory. ROM provided the Program Counter is less than 8192. If<br>during a RESET, EA is held at TTL, level HIGH, the CPU executes out<br>of the internal program memory. ROM provided the Program Counter is less than 8192. If<br>during a RESET, EA is held at TTL, level HIGH, the CPU executes out<br>of the internal program memory. ROM provided the Program Counter is less than 8192. If                                                                                                                                                                                |                 |       |        | -     |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| RST9104IReset: A high on this pin for two machine cycles while the oscillator is running, resets the<br>device. An internal diffused resistor to V <sub>SS</sub> permits a power-on reset using only an external<br>capacitor to V <sub>DD</sub> .ALE303327I/OAddress Latch Enable: Output pulse for latching the low byte of the address during an<br>access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6<br>the oscillator frequency. Note that one ALE pulse is skipped during each access to external<br>data memory.PSEN293226OProgram Store Enable: Read strobe to external program memory via Port 0 and Port 2. It<br>is activated twice each machine cycle during fetches from the external program memory.<br>When executing out of external program memory. PSEN is not activated (remains HIGH) during<br>no fetches from external data memory. PSEN is not activated (remains HIGH) during<br>no fetches from external program memory. PSEN is not activated (remains HIGH) during<br>no fetches from external program memory. PSEN is not activated (remains HIGH) during<br>no fetches from external program memory. PSEN is not activated (remains HIGH) during<br>no fetches from external program memory. PSEN is not activated (remains HIGH) during<br>no fetches from external program memory. PSEN is not activated (remains HIGH) during<br>no fetches from external program memory. ROM provided the Program Counter is less than 8192. If<br>during a RESET, EA is held a TTL, level HIGH, the CPU executes out<br>of the internal program memory. EA is not allowed to float.XTAL1192115ICrystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator<br>circuits.                                                                                                                                                                                                                                      |                 |       |        |       | 0    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| ALE303327I/OAddress Latch Enable: Output pulse for latching the low byte of the address during an<br>access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6<br>the oscillator frequency. Note that one ALE pulse is skipped during each access to external<br>data memory.PSEN293226OProgram Store Enable: Read strobe to external program memory via Port 0 and Port 2. It<br>is activated twice each machine cycle during fetches from the external program memory.<br>When executing out of external program memory two activations of PSEN are skipped<br>during each access to external program memory. PSEN is not activated (remains HIGH) during<br>no fetches from external program memory. PSEN is not activated (remains HIGH) during<br>no fetches from external program memory. PSEN is not activated (remains HIGH) during<br>no fetches from external program memory. PSEN can sink/source 8 LSTTL inputs and can<br>drive CMOS inputs without external pull-ups.EA313529IExternal Access: If during a RESET, EA is held at TTL, level HIGH, the CPU executes out<br>of the internal program memory ROM provided the Program Counter is less than 8192. If<br>during a RESET, EA is held a TTL LOW level, the CPU executes out of external program<br>memory. EA is not allowed to float.XTAL1192115ICrystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator<br>circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                 | 17    | 19     | 13    | 0    | RD (P3.7): External data memory read strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| PSEN293226OProgram Store Enable: Read strobe to external program memory via Port 0 and Port 2. It<br>is activated twice each machine cycle during fetches from the external program memory.<br>When executing out of external program memory. I's not activated (remains HIGH) during<br>no fetches from external program memory. PSEN is not activated (remains HIGH) during<br>no fetches from external program memory. PSEN can sink/source 8 LSTTL inputs and can<br>drive CMOS inputs without external pull-ups.EA313529IExternal Access: If during a RESET, EA is held at TTL, level HIGH, the CPU executes out<br>of the internal program memory. ROM provided the Program Counter is less than 8192. If<br>during a RESET, EA is not allowed to float.XTAL1192115ICrystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator<br>circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | RST             | 9     | 10     | 4     | I    | device. An internal diffused resistor to V <sub>SS</sub> permits a power-on reset using only an external                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| EA313529IExternal Access:<br>B IIf during a RESET, EA is held at TTL, level HIGH, the CPU executes out<br>of the internal program memory ROM provided the Program Counter is less than 8192. If<br>during a RESET, EA is held at TTL LOW level, the CPU executes out of external program memory. EA is not allowed to float.XTAL1192115ICrystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator<br>circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ALE             | 30    | 33     | 27    | I/O  | access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator frequency. Note that one ALE pulse is skipped during each access to external                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| XTAL1192115ICrystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator<br>circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | PSEN            | 29    | 32     | 26    | 0    | is activated twice each machine cycle during fetches from the external program memory.<br>When executing out of external program memory two activations of PSEN are skipped<br>during each access to external data memory. PSEN is not activated (remains HIGH) during<br>no fetches from external program memory. PSEN can sink/source 8 LSTTL inputs and can                                                                                                                                                                                                                                                                                                                                                                                    |
| circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | EA              | 31    | 35     | 29    | I    | of the internal program memory ROM provided the Program Counter is less than 8192. If during a RESET, EA is held a TTL LOW level, the CPU executes out of external program                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| XTAL2     18     20     14     O     Crystal 2: Output from the inverting oscillator amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | XTAL1           | 19    | 21     | 15    | I    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | XTAL2           | 18    | 20     | 14    | 0    | Crystal 2: Output from the inverting oscillator amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

To avoid "latch-up" effect at power-on, the voltage on any pin at any time must not be higher than  $V_{DD}$  + 0.5V or  $V_{SS}$  – 0.5V, respectively.

## 80C652/83C652

| SYMBOL     | DESCRIPTION                                        | DIRECT<br>ADDRESS | BIT<br>MSB |      | SS, SYME | BOL, OR A | LTERNAT | IVE PORT    | FUNCTIO | ON<br>LSB | RESET<br>VALUE |
|------------|----------------------------------------------------|-------------------|------------|------|----------|-----------|---------|-------------|---------|-----------|----------------|
| ACC*       | Accumulator                                        | E0H               | E7         | E6   | E5       | E4        | E3      | E2          | E1      | E0        | 00H            |
| В*         | B register                                         | F0H               | F7         | F6   | F5       | F4        | F3      | F2          | F1      | F0        | 00H            |
| DPTR:      | Data pointer                                       |                   |            |      |          |           |         |             |         |           |                |
| DPH<br>DPL | (2 bytes)<br>Data pointer high<br>Data pointer low | 83H<br>82H        |            |      |          |           |         |             |         |           | 00H<br>00H     |
|            |                                                    |                   | AF         | AE   | AD       | AC        | AB      | AA          | A9      | A8        |                |
| IE*#       | Interrupt enable                                   | A8H               | EA         |      | ES1      | ES0       | ET1     | EX1         | ET0     | EX0       | 0x000000B      |
|            |                                                    |                   | BF         | BE   | BD       | BC        | BB      | BA          | B9      | B8        |                |
| IP*#       | Interrupt priority                                 | B8H               | -          |      | PS1      | PS0       | PT1     | PX1         | PT0     | PX0       | xx000000B      |
|            |                                                    |                   | 87         | 86   | 85       | 84        | 83      | 82          | 81      | 80        |                |
| P0*        | Port 0                                             | 80H               | AD7        | AD6  | AD5      | AD4       | AD3     | AD2         | AD1     | AD0       | FFH            |
|            |                                                    |                   | 97         | 96   | 95       | 94        | 93      | 92          | 91      | 90        |                |
| P1*#       | Port 1                                             | 90H               | SDA        | SCL  |          |           |         |             |         |           | FFH            |
|            |                                                    |                   | A7         | A6   | A5       | A4        | A3      | A2          | A1      | A0        |                |
| P2*        | Port 2                                             | A0H               | A15        | A14  | A13      | A12       | A11     | A10         | A9      | A8        | FFH            |
|            |                                                    |                   | B7         | B6   | B5       | B4        | B3      | B2          | B1      | B0        |                |
| P3*        | Port 3                                             | B0H               | RD         | WR   | T1       | Т0        | INT1    | <b>INTO</b> | TXD     | RXD       | FFH            |
| PCON       | Power control                                      | 87H               | SMOD       | -    | -        | -         | GF1     | GF0         | PD      | IDL       | 0xxx0000B      |
|            |                                                    |                   | 9F         | 9E   | 9D       | 9C        | 9B      | 9A          | 99      | 98        |                |
| S0CON*#    | Serial 0 port control                              | 98H               | SM0        | SM1  | SM2      | REN       | TB8     | RB8         | TI      | RI        | 00H            |
| S0BUF#     | Serial 0 data buffer                               | 99H               |            |      |          |           |         |             |         |           | хххххххВ       |
|            |                                                    |                   | D7         | D6   | D5       | D4        | D3      | D2          | D1      | D0        |                |
| PSW*       | Program status word                                | D0H               | CY         | AC   | F0       | RS1       | RS0     | OV          | F1      | Р         | 00H            |
| S1DAT#     | Serial 1 data                                      | DAH               |            |      |          |           |         |             |         |           | 00H            |
| SP         | Stack pointer                                      | 81H               |            |      |          |           |         |             |         |           | 07H            |
| S1ADR#     | Serial 1 address                                   | DBH               |            |      | SL       | AVE ADDF  | RESS —— |             |         | GC        | 00H            |
| S1STA#     | Serial 1 status                                    | D9H               | SC4        | SC3  | SC2      | SC1       | SC0     | 0           | 0       | 0         | F8H            |
|            |                                                    |                   | DF         | DE   | DD       | DC        | DB      | DA          | D9      | D8        | 1              |
| S1CON*#    | Serial 1 control                                   | D8H               | CR2        | ENS1 | STA      | STO       | SI      | AA          | CR1     | CR0       | 0000000B       |
|            |                                                    |                   | 8F         | 8E   | 8D       | 8C        | 8B      | 8A          | 89      | 88        |                |
| TCON*      | Timer control                                      | 88H               | TF1        | TR1  | TF0      | TR0       | IE1     | IT1         | IE0     | IT0       | 00H            |
| TH1        | Timer high 1                                       | 8DH               |            |      |          |           |         |             |         |           | 00Н            |
| TH0        | Timer high 0                                       | 8CH               |            |      |          |           |         |             |         |           | 00H            |
| TL1        | Timer low 1                                        | 8BH               |            |      |          |           |         |             |         |           | 00H            |
| TL0        | Timer low 0                                        | 8AH               |            |      |          |           |         |             |         |           | 00H            |
| TMOD       | Timer mode                                         | 89H               | GATE       | C/T  | M1       | MO        | GATE    | C/T         | M1      | M0        | оон            |

Table 1. 8XC652/654 Special Function Registers

\* SFRs are bit addressable.

# SFRs are modified from or added to the 80C51 SFRs.

#### Product specification

80C652/83C652

## CMOS single-chip 8-bit microcontrollers

## ROM CODE PROTECTION (83C652)

The 8XC652 has an additional security feature. ROM code protection may be selected by setting a mask–programmable security bit (i.e., user dependent). This feature may be requested during ROM code submission. When selected, the ROM code is protected and cannot be read out at any time by any test mode or by any instruction in the external program memory space.

The MOVC instructions are the only instructions that have access to program code in the internal or external program memory. The EA input is latched during RESET and is "don't care" after RESET (also if the security bit is not set). This implementation prevents reading internal program code by switching from external program memory to internal program memory during a MOVC instruction or any other instruction that uses immediate data.

#### OSCILLATOR CHARACTERISTICS

XTAL1 and XTAL2 are the input and output, respectively, of an inverting amplifier. The pins can be configured for use as an on-chip oscillator, as shown in the Logic Symbol, page 2.

To drive the device from an external clock source, XTAL1 should be driven while XTAL2 is left unconnected. There are no requirements on the duty cycle of the external clock signal, because the input to the internal clock circuitry is through a divide-by-two flip-flop. However, minimum and maximum high and low times specified in the data sheet must be observed.

#### Reset

A reset is accomplished by holding the RST pin high for at least two machine cycles (24 oscillator periods), while the oscillator is running. To insure a good power-on reset, the RST pin must be high long enough to allow the oscillator time to start up (normally a few milliseconds) plus two machine cycles. At power-on, the voltage on  $V_{DD}$  and RST must come up at the same time for a proper start-up.

#### **Idle Mode**

In the idle mode, the CPU puts itself to sleep while all of the on-chip peripherals stay active. The instruction to invoke the idle mode is the last instruction executed in the normal operating mode before the idle mode is activated. The CPU contents, the on-chip RAM, and all of the special function registers remain intact during this mode. The idle mode can be terminated either by any

#### enabled interrupt (at which time the process is picked up at the interrupt service routine and continued), or by a hardware reset which starts the processor in the same manner as a power-on reset.

#### **Power-Down Mode**

In the power-down mode, the oscillator is stopped and the instruction to invoke power-down is the last instruction executed. Only the contents of the on-chip RAM are preserved. A hardware reset is the only way to terminate the power-down mode. The control bits for the reduced power modes are in the special function register PCON. Table 2 shows the state of the I/O ports during low current operating modes.

#### I<sup>2</sup>C Serial Communication—SIO1

The  $l^2C$  serial port is identical to the  $l^2C$  serial port on the 8XC552. The operation of this subsystem is described in detail in the 8XC552 section of this manual.

Note that in both the 8XC652/4 and the 8XC552 the  $I^2C$  pins are alternate functions to port pins P1.6 and P1.7. Because of this, P1.6 and P1.7 on these parts do not have a pull-up structure as found on the 80C51. Therefore P1.6 and P1.7 have open drain outputs on the 8XC652/4.

#### Table 2. External Pin Status During Idle and Power-Down Mode

| MODE       | PROGRAM<br>MEMORY | ALE | PSEN | PORT 0 | PORT 1 | PORT 2  | PORT 3 |
|------------|-------------------|-----|------|--------|--------|---------|--------|
| Idle       | Internal          | 1   | 1    | Data   | Data   | Data    | Data   |
| Idle       | External          | 1   | 1    | Float  | Data   | Address | Data   |
| Power-down | Internal          | 0   | 0    | Data   | Data   | Data    | Data   |
| Power-down | External          | 0   | 0    | Float  | Data   | Data    | Data   |

#### Serial Control Register (S1CON) – See Table 3

| S1CON (D8H) | CR2 | ENS1 | STA | STO | SI | AA | CR1 | CR0 |
|-------------|-----|------|-----|-----|----|----|-----|-----|
|-------------|-----|------|-----|-----|----|----|-----|-----|

Bits CR0, CR1 and CR2 determine the serial clock frequency that is generated in the master mode of operation.

#### Table 3. Serial Clock Rates

|     |     |     | BIT FREG                | QUENCY (kHz             | :) AT f <sub>OSC</sub>  |                         |                                                                                   |
|-----|-----|-----|-------------------------|-------------------------|-------------------------|-------------------------|-----------------------------------------------------------------------------------|
| CR2 | CR1 | CR0 | 6MHz                    | 12MHz                   | 16MHz                   | 24MHz                   | f <sub>OSC</sub> DIVIDED BY                                                       |
| 0   | 0   | 0   | 23                      | 47                      | 62.5                    | 94                      | 256                                                                               |
| 0   | 0   | 1   | 27                      | 54                      | 71                      | 107 <sup>1</sup>        | 224                                                                               |
| 0   | 1   | 0   | 31.25                   | 62.5                    | 83.3                    | 125 <sup>1</sup>        | 192                                                                               |
| 0   | 1   | 1   | 37                      | 75                      | 100                     | 150 <sup>1</sup>        | 160                                                                               |
| 1   | 0   | 0   | 6.25                    | 12.5                    | 17                      | 25                      | 960                                                                               |
| 1   | 0   | 1   | 50                      | 100                     | 133 <sup>1</sup>        | 200 <sup>1</sup>        | 120                                                                               |
| 1   | 1   | 0   | 100                     | 200 <sup>1</sup>        | 267 <sup>1</sup>        | 400 <sup>1</sup>        | 60                                                                                |
| 1   | 1   | 1   | 0.24 < 62.5<br>0 to 255 | 0.49 < 62.5<br>0 to 254 | 0.65 < 55.6<br>0 to 253 | 0.98 < 50.0<br>0 to 251 | $96 \times (256 - (reload value Timer 1))$ reload value range Timer 1 (in mode 2) |

NOTES:

1. These frequencies exceed the upper limit of 100kHz of the I<sup>2</sup>C-bus specification and cannot be used in an I<sup>2</sup>C-bus application.

#### ABSOLUTE MAXIMUM RATINGS<sup>1, 2, 3</sup>

| PARAMETER                                                                                    | RATING        | UNIT |
|----------------------------------------------------------------------------------------------|---------------|------|
| Storage temperature range                                                                    | -65 to +150   | °C   |
| Voltage on any other pin to $V_{SS}$                                                         | -0.5 to + 6.5 | V    |
| Input, output current on any single pin                                                      | ±5            | mA   |
| Power dissipation (based on package heat transfer limitations, not device power consumption) | 1             | W    |

NOTES:

 Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any conditions other than those described in the AC and DC Electrical Characteristics section of this specification is not implied.

Characteristics section of this specification is not implied.
This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maxima.

 Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted.

#### **DEVICE SPECIFICATIONS**

| TYPE       | SUPPLY VOLTAGE<br>(V) |      |      | JENCY<br>Hz) | TEMPERATURE<br>RANGE |
|------------|-----------------------|------|------|--------------|----------------------|
|            | MIN.                  | MAX. | MIN. | MAX.         | (° <b>C)</b>         |
| P8XC652FBx | 4.0                   | 6.0  | 1.2  | 16           | 0 to +70             |
| P8XC652FFx | 4.0                   | 6.0  | 1.2  | 16           | -40 to +85           |
| P8XC652FHx | 4.5                   | 5.5  | 1.2  | 16           | -40 to +125          |
| P8XC652IBx | 4.5                   | 5.5  | 1.2  | 24           | 0 to +70             |
| P83X652IFx | 4.5                   | 5.5  | 1.2  | 24           | -40 to +85           |

## 80C652/83C652

Product specification

## 80C652/83C652

### DC ELECTRICAL CHARACTERISTICS

 $V_{SS} = 0V$ 

|                  |                                                                          |                                             | TEST                                                      | LIN                     | IITS                                                 |          |
|------------------|--------------------------------------------------------------------------|---------------------------------------------|-----------------------------------------------------------|-------------------------|------------------------------------------------------|----------|
| SYMBOL           | PARAMETER                                                                | PART TYPE                                   | CONDITIONS                                                | MIN.                    | MAX.                                                 | UNIT     |
| V <sub>IL</sub>  | Input low voltage,                                                       |                                             |                                                           |                         |                                                      |          |
|                  | except EA, P1.6/SCL, P1.7/SDA                                            | 0 to +70∘C<br>–40 to +85∘C                  |                                                           | -0.5                    | 0.2V <sub>DD</sub> -0.1                              | V<br>V   |
|                  |                                                                          | –40 to +85°C<br>–40 to +125°C               |                                                           | -0.5<br>-0.5            | 0.2V <sub>DD</sub> -0.15<br>0.2V <sub>DD</sub> -0.25 | V        |
| V                |                                                                          | 0 to +70°C                                  |                                                           |                         |                                                      | V        |
| V <sub>IL1</sub> | Input low voltage to EA                                                  | –40 to +85°C                                |                                                           | -0.5<br>-0.5            | 0.2V <sub>DD</sub> 0.3<br>0.2V <sub>DD</sub> 0.35    | V        |
|                  |                                                                          | –40 to +125∘C                               |                                                           | -0.5                    | 0.2V <sub>DD</sub> -0.45                             | v        |
| V <sub>IL2</sub> | Input low voltage to P1.6/SCL, P1.7/SDA <sup>6</sup>                     |                                             |                                                           | -0.5                    | 0.3V <sub>DD</sub>                                   | V        |
| VIH              | Input high voltage, except XTAL1, RST,                                   |                                             |                                                           |                         |                                                      | -        |
| чн               | P1.6/SCL, P1.7/SDA                                                       | 0 to +70∘C                                  |                                                           | 0.2V <sub>DD</sub> +0.9 | V <sub>DD</sub> +0.5                                 | V        |
|                  |                                                                          | –40 to +85∘C                                |                                                           | 0.2V <sub>DD</sub> +1.0 | V <sub>DD</sub> +0.5                                 | V        |
|                  |                                                                          | –40 to +125∘C                               |                                                           | 0.2V <sub>DD</sub> +1.0 | V <sub>DD</sub> +0.5                                 | V        |
| V <sub>IH1</sub> | Input high voltage, XTAL1, RST                                           | 0 to +70∘C                                  |                                                           | 0.7V <sub>DD</sub>      | V <sub>DD</sub> +0.5                                 | V        |
|                  |                                                                          | –40 to +85∘C                                |                                                           | 0.7V <sub>DD</sub> +0.1 | V <sub>DD</sub> +0.5                                 | V        |
|                  |                                                                          | –40 to +125∘C                               |                                                           | 0.7V <sub>DD</sub> +0.1 | V <sub>DD</sub> +0.5                                 | V        |
| V <sub>IH2</sub> | Input high voltage, P1.6/SCL, P1.7/SDA <sup>6</sup>                      |                                             |                                                           | 0.7V <sub>DD</sub>      | 6.0                                                  | V        |
| V <sub>OL</sub>  | Output low voltage, ports 1, 2, 3,<br>except P1.6/SCL, P1.7/SDA          |                                             | l <sub>OL</sub> = 1.6mA <sup>8, 9</sup>                   |                         | 0.45                                                 | V        |
| V <sub>OL1</sub> | Output low voltage, port 0, ALE, PSEN                                    |                                             | I <sub>OL</sub> = 3.2mA <sup>8, 9</sup>                   |                         | 0.45                                                 | V        |
| V <sub>OL2</sub> | Output low voltage, P1.6/SCL, P1.7/SDA                                   |                                             | I <sub>OL</sub> = 3.0mA                                   |                         | 0.4                                                  | V        |
| V <sub>OH</sub>  | Output high voltage, ports 1, 2, 3, ALE, PSEN <sup>10</sup>              |                                             | I <sub>OH</sub> = –60μA                                   | 2.4                     |                                                      | V        |
|                  |                                                                          | I <sub>OH</sub> = -25μA 0.75V <sub>DD</sub> |                                                           | V                       |                                                      |          |
|                  |                                                                          |                                             | I <sub>OH</sub> = −10μA                                   | 0.9V <sub>DD</sub>      |                                                      | V        |
| V <sub>OH1</sub> | Output high voltage; port 0 in external bus mode                         |                                             | I <sub>OH</sub> = -800μA                                  | 2.4                     |                                                      | V        |
|                  |                                                                          |                                             | I <sub>OH</sub> = –300μA                                  | 0.75V <sub>DD</sub>     |                                                      | V        |
|                  |                                                                          |                                             | I <sub>OH</sub> = –80μA                                   | 0.9V <sub>DD</sub>      |                                                      | V        |
| Ι <sub>ΙL</sub>  | Logical 0 input current, ports 1, 2, 3,<br>except P1.6/SCL, P1.7/SDA     | 0 to +70∘C                                  | V <sub>IN</sub> = 0.45V                                   |                         | -50                                                  | μA       |
|                  |                                                                          | –40 to +85°C                                | VIN = 0.43V                                               |                         | _30<br>_75                                           | μΑ       |
|                  |                                                                          | -40 to +125°C                               |                                                           |                         | -75                                                  | μΑ       |
| I <sub>TL</sub>  | Logical 1-to-0 transition current, ports 1, 2, 3,                        |                                             |                                                           |                         |                                                      |          |
|                  | except P1.6/SCL, P1.7/SDA                                                | 0 to +70∘C                                  | See note 7                                                |                         | -650                                                 | μA       |
|                  |                                                                          | –40 to +85°C                                |                                                           |                         | -750                                                 | μA       |
|                  |                                                                          | –40 to +125∘C                               |                                                           |                         | -750                                                 | μA       |
| I <sub>L1</sub>  | Input leakage current, port 0, EA                                        |                                             | $0.45V < V_I < V_{DD}$                                    |                         | ±10                                                  | μA       |
| $I_{L2}$         | Input leakage current, P1.6/SCL, P1.7/SDA                                |                                             | 0V < V <sub>I</sub> < 6.0V<br>0V < V <sub>DD</sub> < 6.0V |                         | ±10                                                  | μΑ<br>μΑ |
| I <sub>DD</sub>  | Power supply current:                                                    |                                             | See note 1                                                |                         |                                                      |          |
|                  | Active mode @ 16MHz <sup>2, 11</sup>                                     |                                             | V <sub>DD</sub> =6.0V                                     |                         | 26.5                                                 | mA       |
|                  | Active mode @ 24MHz <sup>2, 11</sup>                                     |                                             | V <sub>DD</sub> =5.5V                                     |                         | 33.8                                                 | mA       |
|                  | Idle mode @ 16MHz <sup>3, 11</sup><br>Idle mode @ 24MHz <sup>3, 11</sup> |                                             |                                                           |                         | 6<br>7                                               | mA<br>mA |
|                  | Power down mode <sup>4, 5</sup>                                          |                                             |                                                           |                         | 7<br>50                                              | mA<br>μA |
|                  | Power down mode <sup>4, 5</sup>                                          | –40 to +125∘C                               |                                                           |                         | 100                                                  | μΑ       |
| R <sub>RST</sub> | Internal reset pull-down resistor                                        |                                             |                                                           | 50                      | 150                                                  | kΩ       |
| C <sub>IO</sub>  | Pin capacitance                                                          |                                             | Freq.=1MHz                                                |                         | 10                                                   | pF       |

NOTES ON NEXT PAGE.

### 80C652/83C652

#### NOTES FOR DC ELECTRICAL CHARACTERISTICS:

- 1. See Figures 9 through 11 for I<sub>DD</sub> test conditions.
- 2. The operating supply current is measured with all output pins disconnected; XTAL1 driven with  $t_r = t_f = 5ns$ ;
- $V_{IL} = V_{SS} + 0.5V$ ;  $V_{IH} = V_{DD} 0.5V$ ; XTAL2 not connected;  $\overline{EA} = RST = Port 0 = P1.6 = P1.7 = V_{DD}$ . See Figure 9.
- The idle mode supply current is measured with all output pins disconnected; XTAL1 driven with t<sub>r</sub> = t<sub>f</sub> = 5ns; V<sub>IL</sub> = V<sub>SS</sub> + 0.5V;
   V<sub>IH</sub> = V<sub>DD</sub> -0.5V; XTAL2 not connected; Port 0 = P1.6 = P1.7 = V<sub>DD</sub>; EA = RST = V<sub>SS</sub>. See Figure 10.
- 4. The power-down current is measured with all output pins disconnected; XTAL2 not connected; Port 0 = P1.6 = P1.7 = V<sub>DD</sub>; EA = RST = V<sub>SS</sub>. See Figure 11.
- 5.  $2V \leq V_{PD} \leq V_{DD}$  max.
- The input threshold voltage of P1.6 and P1.7 (SIO1) meets the I<sup>2</sup>C specification, so an input voltage below 0.3V<sub>DD</sub> will be recognized as a logic 0 while an input voltage above 0.7V<sub>DD</sub> will be recognized as a logic 1.
- Pins of ports 1, 2, and 3 source a transition current when they are being externally driven from 1 to 0. The transition current reaches its maximum value when V<sub>IN</sub> is approximately 2V.
- 8. Capacitive loading on ports 0 and 2 may cause spurious noise to be superimposed on the V<sub>OL</sub>s of ALE and ports 1 and 3. The noise is due to external bus capacitance discharging into the port 0 and port 2 pins when these pins make 1-to-0 transitions during bus operations. In the worst cases (capacitive loading > 100pF), the noise pulse on the ALE pin may exceed 0.8V. In such cases, it may be desirable to qualify ALE with a Schmitt Trigger, or use an address latch with a Schmitt Trigger STROBE input.
- 9. Under steady state (non-transient) conditions, I<sub>OL</sub> must be externally limited as follows: Maximum I<sub>OL</sub> = 10mA per port pin; Maximum I<sub>OL</sub> = 26mA total for Port 0; Maximum I<sub>OL</sub> = 15mA total for Ports 1, 2, and 3; Maximum I<sub>OL</sub> = 71mA total for all output pins. If I<sub>OL</sub> exceeds the test conditions, V<sub>OL</sub> may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions.
- test conditions, V<sub>OL</sub> may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions.
   Capacitive loading on ports 0 and 2 may cause the V<sub>OH</sub> on ALE and PSEN to momentarily fall below the 0.9V<sub>DD</sub> specification when the address bits are stabilizing.
- 11. IDDMAX for other frequencies can be derived from Figure 1, where FREQ is the external oscillator frequency in MHz. IDDMAX is given in mA.



Figure 1. I<sub>DD</sub> vs. Frequency

## AC ELECTRICAL CHARACTERISTICS<sup>1, 2</sup> (16 MHz type)

|                     |        |                                                             | 16MHz | CLOCK | VARIABL                  | E CLOCK                               |      |
|---------------------|--------|-------------------------------------------------------------|-------|-------|--------------------------|---------------------------------------|------|
| SYMBOL              | FIGURE | PARAMETER                                                   | MIN   | MAX   | MIN                      | MAX                                   | UNIT |
| 1/t <sub>CLCL</sub> | 2      | Oscillator frequency                                        |       |       | 1.2                      | 16                                    | MHz  |
| t <sub>LHLL</sub>   | 2      | ALE pulse width                                             | 85    |       | 2t <sub>CLCL</sub> -40   |                                       | ns   |
| t <sub>AVLL</sub>   | 2      | Address valid to ALE low                                    | 8     |       | t <sub>CLCL</sub> –55    |                                       | ns   |
| t <sub>LLAX</sub>   | 2      | Address hold after ALE low                                  | 28    |       | t <sub>CLCL</sub> -35    |                                       | ns   |
| t <sub>LLIV</sub>   | 2      | ALE low to valid instruction in                             |       | 150   |                          | 4t <sub>CLCL</sub> -100               | ns   |
| t <sub>LLPL</sub>   | 2      | ALE low to PSEN low                                         | 23    |       | t <sub>CLCL</sub> -40    |                                       | ns   |
| t <sub>PLPH</sub>   | 2      | PSEN pulse width                                            | 143   |       | 3t <sub>CLCL</sub> -45   |                                       | ns   |
| t <sub>PLIV</sub>   | 2      | PSEN low to valid instruction in                            |       | 83    |                          | 3t <sub>CLCL</sub> -105               | ns   |
| t <sub>PXIX</sub>   | 2      | Input instruction hold after PSEN                           | 0     |       | 0                        |                                       | ns   |
| t <sub>PXIZ</sub>   | 2      | Input instruction float after PSEN                          |       | 38    |                          | t <sub>CLCL</sub> –25                 | ns   |
| t <sub>AVIV</sub>   | 2      | Address to valid instruction in                             |       | 208   |                          | 5t <sub>CLCL</sub> -105               | ns   |
| t <sub>PLAZ</sub>   | 2      | PSEN low to address float                                   |       | 10    |                          | 10                                    | ns   |
| Data Memo           | ry     | •                                                           |       |       |                          |                                       |      |
| t <sub>RLRH</sub>   | 3, 4   | RD pulse width                                              | 275   |       | 6t <sub>CLCL</sub> -100  |                                       | ns   |
| t <sub>WLWH</sub>   | 3, 4   | WR pulse width                                              | 275   |       | 6t <sub>CLCL</sub> -100  |                                       | ns   |
| t <sub>RLDV</sub>   | 3, 4   | RD low to valid data in                                     |       | 148   |                          | 5t <sub>CLCL</sub> -165               | ns   |
| t <sub>RHDX</sub>   | 3, 4   | Data hold after RD                                          | 0     |       | 0                        |                                       | ns   |
| t <sub>RHDZ</sub>   | 3, 4   | Data float after RD                                         |       | 55    |                          | 2t <sub>CLCL</sub> -70                | ns   |
| t <sub>LLDV</sub>   | 3, 4   | ALE low to valid data in                                    |       | 350   |                          | 8t <sub>CLCL</sub> –150               | ns   |
| t <sub>AVDV</sub>   | 3, 4   | Address to valid data in                                    |       | 398   |                          | 9t <sub>CLCL</sub> -165               | ns   |
| t <sub>LLWL</sub>   | 3, 4   | ALE low to RD or WR low                                     | 138   | 238   | 3t <sub>CLCL</sub> -50   | 3t <sub>CLCL</sub> +50                | ns   |
| t <sub>AVWL</sub>   | 3, 4   | Address valid to $\overline{WR}$ low or $\overline{RD}$ low | 120   |       | 4t <sub>CLCL</sub> -130  |                                       | ns   |
| t <sub>QVWX</sub>   | 3, 4   | Data valid to WR transition                                 | 3     |       | t <sub>CLCL</sub> –60    |                                       | ns   |
| t <sub>DW</sub>     | 3, 4   | Data setup time before WR                                   | 288   |       | 7t <sub>CLCL</sub> -150  |                                       | ns   |
| t <sub>WHQX</sub>   | 3, 4   | Data hold after WR                                          | 13    |       | t <sub>CLCL</sub> –50    |                                       | ns   |
| t <sub>RLAZ</sub>   | 3, 4   | RD low to address float                                     |       | 0     |                          | 0                                     | ns   |
| t <sub>WHLH</sub>   | 3, 4   | RD or WR high to ALE high                                   | 23    | 103   | t <sub>CLCL</sub> -40    | t <sub>CLCL</sub> +40                 | ns   |
| Shift Regist        | ter    | •                                                           | •     | •     | •                        | •                                     |      |
| t <sub>XLXL</sub>   | 5      | Serial port clock cycle time <sup>3</sup>                   | 0.75  |       | 12t <sub>CLCL</sub>      |                                       | μs   |
| t <sub>QVXH</sub>   | 5      | Output data setup to clock rising edge <sup>3</sup>         | 492   |       | 10t <sub>CLCL</sub> -133 |                                       | ns   |
| t <sub>XHQX</sub>   | 5      | Output data hold after clock rising edge <sup>3</sup>       | 80    |       | 2t <sub>CLCL</sub> -117  |                                       | ns   |
| t <sub>XHDX</sub>   | 5      | Input data hold after clock rising edge <sup>3</sup>        | 0     |       | 0                        |                                       | ns   |
| t <sub>XHDV</sub>   | 5      | Clock rising edge to input data valid <sup>3</sup>          |       | 492   |                          | 10t <sub>CLCL</sub> -133              | ns   |
| External Cl         | ock    | •                                                           | •     |       | •                        | -                                     |      |
| t <sub>CHCX</sub>   | 6      | High time <sup>3</sup>                                      | 20    |       | 20                       | t <sub>CLCL</sub> – t <sub>CLCX</sub> | ns   |
| tCLCX               | 6      | Low time <sup>3</sup>                                       | 20    |       | 20                       | t <sub>CLCL</sub> - t <sub>CHCX</sub> | ns   |
| t <sub>CLCH</sub>   | 6      | Rise time <sup>3</sup>                                      |       | 20    |                          | 20                                    | ns   |
| t <sub>CHCL</sub>   | 6      | Fall time <sup>3</sup>                                      |       | 20    |                          | 20                                    | ns   |

NOTES:

Parameters are valid over operating temperature range unless otherwise specified.
 Load capacitance for port 0, ALE, and PSEN = 100pF, load capacitance for all other outputs = 80pF.
 These values are characterized but not 100% production tested.

### AC ELECTRICAL CHARACTERISTICS<sup>1, 2</sup> (24 MHz type)

|                     |        |                                                             | 24MHz | CLOCK | VARIABL                  | E CLOCK                               |          |
|---------------------|--------|-------------------------------------------------------------|-------|-------|--------------------------|---------------------------------------|----------|
| SYMBOL              | FIGURE | PARAMETER                                                   | MIN   | MAX   | MIN                      | MAX                                   | UNIT     |
| 1/t <sub>CLCL</sub> | 2      | Oscillator frequency                                        |       |       | 1.2                      | 24                                    | MHz      |
| t <sub>LHLL</sub>   | 2      | ALE pulse width                                             | 43    |       | 2t <sub>CLCL</sub> -40   |                                       | ns       |
| t <sub>AVLL</sub>   | 2      | Address valid to ALE low                                    | 17    |       | t <sub>CLCL</sub> -25    |                                       | ns       |
| t <sub>LLAX</sub>   | 2      | Address hold after ALE low                                  | 17    |       | t <sub>CLCL</sub> -25    |                                       | ns       |
| t <sub>LLIV</sub>   | 2      | ALE low to valid instruction in                             |       | 102   |                          | 4t <sub>CLCL</sub> -65                | ns       |
| t <sub>LLPL</sub>   | 2      | ALE low to PSEN low                                         | 17    |       | t <sub>CLCL</sub> -25    |                                       | ns       |
| t <sub>PLPH</sub>   | 2      | PSEN pulse width                                            | 80    |       | 3t <sub>CLCL</sub> -45   |                                       | ns       |
| t <sub>PLIV</sub>   | 2      | PSEN low to valid instruction in                            |       | 65    |                          | 3t <sub>CLCL</sub> -60                | ns       |
| t <sub>PXIX</sub>   | 2      | Input instruction hold after PSEN                           | 0     |       | 0                        |                                       | ns       |
| t <sub>PXIZ</sub>   | 2      | Input instruction float after PSEN                          |       | 17    |                          | t <sub>CLCL</sub> -25                 | ns       |
| t <sub>AVIV</sub>   | 2      | Address to valid instruction in                             |       | 128   |                          | 5t <sub>CLCL</sub> -80                | ns       |
| t <sub>PLAZ</sub>   | 2      | PSEN low to address float                                   |       | 10    |                          | 10                                    | ns       |
| Data Memo           | ry     |                                                             |       |       |                          | •                                     | 1        |
| t <sub>RLRH</sub>   | 3, 4   | RD pulse width                                              | 150   |       | 6t <sub>CLCL</sub> -100  |                                       | ns       |
| t <sub>WLWH</sub>   | 3, 4   | WR pulse width                                              | 150   |       | 6t <sub>CLCL</sub> -100  |                                       | ns       |
| t <sub>RLDV</sub>   | 3, 4   | RD low to valid data in                                     |       | 118   |                          | 5t <sub>CLCL</sub> –90                | ns       |
| t <sub>RHDX</sub>   | 3, 4   | Data hold after RD                                          | 0     |       | 0                        |                                       | ns       |
| t <sub>RHDZ</sub>   | 3, 4   | Data float after RD                                         |       | 55    |                          | 2t <sub>CLCL</sub> -28                | ns       |
| t <sub>LLDV</sub>   | 3, 4   | ALE low to valid data in                                    |       | 180   |                          | 8t <sub>CLCL</sub> -150               | ns       |
| t <sub>AVDV</sub>   | 3, 4   | Address to valid data in                                    |       | 210   |                          | 9t <sub>CLCL</sub> -165               | ns       |
| t <sub>LLWL</sub>   | 3, 4   | ALE low to RD or WR low                                     | 75    | 175   | 3t <sub>CLCL</sub> -50   | 3t <sub>CLCL</sub> +50                | ns       |
| t <sub>AVWL</sub>   | 3, 4   | Address valid to $\overline{WR}$ low or $\overline{RD}$ low | 92    |       | 4t <sub>CLCL</sub> -75   |                                       | ns       |
| t <sub>QVWX</sub>   | 3, 4   | Data valid to WR transition                                 | 12    |       | t <sub>CLCL</sub> –30    |                                       | ns       |
| t <sub>DW</sub>     | 3, 4   | Data setup time before WR                                   | 162   |       | 7t <sub>CLCL</sub> -130  |                                       | ns       |
| t <sub>WHQX</sub>   | 3, 4   | Data hold after WR                                          | 17    |       | t <sub>CLCL</sub> -25    |                                       | ns       |
| t <sub>RLAZ</sub>   | 3, 4   | RD low to address float                                     |       | 0     |                          | 0                                     | ns       |
| t <sub>WHLH</sub>   | 3, 4   | RD or WR high to ALE high                                   | 17    | 67    | t <sub>CLCL</sub> –25    | t <sub>CLCL</sub> +25                 | ns       |
| Shift Regist        | er     |                                                             | •     | •     |                          |                                       | <u> </u> |
| t <sub>XLXL</sub>   | 5      | Serial port clock cycle time <sup>3</sup>                   | 0.5   |       | 12t <sub>CLCL</sub>      |                                       | μs       |
| t <sub>QVXH</sub>   | 5      | Output data setup to clock rising edge <sup>3</sup>         | 283   |       | 10t <sub>CLCL</sub> -133 |                                       | ns       |
| t <sub>XHQX</sub>   | 5      | Output data hold after clock rising edge <sup>3</sup>       | 23    |       | 2t <sub>CLCL</sub> -60   |                                       | ns       |
| t <sub>XHDX</sub>   | 5      | Input data hold after clock rising edge <sup>3</sup>        | 0     |       | 0                        |                                       | ns       |
| t <sub>XHDV</sub>   | 5      | Clock rising edge to input data valid <sup>3</sup>          |       | 283   |                          | 10t <sub>CLCL</sub> -133              | ns       |
| External Cl         | ock    | •                                                           | •     |       |                          | -                                     |          |
| t <sub>CHCX</sub>   | 6      | High time <sup>3</sup>                                      | 17    |       | 17                       | t <sub>CLCL</sub> – t <sub>CLCX</sub> | ns       |
| t <sub>CLCX</sub>   | 6      | Low time <sup>3</sup>                                       | 17    |       | 17                       | t <sub>CLCL</sub> - t <sub>CHCX</sub> | ns       |
| t <sub>CLCH</sub>   | 6      | Rise time <sup>3</sup>                                      |       | 5     |                          | 5                                     | ns       |
| t <sub>CHCL</sub>   | 6      | Fall time <sup>3</sup>                                      |       | 5     |                          | 5                                     | ns       |

#### NOTES:

Parameters are valid over operating temperature range unless otherwise specified.
 Load capacitance for port 0, ALE, and PSEN = 100pF, load capacitance for all other outputs = 80pF.
 These values are characterized but not 100% production tested.

#### Product specification

### 80C652/83C652

#### AC ELECTRICAL CHARACTERISTICS – I<sup>2</sup>C INTERFACE

| SYMBOL               | PARAMETER                                 | INPUT                      | OUTPUT                                   |
|----------------------|-------------------------------------------|----------------------------|------------------------------------------|
| SCL TIMI             | NG CHARACTERISTICS                        |                            |                                          |
| t <sub>HD;STA</sub>  | START condition hold time                 | $\ge$ 14 t <sub>CLCL</sub> | > 4.0µs <sup>1</sup>                     |
| t <sub>LOW</sub>     | SCL LOW time                              | ≥ 16 t <sub>CLCL</sub>     | > 4.7µs <sup>1</sup>                     |
| t <sub>HIGH</sub>    | SCL HIGH time                             | ≥ 14 t <sub>CLCL</sub>     | > 4.0µs <sup>1</sup>                     |
| t <sub>RC</sub>      | SCL rise time                             | ≤ 1µs                      | _2                                       |
| t <sub>FC</sub>      | SCL fall time                             | ≤ 0.3μs                    | < 0.3μs <sup>3</sup>                     |
| SDA TIMI             | NG CHARACTERISTICS                        |                            |                                          |
| t <sub>SU;DAT1</sub> | Data set-up time                          | ≥ 250ns                    | > 20 t <sub>CLCL</sub> – t <sub>RD</sub> |
| t <sub>SU;DAT2</sub> | SDA set-up time (before rep. START cond.) | ≥ 250ns                    | > 1µs <sup>1</sup>                       |
| t <sub>SU;DAT3</sub> | SDA set-up time (before STOP cond.)       | ≥ 250ns                    | > 8 t <sub>CLCL</sub>                    |
| t <sub>HD;DAT</sub>  | Data hold time                            | ≥ Ons                      | > 8 t <sub>CLCL</sub> – t <sub>FC</sub>  |
| t <sub>SU;STA</sub>  | Repeated START set-up time                | ≥ 14 t <sub>CLCL</sub>     | > 4.7µs <sup>1</sup>                     |
| t <sub>SU;STO</sub>  | STOP condition set-up time                | ≥ 14 t <sub>CLCL</sub>     | > 4.0µs <sup>1</sup>                     |
| t <sub>BUF</sub>     | Bus free time                             | $\ge$ 14 t <sub>CLCL</sub> | > 4.7µs <sup>1</sup>                     |
| t <sub>RD</sub>      | SDA rise time                             | ≤ 1µs                      | _2                                       |
| t <sub>FD</sub>      | SDA fall time                             | ≤ 0.3μs                    | < 0.3μs <sup>3</sup>                     |

NOTES:

Phlips Semiconductors

1. At 100 kbit/s. At other bit rates this value is inversely proportional to the bit-rate of 100 kbit/s.

2. Determined by the external bus-line capacitance and the external bus-line pull-resistor, this must be  $< 1\mu$ s.

 Spikes on the SDA and SCL lines with a duration of less than 3 t<sub>CLCL</sub> will be filtered out. Maximum capacitance on bus-lines SDA and SCL = 400pF.

t<sub>CLCL</sub> = 1/f<sub>OSC</sub> = one oscillator clock period at pin XTAL1. For 63ns (42ns) < t<sub>CLCL</sub> < 285ns (16MHz (24MHz) > f<sub>OSC</sub> > 3.5MHz) the SI01 interface meets the I<sup>2</sup>C-bus specification for bit-rates up to 100 kbit/s.



#### TIMING SIO1 (I<sup>2</sup>C) INTERFACE

#### **EXPLANATION OF THE AC SYMBOLS**



P – PSEN







#### Product specification





## 80C652/83C652



Figure 11.  $I_{DD}$  Test Condition, Power Down Mode All other pins are disconnected.  $V_{DD}$  = 2V to 5.5V

NOTE:

Ports 1.6 and 1.7 should be connected to V<sub>CC</sub> through resistors of sufficiently high value such that the sink current into these pins does not exceed the I<sub>OL1</sub> specification.



Purchase of Philips  $I^2C$  components conveys a license under the Philips'  $I^2C$  patent to use the components in the  $I^2C$  system provided the system conforms to the  $I^2C$  specifications defined by Philips. This specification can be ordered using the code 9398 393 40011.

ծածել ըունեծծ 🗝

ı

## CMOS single-chip 8-bit microcontrollers

#### DIP40: plastic dual in-line package; 40 leads (600 mil)



**₽**>®

| UN∎Ţ  | A<br>max. | A <sub>1</sub><br>men. | A <sub>2</sub><br>mex. | þ              | Þ1              | ¢                                                                   | <sup>ויו</sup> ס | E (i)        | •      | +1    | L            | M <sub>2</sub> | MH             | w     | 2 <sup>(1)</sup><br>max. |
|-------|-----------|------------------------|------------------------|----------------|-----------------|---------------------------------------------------------------------|------------------|--------------|--------|-------|--------------|----------------|----------------|-------|--------------------------|
| mm    | 4.7       | û 5 i                  | 40                     | 1,70<br>1,14   | 050<br>038      | 0.06<br>0.20                                                        | 878<br>878       | 18,1<br>10.7 | ×<br>۲ | 15 24 | 3.00<br>2.03 | 15.00<br>15.24 | 17,42<br>15,90 | 0 254 | 2.25                     |
| nshes | 0.10      | 0.026                  | 0 1 <del>0</del>       | 0.007<br>0.045 | 0 021<br>••••15 | -) () ()<br>() () () ()<br>() () () () () () () () () () () () () ( | 2.087<br>2.029   | 0.50<br>0.54 | ñ 10   | 0.60  | 0.14<br>0.12 | 0.62<br>0.60   | 0.09<br>0.60   | aai   | 0.089                    |

#### Note

1. Plastic or metal protosions of 0.25 mm maximum per side are not included.

|         | OUTLINE  |          | REFER    | BUROPEAN | ISSUE DATE |            |                                 |
|---------|----------|----------|----------|----------|------------|------------|---------------------------------|
| VERSION | IEC      | JEDEC    | EIAJ     |          | PROJECTION | IBBOE DATE |                                 |
|         | SOT179-1 | OS I GOR | MD-015AJ |          |            | €∃⊕        | <del>92    17</del><br>95-01-14 |



Me

Product specification

SOT129-1

#### PLCC44: plastic leaded chip carrier; 44 leads





1. Plastic or metal protrusions of 0.01 inches maximum per side are not included.

| OUTLINE  |       | REFER    | EUROPEAN | ISSUE DATE |                      |
|----------|-------|----------|----------|------------|----------------------|
| VERSION  | IEC   | JEDEC    | EIAJ     | PROJECTION | ISSUE DATE           |
| SOT187-2 | 12E10 | MC-047AC |          | ¢ [        | 92-11-17<br>95-02-25 |

SOT187-2









## 80C652/83C652

Product specification

## 80C652/83C652

| DEFINITIONS                              |                        |                                                                                                                                                                                                                                                            |  |  |  |
|------------------------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Data Sheet Identification Product Status |                        | Definition                                                                                                                                                                                                                                                 |  |  |  |
| Objective Specification                  | Formative or in Design | This data sheet contains the design target or goal specifications for product development. Specifications may change in any manner without notice.                                                                                                         |  |  |  |
| Preliminary Specification                | Preproduction Product  | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. |  |  |  |
| Product Specification                    | Full Production        | This data sheet contains Final Specifications. Philips Semiconductors reserves the right to make changes<br>at any time without notice, in order to improve design and supply the best possible product.                                                   |  |  |  |

Philips Semiconductors and Philips Electronics North America Corporation reserve the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### LIFE SUPPORT APPLICATIONS

Philips Semiconductors and Philips Electronics North America Corporation Products are not designed for use in life support appliances, devices, or systems where malfunction of a Philips Semiconductors and Philips Electronics North America Corporation Product can reasonably be expected to result in a personal injury. Philips Semiconductors and Philips Electronics North America Corporation customers using or selling Philips Semiconductors and Philips Electronics North America Corporation so at their own risk and agree to fully indemnify Philips Semiconductors and Philips Electronics North America Corporation for any damages resulting from such improper use or sale.

Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 Philips Semiconductors and Philips Electronics North America Corporation register eligible circuits under the Semiconductor Chip Protection Act. © Copyright Philips Electronics North America Corporation 1996 All rights reserved. Printed in U.S.A.

Let's make things better.



