

# **Advance Information PE42672 DIE**

SP7T UltraCMOS™ 2.75 V Switch 100 - 3000 MHz, +68 dBM IIP3

# Figure 1. Functional Diagram



Figure 2. Die Top View\*



<sup>\*</sup> Dimensions shown are drawn die size.

# **Features**

- Dedicated TX1 port for WCDMA, TX2 and TX3 ports for GSM/EDGE
- Three pin CMOS logic control with integral decoder/driver
- Exceptional harmonic performance:  $2f_o = -84$  dBc and  $3f_o = -77$  dBc
- Low TX insertion loss: 0.50 dB at 900 MHz. 0.70 dB at 1900 MHz
- TX RX Isolation of 44 dB at 900 MHz, 38 dB at 1900 MHz
- 1500 V HBM ESD tolerance all ports
- +68 dBm IIP3
- -111 dBm IMD3
- · No blocking capacitors required

# **Product Description**

The PE42672 is a HaRP™-enhanced SP7T RF Switch developed on the UltraCMOS™ process technology. It addresses the specific design needs of the Quad-Band GSM Handset Antenna Switch Module Market for use in GSM/EDGE/PCS/DCS/WCDMA handsets. The switch is comprised of three TX ports and four RX ports. TX1 is designed for WCDMA and TX2 and TX3 are designed for GSM/ EDGE. The four symmetric RX ports can be used for GSM/EDGE/PCS RX. On-chip CMOS decoder logic facilitates three-pin low voltage CMOS control, while high ESD tolerance of 1500 V at all ports, no blocking capacitor requirements, and on-chip SAW filter overvoltage protection devices make this the ultimate in integration and ruggedness.

Peregrine's HaRP™ technology enhancements deliver high linearity and exceptional harmonics performance. It is an innovative feature of the UltraCMOS™ process, providing performance superior to GaAs with the economy and integration of conventional CMOS.



Table 1. Target Electrical Specifications @ 25 °C, V<sub>DD</sub> = 2.75 V

| Parameter                   | Condition                                                                                                                | Тур                             | Units                      |
|-----------------------------|--------------------------------------------------------------------------------------------------------------------------|---------------------------------|----------------------------|
| Insertion loss <sup>1</sup> | TX - Ant (850 / 900)<br>TX - Ant (1800 / 1900)<br>TX - Ant (2200 UMTS)<br>RX - Ant (850 / 900)<br>RX - Ant (1800 / 1900) | 0.5<br>0.7<br>0.8<br>0.8<br>1.0 | dB<br>dB<br>dB<br>dB       |
| Return Loss                 | Port under test in on state                                                                                              | 20                              | dB                         |
| Isolation                   | TX - RX (850 / 900)<br>TX - RX (1800 / 1900)<br>TX - TX (850 / 900)<br>TX - TX (1800 / 1900)<br>TX1 - RX (1900 / 2200)   | 44<br>38<br>29<br>23<br>37      | dB<br>dB<br>dB<br>dB<br>dB |
| 2nd Harmonic                | TX 850 / 900 MHz, +35 dBm output power, 50 $\Omega$ TX 1800 / 1900 MHz, +33 dBm output power, 50 $\Omega$                | -84<br>-80                      | dBc<br>dBc                 |
| 3rd Harmonic                | TX 850 / 900 MHz, +35 dBm output power, 50 $\Omega$ TX 1800 / 1900 MHz, +33 dBm output power, 50 $\Omega$                | -77<br>-73                      | dBc<br>dBc                 |
| IMD3 distortion at 2.14 GHz | TX1 Measured at 2.14 GHz at Ant port, input +20 dBm CW signal at 1.95 GHz and -15 dBm CW signal at 1.76 GHz              |                                 | dBm                        |

Note: 1. Insertion loss specified with optimal impedance matching.

**Table 2. Operating Ranges** 

|                                                           |                 |      | _    |      |       |
|-----------------------------------------------------------|-----------------|------|------|------|-------|
| Parameter                                                 | Symbol          | Min  | Тур  | Max  | Units |
| Temperature range                                         | T <sub>OP</sub> | -40  |      | +85  | °C    |
| V <sub>DD</sub> Supply Voltage                            | $V_{DD}$        | 2.65 | 2.75 | 2.85 | V     |
| $I_{DD}$ Power Supply Current $(V_{DD} = 2.75 \text{ V})$ | I <sub>DD</sub> |      | 13   | 50   | μA    |
| TX input power²<br>(VSWR ≤ 3:1)                           | P <sub>IN</sub> |      |      | +35  | dBm   |
| RX input power <sup>2</sup><br>(VSWR =1:1)                | P <sub>IN</sub> |      |      | +20  | dBm   |
| Control Voltage High                                      | V <sub>IH</sub> | 1.4  |      |      | V     |
| Control Voltage Low                                       | V <sub>IL</sub> |      |      | 0.4  | V     |

Note: 2. Assumes RF input period of 4620 µs and duty cycle of 50%.

**Table 3. Absolute Maximum Ratings** 

| Symbol                | Parameter/Conditions                            | Min  | Max                   | Units |  |
|-----------------------|-------------------------------------------------|------|-----------------------|-------|--|
| $V_{DD}$              | Power supply voltage                            | -0.3 | 4.0                   | V     |  |
| Vı                    | Voltage on any input                            | -0.3 | V <sub>DD</sub> + 0.3 | V     |  |
| T <sub>ST</sub>       | Storage temperature range                       | -65  | +150                  | °C    |  |
| Ριν(50 Ω)             | TX input power (50 Ω) 3,4                       |      | +38                   | dBm   |  |
|                       | RX input power (50 $\Omega$ ) $^{3,4}$          |      | +23                   | uBM   |  |
| P <sub>IN</sub> (∞:1) | TX input power (VSWR = ∞:1) 3,4                 |      | +35                   | dBm   |  |
| $V_{ESD}$             | ESD Voltage (HBM, MIL_STD<br>883 Method 3015.7) |      | 1500                  | ٧     |  |
|                       | ESD Voltage at ANT Port<br>(IEC 61000-4-2)      |      | 1700                  | V     |  |

Note: 3. Assumes RF input period of 4620 µs and duty cycle of 50%.

Part performance is not guaranteed under these conditions. Exposure to absolute maximum conditions for extended periods of time may adversely affect reliability. Stresses in excess of absolute maximum ratings may cause permanent damage.

<sup>4.</sup>  $V_{\text{DD}}$  within operating range specified in Table 2.



Table 4. Pin Descriptions

|          | ·                                                                                                |  |
|----------|--------------------------------------------------------------------------------------------------|--|
| Pin Name | Description                                                                                      |  |
| ANT      | RF Common – Antenna                                                                              |  |
| TX1      | RF I/O - TX1                                                                                     |  |
| GND      | Ground (Requires two bond wires)                                                                 |  |
| TX2      | RF I/O – TX2                                                                                     |  |
| GND      | Ground                                                                                           |  |
| TX3      | RF I/O – TX3                                                                                     |  |
| GND      | Ground                                                                                           |  |
| GND      | Ground                                                                                           |  |
| $V_{DD}$ | Supply                                                                                           |  |
| V3       | Switch control input, CMOS logic level                                                           |  |
| GND      | Ground                                                                                           |  |
| V2       | Switch control input, CMOS logic level                                                           |  |
| V1       | Switch control input, CMOS logic level                                                           |  |
| GND      | Ground                                                                                           |  |
| GND      | Ground                                                                                           |  |
| RX4      | RF I/O – RX4                                                                                     |  |
| GND      | Ground                                                                                           |  |
| RX3      | RF I/O – RX3                                                                                     |  |
| GND      | Ground                                                                                           |  |
| RX2      | RF I/O – RX2                                                                                     |  |
| GND      | Ground                                                                                           |  |
| RX1      | RF I/O – RX1                                                                                     |  |
|          | ANT TX1 GND TX2 GND TX3 GND GND V <sub>DD</sub> V3 GND V2 V1 GND GND GND RX4 GND RX3 GND RX2 GND |  |

Notes: 5. Bond wires should be physically short and connected to ground plane for best performance.

Figure 3. Pad Configuration (Top View)



Table 5. Truth Table

| Path      | V1 | V2 | V3 |
|-----------|----|----|----|
| RX1 - ANT | 0  | 0  | 0  |
| RX2 - ANT | 1  | 0  | 0  |
| RX3 - ANT | 0  | 1  | 0  |
| RX4 - ANT | 1  | 1  | 0  |
| TX1 - ANT | 0  | 0  | 1  |
| TX2 - ANT | 1  | 0  | 1  |
| TX3 - ANT | 0  | 1  | 1  |
| All Off   | 1  | 1  | 1  |

# **Electrostatic Discharge (ESD) Precautions**

When handling this UltraCMOS™ device, observe the same precautions that you would use with other ESD-sensitive devices. Although this device contains circuitry to protect it from damage due to ESD, precautions should be taken to avoid exceeding the specified rating.

## **Latch-Up Avoidance**

Unlike conventional CMOS devices, UltraCMOS™ devices are immune to latch-up.

**Table 6. Ordering Information** 

| Order Code | Description      | Package        | Shipping Method                    |
|------------|------------------|----------------|------------------------------------|
| 42672-90   | PE42672-DIE-D    | Film Frame     | Wafer (Gross Die / Wafer Quantity) |
| 42672-99   | PE42672-DIE-400G | Waffle Pack    | 400 Dice / Waffle Pack             |
| 42672-00   | PE42672-DIE-1H   | Evaluation Kit | 1/ box                             |

<sup>6.</sup> Blocking capacitors needed only when non-zero DC voltage present.



## Sales Offices

#### The Americas

### Peregrine Semiconductor Corp.

9450 Carroll Park Drive San Diego, CA 92121 Tel 858-731-9400 Fax 858-731-9499

# **Europe**

# Peregrine Semiconductor Europe

**Commercial Products:** 

Bâtiment Maine 13-15 rue des Quatre Vents F- 92380 Garches. France

Tel: +33-1-47-41-91-73 Fax: +33-1-47-41-91-73

Space and Defense Products:

180 Rue Jean de Guiramand 13852 Aix-En-Provence cedex 3, France

Tel: +33(0) 4 4239 3361 Fax: +33(0) 4 4239 7227

### North Asia Pacific

# Peregrine Semiconductor K.K.

5A-5, 5F Imperial Tower 1-1-1 Uchisaiwaicho, Chiyoda-ku Tokyo 100-0011 Japan

Tel: +81-3-3502-5211 Fax: +81-3-3502-5213

### South Asia Pacific

# **Peregrine Semiconductor**

28G, Times Square, No. 500 Zhangyang Road, Shanghai, 200122, P.R. China

Tel: +86-21-5836-8276 Fax: +86-21-5836-7652

For a list of representatives in your area, please refer to our Web site at: www.psemi.com

### **Data Sheet Identification**

#### Advance Information

The product is in a formative or design stage. The data sheet contains design target specifications for product development. Specifications and features may change in any manner without notice.

### Preliminary Specification

The data sheet contains preliminary data. Additional data may be added at a later date. Peregrine reserves the right to change specifications at any time without notice in order to supply the best possible product.

### **Product Specification**

The data sheet contains final data. In the event Peregrine decides to change the specifications, Peregrine will notify customers of the intended changes by issuing a DCN (Document Change Notice).

The information in this data sheet is believed to be reliable. However, Peregrine assumes no liability for the use of this information. Use shall be entirely at the user's own risk.

No patent rights or licenses to any circuits described in this data sheet are implied or granted to any third party.

Peregrine's products are not designed or intended for use in devices or systems intended for surgical implant, or in other applications intended to support or sustain life, or in any application in which the failure of the Peregrine product could create a situation in which personal injury or death might occur. Peregrine assumes no liability for damages, including consequential or incidental damages, arising out of the use of its products in such applications.

The Peregrine name, logo, and UTSi are registered trademarks and UltraCMOS and HaRP are trademarks of Peregrine Semiconductor Corp.