

# LMH6505 Wideband, Low Power, Linear-in-dB, Variable Gain Amplifier **General Description**

#### The LMH6505 is a wideband DC coupled voltage controlled gain stage followed by a high-speed current feedback op amp which can directly drive a low impedance load. The gain adjustment range is 80 dB for up to 10 MHz which is accomplished by varying the gain control input voltage, $V_{G}$ .

Maximum gain is set by external components, and the gain can be reduced all the way to cut-off. Power consumption is 110 mW with a speed of 150 MHz and a gain control bandwidth (BW) of 100 MHz. Output referred DC offset voltage is less than 55 mV over the entire gain control voltage range. Device-to-device gain matching is within ±0.5 dB at maximum gain. Furthermore, gain is tested and guaranteed over a wide range. The output current feedback op amp allows high frequency large signals (Slew Rate = 1500 V/µs) and can also drive a heavy load current (60 mA) guaranteed. Near ideal input characteristics (i.e. low input bias current, low offset, low pin 3 resistance) enable the device to be easily configured as an inverting amplifier as well.

To provide ease of use when working with a single supply, the  $V_G$  range is set to be from 0V to +2V relative to the ground pin potential (pin 4).  $V_G$  input impedance is high in order to ease drive requirement. In single supply operation, the ground pin is tied to a "virtual" half supply.

The LMH6505's gain control is linear in dB for a large portion of the total gain control range from 0 dB down to -85 dB @ 25°C, as shown below. This makes the device suitable for AGC applications. For linear gain control applications, see the LMH6503 datasheet.

The LMH6505 is available in either the SOIC-8 or the MSOP-8 package. The combination of minimal external components and small outline packages allows the LMH6505 to be used in space-constrained applications.



## Features

 $V_{S} = \pm 5V, T_{A} = 25^{\circ}C, R_{F} = 1 \text{ k}\Omega, R_{G} = 100\Omega, R_{L} = 100\Omega, A_{V}$ = A<sub>VMAX</sub> = 9.4 V/V, Typical values unless specified.

- –3 dB BW
- Gain control BW
- Adjustment range (<10 MHz)</li>
- Gain matching (limit)
- Supply voltage range
- Slew rate (inverting)
- Supply current (no load)
- Linear output current ±60 mA ±2.4V
- Output voltage swing Input noise voltage
- 4.4 nV/ √Hz 2.6 pA/ √Hz Input noise current
- THD (20 MHz,  $R_L = 100\Omega$ ,  $V_O = 2 V_{PP}$ )

# Applications

- Variable attenuator
- AGC
- Voltage controlled filter
- Video imaging processing

150 MHz

100 MHz

±0.50 dB

7V to 12V

1500 V/µs

11 mA

-45 dBc

80 dB



 $A_{VMAX} = 9.4 V/V$ 

# Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| ESD Tolerance (Note 4)                             |                          |
|----------------------------------------------------|--------------------------|
| Human Body Model                                   | 2000V                    |
| Machine Model                                      | 200V                     |
| Input Current                                      | ±10 mA                   |
| Output Current                                     | 120 mA (Note 3)          |
| Supply Voltages (V <sup>+</sup> - V <sup>-</sup> ) | 12.6V                    |
| Voltage at Input/ Output pins                      | $V^+$ +0.8V, $V^-$ -0.8V |
| Storage Temperature Range                          | –65°C to 150°C           |

| Junction Temperature            | 150°C |
|---------------------------------|-------|
| Soldering Information:          |       |
| Infrared or Convection (20 sec) | 235°C |
| Wave Soldering (10 sec)         | 260°C |

# **Operating Ratings** (Note 1)

| Supply Voltages (V <sup>+</sup> - V <sup>-</sup> ) |                     | 7V to 12V       |
|----------------------------------------------------|---------------------|-----------------|
| Operating Temperature                              | Range               | –40°C to +85°C  |
| Thermal Resistance:                                | $(\theta_{\rm JC})$ | $(\theta_{JA})$ |
| 8 -Pin SOIC                                        | 60                  | 165             |
| 8-Pin MSOP                                         | 65                  | 235             |

# Electrical Characteristics(Note 2)

Unless otherwise specified, all limits are guaranteed for  $T_J$  = 25°C,  $V_S$  = ±5V,  $A_{VMAX}$  = 9.4 V/V,  $R_F$  = 1 k $\Omega$ ,  $R_G$  = 100 $\Omega$ ,  $V_{IN}$  =  $\pm 0.1V$ , R<sub>L</sub> = 100 $\Omega$ , V<sub>G</sub> = +2V. **Boldface** limits apply at the temperature extremes.

|                                 |                                                  |                                                                  | Min                   | Тур        | Max                  |         |  |
|---------------------------------|--------------------------------------------------|------------------------------------------------------------------|-----------------------|------------|----------------------|---------|--|
| Symbol                          | Parameter                                        | Conditions                                                       | (Note 6)              | (Note 6)   | (Note 6)             | Units   |  |
| Frequency                       | Domain Response                                  |                                                                  |                       |            |                      |         |  |
| BW                              | –3 dB Bandwidth                                  | $V_{OUT} < 1 V_{PP}$                                             |                       | 150        |                      | MHz     |  |
|                                 |                                                  | $V_{OUT} < 4 V_{PP}, A_{VMAX} = 100$                             |                       | 38         |                      |         |  |
| GF                              | Gain Flatness                                    | $V_{OUT}$ < 1 $V_{PP}$<br>0.9V $\leq$ $V_{G}$ $\leq$ 2V, ±0.2 dB |                       | 40         |                      | MHz     |  |
| Att Range                       | Flat Band (Relative to Max Gain)                 | ±0.2 dB Flatness, f < 30 MHz                                     |                       | 26         |                      |         |  |
|                                 | Attenuation Range (Note 13)                      | ±0.1 dB Flatness, f < 30 MHz                                     |                       | 9.5        |                      | – dB    |  |
| BW<br>Control                   | Gain control Bandwidth                           | V <sub>G</sub> = 1V (Note 12)                                    |                       | 100        |                      | MHz     |  |
| CT (dB)                         | Feed-through                                     | V <sub>G</sub> = 0V, 30 MHz<br>(Output/Input)                    |                       | -51        |                      | dB      |  |
| GR                              | Gain Adjustment Range                            | f < 10 MHz                                                       |                       | 80         |                      |         |  |
|                                 |                                                  | f < 30 MHz                                                       |                       | 71         |                      | dB      |  |
| Time Dom                        | ain Response                                     |                                                                  |                       |            |                      |         |  |
| t <sub>r</sub> , t <sub>f</sub> | Rise and Fall Time                               | 0.5V Step                                                        |                       | 2.1        |                      | ns      |  |
| OS %                            | Overshoot                                        |                                                                  |                       | 10         |                      | %       |  |
| SR                              | Slew Rate (Note 5)                               | Non Inverting                                                    |                       | 900        |                      | Mar     |  |
|                                 |                                                  | Inverting                                                        |                       | 1500       |                      | V/µs    |  |
| Distortion                      | & Noise Performance                              |                                                                  |                       |            |                      | •       |  |
| HD2                             | 2 <sup>nd</sup> Harmonic Distortion              | 2V <sub>PP</sub> , 20 MHz                                        |                       | -47        |                      |         |  |
| HD3                             | 3 <sup>rd</sup> Harmonic Distortion              |                                                                  |                       | -61        |                      | dBc     |  |
| THD                             | Total Harmonic Distortion                        |                                                                  |                       | -45        |                      |         |  |
| En tot                          | Total Equivalent Input Noise                     | $f > 1 MHz, R_{SOURCE} = 50\Omega$                               |                       | 4.4        |                      | nV/√Hz  |  |
| I <sub>N</sub>                  | Input Noise Current                              | f > 1 MHz                                                        |                       | 2.6        |                      | pA/ √Hz |  |
| DG                              | Differential Gain                                | $f = 4.43 \text{ MHz}, R_{L} = 100\Omega$                        |                       | 0.30       |                      | %       |  |
| DP                              | Differential Phase                               |                                                                  |                       | 0.15       |                      | deg     |  |
| DC & Misc                       | ellaneous Performance                            |                                                                  |                       |            |                      |         |  |
| GACCU                           | Gain Accuracy                                    | V <sub>G</sub> = 2.0V                                            |                       | 0          | ±0.50                | dB      |  |
|                                 | (See Application Information)                    | $0.8V < V_{\rm G} < 2V$                                          |                       | +0.1/-0.53 | +4.3/-3.9            |         |  |
| G Match                         | Gain Matching                                    | V <sub>G</sub> = 2.0V                                            |                       |            | ±0.50                |         |  |
|                                 | (See Application Information)                    | $0.8V < V_{\rm G} < 2V$                                          |                       | _          | +4.2/-4.0            | dB      |  |
| К                               | Gain Multiplier<br>(See Application Information) |                                                                  | 0.890<br><b>0.830</b> | 0.940      | 0.990<br><b>1.04</b> | V/V     |  |

| Symbol                   | Parameter                                 | Conditions                                 | Min<br>(Note 6)       | <b>Typ</b><br>(Note 6) | Max<br>(Note 6)     | Units |
|--------------------------|-------------------------------------------|--------------------------------------------|-----------------------|------------------------|---------------------|-------|
| V <sub>IN</sub> NL       | Input Voltage Range                       | R <sub>G</sub> Open                        |                       | ±3                     |                     |       |
| V <sub>IN</sub> L        |                                           | $R_{G} = 100\Omega$                        | ±0.60<br><b>±0.50</b> | ±0.74                  |                     | V     |
| RG_MAX                   | R <sub>G</sub> Current                    | Pin 3                                      | ±6.0<br><b>±5.0</b>   | ±7.4                   |                     | mA    |
| BIAS                     | Bias Current                              | Pin 2 (Note 7)                             |                       | -0.6                   | -2.5<br><b>-2.6</b> | μA    |
| TC I <sub>BIAS</sub>     | Bias Current Drift                        | Pin 2 (Note 8)                             |                       | -190                   |                     | pA/°C |
| R <sub>IN</sub>          | Input Resistance                          | Pin 2                                      |                       | 7                      |                     | MΩ    |
| C <sub>IN</sub>          | Input Capacitance                         | Pin 2                                      |                       | 2.8                    |                     | pF    |
| VG                       | V <sub>G</sub> Bias Current               | Pin 1, V <sub>G</sub> = 2V (Note 7)        |                       | 0.9                    |                     | μA    |
| FC I <sub>VG</sub>       | V <sub>G</sub> Bias Drift                 | Pin 1 (Note 8)                             |                       | 10                     |                     | pA/°C |
| R <sub>VG</sub>          | V <sub>G</sub> Input Resistance           | Pin 1                                      |                       | 25                     |                     | MΩ    |
| C <sub>VG</sub>          | V <sub>G</sub> Input Capacitance          | Pin 1                                      |                       | 2.8                    |                     | pF    |
| / <sub>out</sub> L       | Output Voltage Range                      | $R_L = 100\Omega$                          | ±2.1<br><b>±1.9</b>   | ±2.4                   |                     | v     |
| V <sub>OUT</sub> NL      |                                           | R <sub>L</sub> = Open                      |                       | ±3.1                   |                     |       |
| R <sub>OUT</sub>         | Output Impedance                          | DC                                         |                       | 0.12                   |                     | Ω     |
| OUT                      | Output Current                            | $V_{OUT} = \pm 4V$ from Rails              | ±60<br><b>±40</b>     | ±80                    |                     | mA    |
| / <sub>O</sub><br>DFFSET | Output Offset Voltage                     | $0V < V_G < 2V$                            |                       | ±10                    | ±55<br><b>±70</b>   | mV    |
| -PSRR                    | +Power Supply Rejection Ratio<br>(Note 9) | Input Referred, 1V change,<br>$V_G = 2.2V$ | -65                   | -72                    |                     | dB    |
| -PSRR                    | -Power Supply Rejection Ratio<br>(Note 9) | Input Referred, 1V change,<br>$V_G = 2.2V$ | -65                   | -75                    |                     | dB    |
| S                        | Supply Current                            | No Load                                    | 9.5<br><b>7.5</b>     | 11                     | 14<br><b>16</b>     | mA    |

### Electrical Characteristics(Note 2) (Continued)

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications, see the Electrical Characteristics.

**Note 2:** Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ . No guarantee of parametric performance is indicated in the Electrical Tables under conditions of internal self-heating where  $T_J > T_A$ .

**Note 3:** The maximum output current ( $I_{OUT}$ ) is determined by device power dissipation limitations or value specified, whichever is lower. **Note 4:** Human Body Model is 1.5 k $\Omega$  in series with 100 pF. Machine Model is 0 $\Omega$  in series with 200 pF

**Note 5:** Slew rate is the average of the rising and falling slew rates.

Note 6: Typical values represent the most likely parametric norm. Bold numbers refer to over temperature limits.

**Note 7:** Positive current corresponds to current flowing into the device.

Note 8: Drift is determined by dividing the change in parameter distribution at temperature extremes by the total temperature change.

Note 9: +PSRR definition:  $[|\Delta V_{OUT}/\Delta V^+| / A_V]$ , -PSRR definition:  $[|\Delta V_{OUT}/\Delta V^-| / A_V]$  with 0.1V input voltage.  $\Delta V_{OUT}$  is the change in output voltage with offset shift subtracted out.

Note 10: Gain/Phase normalized to low frequency value at 25°C.

Note 11: Gain/Phase normalized to low frequency value at each setting.

Note 12: Gain control frequency response schematic:



**Note 13:** Flat Band Attenuation (Relative To Max Gain) Range Definition: Specified as the attenuation range from maximum which allows gain flatness specified (either  $\pm 0.2$ dB or  $\pm 0.1$ dB), relative to A<sub>VMAX</sub> gain. For example, for f < 30 MHz, here are the Flat Band Attenuation ranges:  $\pm 0.2$  dB: 19.7 dB down to -6.3 dB = 26 dB range

±0.1 dB: 19.7 dB down to 10.2 dB = 9.5 dB range

# **Connection Diagram**



# **Ordering Information**

| Package     | Part Number  | Package Marking          | Transport Media        | NSC Drawing              |        |
|-------------|--------------|--------------------------|------------------------|--------------------------|--------|
| 8-Pin SOIC  | LMH6505MA    | LMH6505MA                | 95 Units/Rail          | M08A                     |        |
| 0-FIII 3010 | LMH6505MAX   | 2.5k Units Tape and Reel | MUOA                   |                          |        |
|             | LMH6505MM    |                          | 1k Units Tape and Reel | MUA08A                   |        |
| 8-Pin MSOP  | 0-FIII WISOF | LMH6505MMX               | A93A                   | 3.5k Units Tape and Reel | MUAUOA |
|             | •            |                          |                        |                          |        |
|             |              |                          |                        |                          |        |





**Typical Performance Characteristics** Unless otherwise specified:  $V_S = \pm 5V$ ,  $T_A = 25^{\circ}C$ ,  $V_G = V_{GMAX}$ ,  $R_F = 1 \ k\Omega$ ,  $R_G = 100\Omega$ ,  $V_{IN} = 0.1V$ , input terminated in  $50\Omega$ .  $R_L = 100\Omega$ , Typical values. (Continued) **Gain Control Frequency Response** I<sub>s</sub> vs. V<sub>s</sub> 120 20 15 MAGNITÜDE 40°C  $V_{G} = V_{G_{MIN}}$ 10 80 18 R<sub>L</sub> = OPEN 5 40 16 85°C 85°C 0 0 14 ANGLE 0 -5 -40 12 |S21| (dB) 40°Ċ S21 I<sub>S</sub> (mA) -10 -80 25°C 10 ANGLE ( -15 -120 -25°C 85° 8 -160 -20 1111 6 -V<sub>G</sub> (AC) = -13.7 dBm -25 -200 -40°C 4 V<sub>IN</sub> = 0.2V (DC) -240 -30 V<sub>G</sub> = 0.98 AVERAGE 2 -280 -35 SEE NOTE 12 -40 -320 0 100k 10M 100M 1M 1G 3 3.5 4 4.5 5 FREQUENCY (Hz) **±SUPPLY VOTLAGE (V)** 20171033 I<sub>S</sub> vs. V<sub>S</sub> Input Bias Current vs. V<sub>s</sub> 20 -0.4 R<sub>L</sub> = OPEN 18 16 85°C -0.5 14 85°C 12 I<sub>S</sub> (mA) l<sub>B</sub> (μA) 10 -0.6 25°C 8 6 -40°C -0.7 4 -40<sup>°</sup>C 2 0 -0.8 3 5 2 3 4 5 3.5 4 4.5 5.5 6 ±SUPPLY VOLTAGE (V) **±SUPPLY VOTLAGE (V)** 20171020 PSRR A<sub>VMAX</sub> vs. Supply Voltage 0 12 SEE NOTE 9 -10 10 -20 8 -30 AVMAX (V/V) PSRR (dB) 85°C PSRR -40 6 25<sup>°</sup>C -50 4 -60 -40°C 2 -70 -80 0 2.5 3 3.5 5 100 1k 10k 100k 1M 10M 100M 4 4.5 FREQUENCY (Hz) **±SUPPLY VOLTAGE** 20171034

20171023

5.5 6

5.5

25°C

6

20171022

6

20171021

**Typical Performance Characteristics** Unless otherwise specified:  $V_S = \pm 5V$ ,  $T_A = 25^{\circ}C$ ,  $V_G = V_{GMAX}$ ,  $R_F = 1 \ k\Omega$ ,  $R_G = 100\Omega$ ,  $V_{IN} = 0.1V$ , input terminated in  $50\Omega$ .  $R_L = 100\Omega$ , Typical values. (Continued)

#### Feed through Isolation for Various $A_{\text{VMAX}}$



Output Offset Voltage vs. V<sub>G</sub> (Typical Unit #1)

20171018













**Typical Performance Characteristics** Unless otherwise specified:  $V_S = \pm 5V$ ,  $T_A = 25^{\circ}C$ ,  $V_G = V_{GMAX}$ ,  $R_F = 1 \ k\Omega$ ,  $R_G = 100\Omega$ ,  $V_{IN} = 0.1V$ , input terminated in  $50\Omega$ .  $R_L = 100\Omega$ , Typical values. (Continued)

#### Output Offset Voltage vs. $V_G$ (Typical Unit #3)



**Output Noise Density vs. Frequency** 



#### **Distribution of Output Offset Voltage**



**Output Noise Density vs. Frequency** 



Input Referred Noise Density vs. Frequency



**Typical Performance Characteristics** Unless otherwise specified:  $V_s = \pm 5V$ ,  $T_A = 25^{\circ}C$ ,  $V_G = V_{GMAX}$ ,  $R_F = 1 \ k\Omega$ ,  $R_G = 100\Omega$ ,  $V_{IN} = 0.1V$ , input terminated in  $50\Omega$ .  $R_L = 100\Omega$ , Typical values. (Continued)

#### **Output Voltage vs. Output Current (Sinking)**



20 MHz

5

P<sub>OUT</sub> (dBm)

10

15

20

20171009

0

-40

-30

-20

-10

-5

#### **Output Voltage vs. Output Current (Sourcing)**











**Typical Performance Characteristics** Unless otherwise specified:  $V_S = \pm 5V$ ,  $T_A = 25^{\circ}C$ ,  $V_G = V_{GMAX}$ ,  $R_F = 1 \ k\Omega$ ,  $R_G = 100\Omega$ ,  $V_{IN} = 0.1V$ , input terminated in  $50\Omega$ .  $R_L = 100\Omega$ , Typical values. (Continued)











THD vs. Gain



5 ns/DIV

20171015

**Typical Performance Characteristics** Unless otherwise specified:  $V_S = \pm 5V$ ,  $T_A = 25^{\circ}C$ ,  $V_G = V_{GMAX}$ ,  $R_F = 1 \ k\Omega$ ,  $R_G = 100\Omega$ ,  $V_{IN} = 0.1V$ , input terminated in  $50\Omega$ .  $R_L = 100\Omega$ , Typical values. (Continued)





## Application Information

#### **GENERAL DESCRIPTION**

The key features of the LMH6505 are:

- Low power
- Broad voltage controlled gain and attenuation range (From A<sub>VMAX</sub> down to complete cutoff)
- Bandwidth independent, resistor programmable gain range ( $R_{\rm G}$ )
- · Broad signal and gain control bandwidths
- Frequency response may be adjusted with R<sub>F</sub>
- · High impedance signal and gain control inputs

The LMH6505 combines a closed loop input buffer ("X1" Block in *Figure 1*), a voltage controlled variable gain cell ("MULT" Block) and an output amplifier ("CFA" Block). The input buffer is a transconductance stage whose gain is set by the gain setting resistor, R<sub>G</sub>. The output amplifier is a current feedback op amp and is configured as a transimpedance stage whose gain is set by, and is equal to, the feedback resistor, R<sub>F</sub>. The maximum gain, A<sub>VMAX</sub>, of the LMH6505 is defined by the ratio: K  $\cdot$  R<sub>F</sub>/R<sub>G</sub> where "K" is the gain multiplier with a nominal value of 0.940. As the gain control input (V<sub>G</sub>) changes over its 0 to 2V range, the gain is adjusted over a range of about 80 dB relative to the maximum set gain.



FIGURE 1. LMH6505 Typical Application and Block Diagram

#### SETTING THE LMH6505 MAXIMUM GAIN

$$A_{VMAX} = \frac{R_F}{R_G} \cdot K$$

Eq. 1

Although the LMH6505 is specified at  $A_{VMAX} = 9.4$  V/V, the recommended  $A_{VMAX}$  varies between 2 and 100. Higher gains are possible but usually impractical due to output offsets, noise and distortion. When varying  $A_{VMAX}$  several tradeoffs are made:

R<sub>G</sub>: determines the input voltage range

R<sub>F</sub>: determines overall bandwidth

The amount of current which the input buffer can source/sink into  $R_G$  is limited and is given in the  $I_{RG_MAX}$  specification. This sets the maximum input voltage:

$$V_{IN}$$
 (MAX) =  $I_{R_G MAX} \cdot R_G$ 

Eq. 2

As the  $I_{RG_MAX}$  limit is approached with increasing the input voltage or with the lowering of  $R_G$ , the device's harmonic distortion will increase. Changes in  $R_F$  will have a dramatic effect on the small signal bandwidth. The output amplifier of the LMH6505 is a current feedback amplifier (CFA) and its bandwidth is determined by  $R_F$ . As with any CFA, doubling the feedback resistor will roughly cut the bandwidth of the device in half. For more about CFA's, see the basic tutorial, OA-20, "Current Feedback Myths Debunked," or a more rigorous analysis, OA-13, "Current Feedback Amplifier Loop Gain Analysis and Performance Enhancements."

#### **OTHER CONFIGURATIONS**

#### 1) Single Supply Operation

The LMH6505 can be configured for use in a single supply environment. Doing so requires the following:

- a) Bias pin 4 and R<sub>G</sub> to a "virtual half supply" somewhere close to the middle of V<sup>+</sup> and V<sup>-</sup> range. The other end of R<sub>G</sub> is tied to pin 3. The "virtual half supply" needs to be capable of sinking and sourcing the expected current flow through R<sub>G</sub>.
- b) Ensure that  $V_G$  can be adjusted from 0V to 2V above the "virtual half supply".
- c) Bias the input (pin 2) to make sure that it stays within the range of 2V above V<sup>-</sup> to 2V below V<sup>+</sup>. See the Input Voltage Range specification in the Electrical Characteristics table. This can be accomplished by either DC biasing the input and AC coupling the input signal, or alternatively, by direct coupling if the output of the driving stage is also biased to half supply.

Arranged this way, the LMH6505 will respond to the current flowing through  $R_{\rm G}$ . The gain control relationship will be similar to the split supply arrangement with  $V_{\rm G}$  measured with reference to pin 4. Keep in mind that the circuit described above will also center the output voltage to the "virtual half supply voltage."

#### 2) Arbitrarily Referenced Input Signal

Having a wide input voltage range on the input (pin 2) (±3V typical), the LMH6505 can be configured to control the gain on signals which are not referenced to ground (e.g. Half Supply biased circuits, etc.). We will call this node the "reference node". In such cases, the other end of  $R_G$  which is the side not tied to pin 3 can be tied to this reference node so that  $R_G$  will "look at" the difference between the signal and this reference only. Keep in mind that the reference node needs to source and sink the current flowing through  $R_G$ .

## Application Information (Continued)

#### GAIN ACCURACY

Gain accuracy is defined as the actual gain compared against the theoretical gain at a certain  $V_G$ , the results of which are expressed in dB. (See *Figure 2*).

Theoretical gain is given by:

$$A(V/V) = K \times \frac{R_F}{R_G} \times \frac{1}{1 + e^{\left[\frac{N - V_G}{V_C}\right]}}$$

Eq. 3

Where K = 0.940 (nominal) N = 1.01V & V\_{\rm C} = 79 mV @ room temperature

For a  $V_{\rm G}$  range, the value specified in the tables represents the worst case accuracy over the entire range. The "Typical" value would be the difference between the "Typical gain" and the "Theoretical gain." The "Max" value would be the worst case difference between the actual gain and the "Theoretical gain" for the entire population.

#### **GAIN MATCHING**

As *Figure 2* shows, gain matching is the limit on gain variation at a certain V<sub>G</sub>, expressed in dB, and is specified as "±Max" only. There is no "Typical." For a V<sub>G</sub> range, the value specified represents the worst case matching over the entire range. The "Max" value would be the worst case difference between the actual gain and the typical gain for the entire population.



FIGURE 2. LMH6505 Gain Accuracy & Gain Matching Defined

#### GAIN PARTITIONING

If high levels of gain are needed, gain partitioning should be considered:



FIGURE 3. Gain Partitioning

The maximum gain range for this circuit is given by the following equation:

MAXIMUM GAIN = 
$$\left[1 + \frac{R_2}{R_1}\right] \cdot \left[\frac{R_F}{R_G}\right] \cdot K$$

Eq. 4

The LMH6624 is a low noise wideband voltage feedback amplifier. Setting  $R_2$  at 909 $\Omega$  and  $R_1$  at 100 $\Omega$  produces a gain of 20 dB. Setting  $R_F$  at 1000 $\Omega$  as recommended and  $R_G$ at 50 $\Omega$ , produces a gain of about 26 dB in the LMH6505. The total gain of this circuit is therefore approximately 46 dB. It is important to understand that when partitioning to obtain high levels of gain, very small signal levels will drive the amplifiers to full scale output. For example, with 46 dB of gain, a 20 mV signal at the input will drive the output of the LMH6624 to 200 mV and the output of the LMH6505 to 4V. Accordingly, the designer must carefully consider the contributions of each stage to the overall characteristics. Through gain partitioning the designer is provided with an opportunity to optimize the frequency response, noise, distortion, settling time, and loading effects of each amplifier to achieve improved overall performance.

#### LMH6505 GAIN CONTROL RANGE AND MINIMUM GAIN

Before discussing Gain Control Range, it is important to understand the issues which limit it. The minimum gain of the LMH6505 is theoretically zero, but in practical circuits it is limited by the amount of feedthrough, here defined as the gain when  $V_G = 0V$ . Capacitive coupling through the board and package, as well as coupling through the supplies, will determine the amount of feedthrough. Even at DC, the input signal will not be completely rejected. At high frequencies feedthrough will get worse because of its capacitive nature. At frequencies below 10 MHz, the feed through will be less than -60 dB and therefore, it can be said that with  $A_{VMAX} = 20$  dB, the gain control range is 80 dB.

#### LMH6505 GAIN CONTROL FUNCTION

In the plot, Gain vs.  $V_G$ , we can see the gain as a function of the control voltage. The "Gain (V/V)" plot, sometimes referred to as the S-curve, is the linear (V/V) gain. This is a hyperbolic tangent relationship and is given by Equation 3. The "Gain (dB)" plots the gain in dB and is linear over a wide range of gains. Because of this, the LMH6505 gain control is referred to as "linear-in-dB."

For applications where the LMH6505 will be used at the heart of a closed loop AGC circuit, the S-curve control characteristic provides a broad linear (in dB) control range with soft limiting at the highest gains where large changes in control voltage result in small changes in gain. For applications requiring a fully linear (in dB) control characteristic, use the LMH6505 at half gain and below ( $V_G \leq 1V$ ).

#### GAIN STABILITY

The LMH6505 architecture allows complete attenuation of the output signal from full gain to complete cut-off. This is achieved by having the gain control signal  $V_{\rm G}$  "throttle" the signal which gets through to the final stage and which results in the output signal. As a consequence, the R<sub>G</sub> pin's (pin 3) average current (DC current) influences the operating point of this "throttle" circuit and affects the LMH6505's gain slightly. *Figure 4* below, shows this effect as a function of the gain set by V<sub>G</sub>.



FIGURE 4. LMH6505 Gain Variation over R<sub>G</sub> DC Current Capability vs. Gain

This plot shows the expected gain variation for the maximum  $R_G$  DC current capability (±4.5 mA). For example, with gain ( $A_V$ ) set to -60 dB, if the  $R_G$  pin DC current is increased to 4.5 mA sourcing, one would expect to see the gain increase by about 3 dB (to -57 dB). Conversely, 4.5 mA DC sinking current through  $R_G$  would increase gain by 1.75 dB (to -58.25 dB). As you can see from *Figure 4* above, the effect is most pronounced with reduced gain and is limited to less than 3.75 dB variation maximum.

If the application is expected to experience  ${\sf R}_{\rm G}$  DC current variation and the LMH6505 gain variation is beyond accept-

able limits, please refer to the LMH6502 (Differential Linear in dB variable gain amplifier) datasheet instead at http://www.national.com/ds/LM/LMH6502.pdf.

# AVOIDING OVERDRIVE OF THE LMH6505 GAIN CONTROL INPUT

There is an additional requirement for the LMH6505 Gain Control Input (V<sub>G</sub>): V<sub>G</sub> must not exceed +2.3V (with ±5V supplies). The gain control circuitry may saturate and the gain may actually be reduced. In applications where V<sub>G</sub> is being driven from a DAC, this can easily be addressed in the software. If there is a linear loop driving V<sub>G</sub>, such as an AGC loop, other methods of limiting the input voltage should be implemented. One simple solution is to place a 2.2:1 resistive divider on the V<sub>G</sub> input. If the device driving this divider is operating off of ±5V supplies as well, its output will not exceed 5V and through the divider V<sub>G</sub> can not exceed 2.3V.

# IMPROVING THE LMH6505 LARGE SIGNAL PERFORMANCE

Figure 5 illustrates an inverting gain scheme for the LMH6505.



#### **FIGURE 5. Inverting Amplifier**

The input signal is applied through the  $R_{\rm G}$  resistor. The  $V_{\rm IN}$  pin should be grounded through a  $25\Omega$  resistor. The maximum gain range of this configuration is given in the following equation:

$$A_{VMAX} = -\left[\frac{R_{F}}{R_{G}}\right] \cdot K$$

Eq. 5

The inverting slew rate of the LMH6505 is much higher than that of the non-inverting slew rate. This  $\approx 2X$  performance improvement comes about because in the non-inverting configuration the slew rate of the overall amplifier is limited by the input buffer. In the inverting circuit, the input buffer remains at a fixed voltage and does not affect slew rate.

#### TRANSMISSION LINE MATCHING

One method for matching the characteristic impedance of a transmission line is to place the appropriate resistor at the input or output of the amplifier. *Figure 6* shows a typical circuit configuration for matching transmission lines.



FIGURE 6. Transmission Line Matching

The resistors R<sub>S</sub>, R<sub>I</sub>, R<sub>O</sub>, and R<sub>T</sub> are equal to the characteristic impedance, Z<sub>O</sub>, of the transmission line or cable. Use C<sub>O</sub> to match the output transmission line over a greater frequency range. It compensates for the increase of the op amp's output impedance with frequency.

# MINIMIZING PARASITIC EFFECTS ON SMALL SIGNAL BANDWIDTH

The best way to minimize parasitic effects is to use surface mount components and to minimize lead lengths and component distance from the LMH6505. For designs utilizing through-hole components, specifically axial resistors, resistor self-capacitance should be considered. For example, the average magnitude of parasitic capacitance of RN55D 1% metal film resistors is about 0.15 pF with variations of as much as 0.1 pF between lots. Given the LMH6505's extended bandwidth, these small parasitic reactance variations can cause measurable frequency response variations in the highest octave. We therefore recommend the use of surface mount resistors to minimize these parasitic reactance effects.

#### RECOMMENDATIONS

Here are some recommendations to avoid problems and to get the best performance:

- Do not place a capacitor across R<sub>F</sub>. However, an appropriately chosen series RC combination can be used to shape the frequency response.
- Keep traces connecting  $\mathsf{R}_\mathsf{F}$  separated and as short as possible.
- Place a small resistor (20-50 $\Omega$ ) between the output and C<sub>L</sub>.
- Cut away the ground plane, if any, under R<sub>G</sub>.
- Keep decoupling capacitors as close as possible to the LMH6505.
- Connect pin 2 through a minimum resistance of 25Ω.

#### ADJUSTING OFFSETS AND DC LEVEL SHIFTING

Offsets can be broken into two parts: an input-referred term and an output-referred term. These errors can be trimmed using the circuit in *Figure 7*. First set  $V_G$  to 0V and adjust the trim pot  $R_4$  to null the offset voltage at the output. This will eliminate the output stage offsets. Next set  $V_G$  to 2V and adjust the trim pot  $R_1$  to null the offset voltage at the output. This will eliminate the input stage offsets.



FIGURE 7. Offset Adjust Circuit

#### DIGITAL GAIN CONTROL

Digitally variable gain control can be easily realized by driving the LMH6505 gain control input with a digital-to-analog converter (DAC). *Figure 8* illustrates such an application. This circuit employs National Semiconductor's eight-bit DAC0830, the LMC8101 MOS input op amp (Rail-to-Rail Input/Output), and the LMH6505 VGA. With V<sub>REF</sub> set to 2V, the circuit provides up to 80 dB of gain control in 256 steps with up to 0.05% full scale resolution. The maximum gain of this circuit is 20 dB.



FIGURE 8. Digital Gain Control

#### **USING THE LMH6505 IN AGC APPLICATIONS**

In AGC applications, the control loop forces the LMH6505 to have a fixed output amplitude. The input amplitude will vary over a wide range and this can be the issue that limits dynamic range. At high input amplitudes, the distortion due to the input buffer driving  $R_G$  may exceed that which is produced by the output amplifier driving the load. In the plot, THD vs. Gain, total harmonic distortion (THD) is plotted over a gain range of nearly 35 dB for a fixed output amplitude of 0.25  $V_{\rm PP}$  in the specified configuration,  $R_{\rm F}$  = 1 k\Omega,  $R_G = 100\Omega$ . When the gain is adjusted to -15 dB (i.e. 35 dB down from A<sub>VMAX</sub>), the input amplitude would be 1.41  $V_{PP}$ and we can see the distortion is at its worst at this gain. If the output amplitude of the AGC were to be raised above 0.25  $V_{PP}$ , the input amplitudes for gains 40 dB down from  $A_{VMAX}$ would be even higher and the distortion would degrade further. It is for this reason that we recommend lower output amplitudes if wide gain ranges are desired. Using a postamp like the LMH6714/LMH6720/LMH6722 family or the LMH6702 would be the best way to preserve dynamic range and yield output amplitudes much higher than 100 mV<sub>PP</sub>. Another way of addressing distortion performance and its limitations on dynamic range, would be to raise the value of R<sub>G</sub>. Just like any other high-speed amplifier, by increasing the load resistance, and therefore decreasing the demanded load current, the distortion performance will be improved in most cases. With an increased R<sub>G</sub>, R<sub>E</sub> will also have to be increased to keep the same  $A_{\mathsf{VMAX}}$  and this will decrease the overall bandwidth. It may be possible to insert a series RC combination across R<sub>F</sub> in order to counteract the negative effect on BW when a large R<sub>F</sub> is used.

#### AUTOMATIC GAIN CONTROL (AGC) #1

#### Fast Response AGC Loop

The AGC circuit shown in *Figure 9* will correct a 6 dB input amplitude step in 100 ns. The circuit includes a two op amp precision rectifier amplitude detector (U1 and U2), and an integrator (U3) to provide high loop gain at low frequencies. The output amplitude is set by  $R_9$ . The following are some suggestions for building fast AGC loops: Precision rectifiers work best with large output signals. Accuracy is improved by blocking DC offsets, as shown in *Figure 9*.



FIGURE 9. Automatic Gain Control Circuit #1

Signal frequencies must not reach the gain control port of the LMH6505, or the output signal will be distorted (modulated by itself). A fast settling AGC needs additional filtering beyond the integrator stage to block signal frequencies. This is provided in *Figure 9* by a simple R-C filter (R<sub>10</sub> and C<sub>3</sub>); better distortion performance can be achieved with a more complex filter. These filters should be scaled with the input signal frequency. Loops with slower response time, which means longer integration time constants, may not need the R<sub>10</sub> - C<sub>3</sub> filter.

Checking the loop stability can be done by monitoring the  $V_{\rm G}$  voltage while applying a step change in input signal amplitude. Changing the input signal amplitude can be easily done with an arbitrary waveform generator.

#### AUTOMATIC GAIN CONTROL (AGC) #2

Figure 10 illustrates an automatic gain control circuit that employs two LMH6505. In this circuit, U1 receives the input signal and produces an output signal of constant amplitude. U2 is configured to provide negative feedback. U2 generates a rectified gain control signal that works against an adjustable bias level which may be set by the potentiometer and R<sub>B</sub>. C<sub>1</sub> integrates the bias and negative feedback. The resultant gain control signal is applied to the U1 gain control input V<sub>G</sub>. The bias adjustment allows the U1 output to be set at an arbitrary level less than the maximum output specification of the amplifier. Rectification is accomplished in U2 by driving both the amplifier input and the gain control input with the U1 output signal. The voltage divider that is formed by R<sub>1</sub> and R<sub>2</sub>, sets the rectifier gain.



FIGURE 10. Automatic Gain Control Circuit #2

# CIRCUIT LAYOUT CONSIDERATIONS & EVALUATION BOARDS

A good high frequency PCB layout including ground plane construction and power supply bypassing close to the package are critical to achieving full performance. The amplifier is sensitive to stray capacitance to ground at the I<sup>-</sup> input (pin 7) so it is best to keep the node trace area small. Shunt capacitance across the feedback resistor should not be used to compensate for this effect. Capacitance to ground should be minimized by removing the ground plane from under the body of R<sub>G</sub>. Parasitic or load capacitance directly on the output (pin 6) degrades phase margin leading to frequency response peaking.

The LMH6505 is fully stable when driving a 100 $\Omega$  load. With reduced load (e.g. 1k.) there is a possibility of instability at very high frequencies beyond 400 MHz especially with a capacitive load. When the LMH6505 is connected to a light load as such, it is recommended to add a snubber network to the output (e.g. 100 $\Omega$  and 39 pF in series tied between the

LMH6505 output and ground).  $C_L$  can also be isolated from the output by placing a small resistor in series with the output (pin 6).

Component parasitics also influence high frequency results. Therefore it is recommended to use metal film resistors such as RN55D or leadless components such as surface mount devices. High profile sockets are not recommended.

National Semiconductor suggests the following evaluation board as a guide for high frequency layout and as an aid in device testing and characterization:

| Device  | Package | Evaluation Board |
|---------|---------|------------------|
|         |         | Part Number      |
| LMH6505 | SOIC    | CLC730066        |

The evaluation board can be shipped when a device sample request is placed with National Semiconductor. Evaluation board documentation can be found in the LMH6505 product folder at www.National.com.

LMH6505



Notes

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.

For the most current product information visit us at www.national.com.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### BANNED SUBSTANCE COMPLIANCE

National Semiconductor manufactures products and uses packing materials that meet the provisions of the Customer Products Stewardship Specification (CSP-9-111C2) and the Banned Substances and Materials of Interest Specification (CSP-9-111S2) and contain no "Banned Substances" as defined in CSP-9-111S2.

Leadfree products are RoHS compliant.

National Semiconductor Americas Customer Support Center Email: new.feedback@nsc.com Tel: 1-800-272-9959 National Semiconductor Europe Customer Support Center Fax: +49 (0) 180-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +44 (0) 69 9508 6208 English Tel: +44 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790 National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560

www.national.com