

# LMC2001 High Precision, 6MHz Rail-To-Rail Output Operational Amplifier

### **General Description**

The LMC2001 is a new precision amplifier that offers unprecedented accuracy and stability at an affordable price and is offered in miniature (SOT23-5) package. This device utilizes patented techniques to measure and continually correct the input offset error voltage. The result is an amplifier which is ultra stable over time, and temperature. It has excellent CMRR and PSRR ratings, and does not exhibit the familiar 1/f voltage and current noise increase that plagues traditional amplifiers. The combination of the LMC2001 characteristics makes it a good choice for transducer amplifiers, high gain configurations, ADC buffer amplifiers, DAC I-V conversion, and any other 5V application requiring precision and/or stability.

Other useful benefits of the LMC2001 are rail-to-rail output, low supply current of 750 $\mu$ A, and wide gain-bandwidth product of 6MHz. The LMC2001 comes in 5 pin SOT23 and 8 pin SOIC. These extremely versatile features found in the LMC2001 provide high performance and ease of use.

### **Features**

(Vs = 5V,  $R_L$  = 10K to V<sup>+</sup> /2, Typ. Unless Noted) Low Guaranteed V<sub>os</sub> 4<u>0µ</u>V ■ e<sub>n</sub> With No 1/f 85nV/√Hz 120dB High CMRR 120dB High PSRR High A<sub>VOL</sub> 137dB 6MHz Wide Gain-Bandwidth Product High Slew Rate 5V/µs 750µA Low Supply Current Rail-To-Rail Output 30mV from either rail No External Capacitors Required

### **Applications**

- Precision Instrumentation Amplifiers
- Thermocouple Amplifiers
- Strain Gauge Bridge Amplifier





# **Ordering Information**

| Package             | Temperature Range |                | Package<br>Marking | Transport<br>Media          | NSC<br>Drawing |
|---------------------|-------------------|----------------|--------------------|-----------------------------|----------------|
|                     | Commercial        | Industrial     |                    |                             |                |
|                     | 0°C to +70°C      | -40°C to +85°C |                    |                             |                |
| 8-pin Small Outline |                   | LMC2001AIM     | LMC2001AIM         | Rails                       | M08A           |
|                     |                   | LMC2001AIMX    |                    | 2.5k Units Tape<br>and Reel |                |
| 5-pin SOT23-5       | LMC2001ACM5       |                | A09A               | 1k Units Tape<br>and Reel   | MA05B          |
|                     | LMC2001ACM5X      |                |                    | 3k Units Tape<br>and Reel   |                |
|                     |                   |                |                    |                             |                |

August 1999

### Absolute Maximum Ratings (Note 1)

. .

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| ESD Tolerance (Note 2)                            |                  |
|---------------------------------------------------|------------------|
| Human Body Model                                  | 2500V            |
| Machine Model                                     | 150V             |
| Differential Input Voltage                        | ± Supply Voltage |
| Supply Voltage (V <sup>+</sup> - V <sup>-</sup> ) | 5.6V             |
| Current At Input Pin                              | 30mA             |
| Current At Output Pin                             | 30mA             |
| Current At Power Supply Pin<br>(Note 3)           | 50mA             |
| Lead Temperature (soldering, 10 sec)              | 260°C            |

 Storage Temperature Range
 -65°C to 150°C

 Junction Temperature (T<sub>J</sub>)
 150°C

 (Note 4)
 150°C

# Operating Ratings (Note 1)

| Supply voltage                       | 4.75V to 5.25V                                                          |
|--------------------------------------|-------------------------------------------------------------------------|
| Temperature Range                    |                                                                         |
| LMC2001AI                            | $\text{-40}^\circ\text{C} \leq \text{T}_\text{J} \leq 85^\circ\text{C}$ |
| LMC2001AC                            | $0^{\circ}C \leq T_{J} \leq 70^{\circ}C$                                |
| Thermal resistance ( $\theta_{JA}$ ) |                                                                         |
| M Package, 8-pin Surface Mount       | 180°C /W                                                                |
| M5 Package, SOT23-5                  | 274°C /W                                                                |

# **DC Electrical Characteristics**

Unless otherwise specified, all limits guaranteed for T  $_{\rm J}$  = 25°C, V<sup>+</sup> = 5V, V<sup>-</sup> = 0V, V  $_{\rm CM}$  = 2.5V, V $_{\rm O}$  = 2.5V and R $_{\rm L}$  > 1M $\Omega$ . Boldface limits apply at the temperature extremes.

| Symbol           | Parameter                             | Conditions                                                     | Typ<br>(Note 5) | Limit(Note 6)         | Units     |
|------------------|---------------------------------------|----------------------------------------------------------------|-----------------|-----------------------|-----------|
| Vos              | Input Offset Voltage                  | (Note 11)                                                      | 0.5             | 40                    | μV        |
|                  |                                       |                                                                |                 | 60                    | max       |
|                  | Offset Calibration Time               |                                                                | 5               | 30                    | ms        |
| TCVos            | Input Offset Voltage                  | (Note 12)                                                      | 0.015           |                       | µV/°C     |
|                  | Long-Term Offset Drift                | (Note 8)                                                       | 0.006           |                       | µV/month  |
|                  | Lifetime V <sub>OS</sub> drift        | (Note 8)                                                       | 2.5             | 5                     | μV Max    |
| I <sub>IN</sub>  | Input Current                         | (Note 9)                                                       | -3              |                       | pА        |
| los              | Input Offset Current                  |                                                                | 6               |                       | pА        |
| R <sub>IND</sub> | Input Differential Resistance         |                                                                | 9               |                       | MΩ        |
| CMRR             | Common Mode Rejection<br>Ratio        | $0V \le V_{CM} \le 3.5V$                                       | 120             | 100                   | dB<br>min |
|                  |                                       | $0.1V \le V_{CM} \le 3.5V$                                     | 110             | 90                    | dB<br>min |
| PSRR             | Power Supply<br>Rejection Ratio       | $4.75V \le V^+ \le 5.25V$                                      | 120             | 95<br><b>90</b>       | dB<br>min |
| A <sub>VOL</sub> | Large Signal Voltage Gain<br>(Note 7) | $R_L = 10k\Omega$                                              | 137             | 105<br><b>100</b>     | dB<br>min |
|                  |                                       | $R_L = 2k\Omega$                                               | 128             | 95<br><b>90</b>       |           |
| Vo               | Output Swing                          | $R_{L} = 10k\Omega \text{ to } 2.5V$ $V_{IN}(diff) = \pm 0.5V$ | 4.975           | 4.955<br><b>4.955</b> | V<br>min  |
|                  |                                       |                                                                | 0.030           | 0.060<br><b>0.060</b> | V<br>max  |
|                  |                                       | $R_L = 2k\Omega$ to 2.5V                                       | 4.936           |                       | V         |
|                  |                                       | $V_{IN}(diff) = \pm 0.5V$                                      | 0.075           |                       | V         |
| Io               | Output Current                        | Sourcing, $V_O = 0V$<br>$V_{IN}(diff) = \pm 0.5V$              | 5.9             | 4.1<br><b>1.5</b>     | mA<br>min |
|                  |                                       | Sinking, $V_O = 5V$<br>V <sub>IN</sub> (diff) = ±0.5V          | 14.5            | 4.5<br><b>1.5</b>     | mA<br>min |
| Is               | Supply Current                        |                                                                | 0.75            | 1.0<br><b>1.2</b>     | mA        |

|                                   | Parameter                                                                                | Conditions                                                                              |                                                                                                        | (Note 5)                                | Units          |
|-----------------------------------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-----------------------------------------|----------------|
| SR                                | Slew Rate                                                                                | $A_{V} = +1, V_{in} = 3.5 Vpp$                                                          |                                                                                                        | 5                                       | V/µs           |
| GBW                               | Gain-Bandwidth Product                                                                   |                                                                                         |                                                                                                        | 6                                       | MHz            |
| θ <sub>m</sub>                    | Phase Margin                                                                             |                                                                                         |                                                                                                        | 75                                      | Deg            |
| G <sub>m</sub>                    | Gain Margin                                                                              |                                                                                         |                                                                                                        | 12                                      | dB             |
| ə <sub>n</sub>                    | Input-Referred Voltage Noise                                                             | f = 0.1Hz                                                                               |                                                                                                        | 85                                      | nV/√Hz         |
| e <sub>n</sub> p-p                | Input-Referred Voltage Noise                                                             | R <sub>s</sub> = 100Ω, DC to 10Hz                                                       |                                                                                                        | 1.6                                     | μVpp           |
| n                                 | Input-Referred Current Noise                                                             | f = 0.1Hz                                                                               |                                                                                                        | 180                                     | fA/√Hz         |
| THD                               | Total Harmonic Distortion                                                                | $f = 1 \text{kHz}, \text{ Av} = -2$ $R_{L} = 10 \text{k}\Omega, V_{O} = 4.5 \text{Vpp}$ |                                                                                                        | 0.02                                    | %              |
| rec                               | Input Overload Recovery Time                                                             |                                                                                         |                                                                                                        | 50                                      | ms             |
| Ts                                | Output Settling time                                                                     | (Note 10) A <sub>V</sub> = +1, 1V step                                                  | 1%                                                                                                     | 250                                     | ns             |
|                                   |                                                                                          |                                                                                         | 0.1%                                                                                                   | 400                                     | 1              |
|                                   |                                                                                          |                                                                                         | 0.01%                                                                                                  | 3200                                    | 1              |
|                                   |                                                                                          | (Note 10)A <sub>V</sub> = -1, 1V step                                                   | 1%                                                                                                     | 80                                      | -              |
|                                   |                                                                                          |                                                                                         | 0.1%                                                                                                   | 860                                     |                |
|                                   |                                                                                          |                                                                                         | 0.01%                                                                                                  | 1400                                    |                |
| Note 10:                          | Settling times shown correspond to the                                                   | worse case (positive or negative step)                                                  | and does not include slew time. See the                                                                |                                         |                |
| schemation Note 11:               | c.<br>The limits are set by the accuracy of hig                                          | h speed automatic test equipment. For                                                   | the typical V <sub>OS</sub> distribution, see the cur                                                  | e Application Note see<br>ve on page 4. | ction for test |
| schematic<br>Note 11:<br>Note 12: | c.<br>The limits are set by the accuracy of hig<br>Precision bench measurement of more t | h speed automatic test equipment. For<br>han 300 units. More than 65% of units          | the typical V <sub>OS</sub> distribution, see the cur<br>had less than 15nV / C V <sub>OS</sub> drift. | Application Note see                    | ction for test |
| schematii<br>Note 11:<br>Note 12: | c.<br>The limits are set by the accuracy of hig<br>Precision bench measurement of more t | h speed automatic test equipment. For<br>han 300 units. More than 65% of units          | the typical V <sub>OS</sub> distribution, see the cur<br>had less than 15nV / C V <sub>OS</sub> drift. | Application Note see                    | ction for test |
| schemati<br>Note 11:<br>Note 12:  | c.<br>The limits are set by the accuracy of hig<br>Precision bench measurement of more t | h speed automatic test equipment. For<br>han 300 units. More than 65% of units          | the typical V <sub>OS</sub> distribution, see the cur<br>had less than 15nV /'C V <sub>OS</sub> drift. | Application Note ser                    | ction for test |
| schematii<br>Note 11:<br>Note 12: | c.<br>The limits are set by the accuracy of hig<br>Precision bench measurement of more t | h speed automatic test equipment. For<br>han 300 units. More than 65% of units          | the typical V <sub>OS</sub> distribution, see the cur<br>had less than 15nV / C V <sub>OS</sub> drift. | Application Note see                    | ction for test |
| schematii<br>Note 11:<br>Note 12: | c.<br>The limits are set by the accuracy of hig<br>Precision bench measurement of more t | h speed automatic test equipment. For<br>han 300 units. More than 65% of units          | the typical V <sub>OS</sub> distribution, see the cur<br>had less than 15nV / C V <sub>OS</sub> drift. | Application Note ser                    | ction for test |
| schematii<br>Note 11:<br>Note 12: | c.<br>The limits are set by the accuracy of hig<br>Precision bench measurement of more t | h speed automatic test equipment. For<br>han 300 units. More than 65% of units          | the typical V <sub>OS</sub> distribution, see the cur<br>had less than 15nV / C V <sub>OS</sub> drift. | Application Note ser                    | ction for te   |





# **Application Notes**

### The Benefits of LMC2001

### No 1/f Noise

Using patented methods, the LMC2001 eliminates the 1/f noise present in other amplifiers. This noise which increases as frequency decreases is a major source of measurement error in all DC coupled measurements. Low frequency noise appears as a constantly changing signal in series with any measurement being made. As a result, even when the measurement is made rapidly, this constantly changing noise signal will corrupt the result. The value of this noise signal can be surprisingly large. For example: If a conventional amplifier has a high frequency noise level of  $10 \text{ nV}/\text{/Hz}}$  and a noise corner of 10 Hz, the RMS noise at 0.001 Hz is  $1 \mu \text{V}/\text{/Hz}}$ 

This is equivalent to a 6µV peak-to-peak error. In a circuit with a gain of 1000, this produces a 6mV peak-to-peak output error. This number of 0.001 Hz might appear unreasonably low but when a data acquisition system is operating for 17 minutes it has been on long enough to include this error. In this same time, the LMC2001 will only have a 0.51mV output error. This is more than 13.3 times less error.

Keep in mind that this 1/f error gets even larger at lower frequencies.

At the extreme, many people try to reduce this error by integrating or taking several samples of the same signal. This is also doomed to failure because the 1/f nature of this noise means that taking longer samples just moves the measurement into lower frequencies where the noise level is even higher.

The LMC2001 eliminates this source of error. The noise level is constant with frequency so that reducing the bandwidth reduces the errors caused by noise.

Another source of error that is rarely mentioned is the error voltages caused by the inadvertent thermocouples created when the common "Kovar type" package lead materials are soldered to a copper printed circuit board. These steel based leadframe materials can produce over 35uV/°C when soldered onto a copper trace. This can result in thermocouple noise that is equal to the LMC2001 noise when there is a temperature difference of only 0.0014°C between the lead and the board!

For this reason, the leadframe of the LMC2001 is made of copper. This results in equal and opposite junctions which cancel this effect. The extremely small size of the SOT-23 package results in the leads being very close together. This further reduces the probability of temperature differences and hence decreases thermal noise.

#### **Overload Recovery**

The LMC2001 recovers from input overload much faster than most chopper stabilized opamps. Recovery, from driving the amplifier to 2X the full scale output, only requires about 50ms. Most chopper stabilized amplifiers will take from 250ms to several seconds to recover from this same overload. This is because large capacitors are used to store the unadjusted offset voltage.

The wide bandwidth of the LMC2001 enhances performance when it is used as an amplifier to drive loads that inject transients back into the output. A to Ds and multiplexers are examples of this type of load. To simulate this type of load, a pulse generator producing a 1V peak square wave was connected to the output through a 10pF capacitor. (*Figure 1*) The typical time for the output to recover to 1% of the applied

pulse is 80ns. To recover to 0.1% requires 860ns. This rapid recovery is due to the wide bandwidth of the output stage and large total GBW.



#### **No External Capacitors Required**

The LMC2001 does not need external capacitors. This eliminates the problems caused by capacitor leakage and dielectric absorption, which can cause delays of several seconds from turn-on until the amplifier is settled.

#### More Benefits

The LMC2001 offers the benefits mentioned above and more. It is rail-to-rail output and consumes only 750µA of supply current while providing excellent DC and AC electrical performance. In DC performance, the LMC2001 achieves 120dB of CMRR, 120dB of PSRR and 137dB of open loop gain. In AC performance, the LMC2001 provides 6MHz of gain-bandwidth product and 5V/µs of slew rate.

#### How the LMC2001 Works

The LMC2001 uses new, patented techniques to achieve the high DC accuracy traditionally associated with chopper stabilized amplifiers without the major drawbacks produced by chopping. The LMC2001 continuously monitors the input offset and corrects this error. The conventional chopping process produces many mixing products, both sums and differences, between the chopping frequency and the incoming signal frequency. This mixing causes large amounts of distortion, particularly when the signal frequency approaches the chopping frequency. Even without an incoming signal, the chopper harmonics mix with each other to produce even more trash. If this sounds unlikely or difficult to understand, look at the plot (Figure 2), of the output of a typical (MAX432) chopper stabilized opamp. This is the output when there is no incoming signal, just the amplifier in a gain of -10 with the input grounded. The chopper is operating at about 150Hz, the rest is mixing products. Add an input signal and the mess gets much worse. Compare this plot with Figure 3 of the LMC2001. This data was taken under the exact same conditions. The auto zero action is visible at about 11kHz but note the absence of mixing products at other frequencies. As a result, the LMC2001 has very low distortion of 0.02% and very low mixing products.

#### Input Currents

The LMC2001 input current is different than standard bipolar or CMOS input currents in that it appears as a current flowing in one input and out the other. Under most operating conditions, these currents are in the picoamp level and will have little or no effect in most circuits. These currents increase to the nA level when the common-mode voltage is near the minus supply. (see the typical curves) At high temperatures such as 85°C, the input currents become larger, 0.5nA typical, and are both positive except when the Vcm is near V<sup>-</sup>. If operation is expected at low common-mode voltages and high temperature, do not add resistance in series with the inputs to balance the impedances. Doing this can cause an increase in offset voltage.



This Strain-Gauge (Figure 4) amplifier provides high gain (1006 or 60 dB) with very low offset and drift. Using the resistors tolerance as shown, the worst case CMRR will be greater than 90 dB. The common-mode gain is directly related to the resistor mismatch and is independent of the differential gain that is set by R3. The worst case commonmode gain is -54 dB. This gain becomes even lower, improving CMRR, if the resistor ratio matching is improved.

$$\int \text{Diff} = 1 + \frac{\text{R1}}{\text{R2}} + \frac{2\text{R1}}{\text{R3}}$$

A,

Extending Supply Voltages and Output Swing by Using a Composite Amplifier Configuration:

In cases where substantially higher output swing is required with higher supply voltages, arrangements like the ones shown in Figure 5, and Figure 6 could be used (pin numbers shown are for SO-8 package). These configurations utilize the excellent DC performance of the LMC2001 while at the same time allow the superior voltage and frequency capabilities of the LM6171 to set the dynamic performance of the overall amplifier. For example, it is possible to achieve ±12V output swing with 300MHz of overall GBW (Av=100) while keeping the worst case output shift due to Vos less than 4mV. The LMC2001 output voltage is kept at about mid-point of it's overall supply voltage and it's input common mode voltage range allows the V<sup>-</sup> terminal to be grounded in one case (Figure 5, inverting operation) and tied to a small noncritical negative bias in another (Figure 6, non-inverting op-

eration). Higher closed loop gains are also possible with a corresponding reduction in realizable bandwidth. Table 1 shows some other closed loop gain possibilities along with the measured performance in each case Application Circuits







FIGURE 5. Inverting Composite Amplifier



FIGURE 6. Non-Inverting Composite Amplifier

**TABLE 1. Composite Amplifier Measured Performance** 

| Av   | R1    | R2    | C2   | BW    | SR     | e <sub>npp</sub> |
|------|-------|-------|------|-------|--------|------------------|
|      | (ohm) | (ohm) | (pF) | (MHz) | (V/us) | (mVpp)           |
| 50   | 200   | 10K   | 8    | 3.3   | 178    | 37               |
| 100  | 100   | 10K   | 10   | 2.5   | 174    | 70               |
| 100  | 1K    | 100K  | 0.67 | 3.1   | 170    | 70               |
| 500  | 200   | 100K  | 1.75 | 1.4   | 96     | 250              |
| 1000 | 100   | 100K  | 2.2  | 0.98  | 64     | 400              |

In terms of the measured output peak-to-peak noise, the following relationship holds between output noise voltage,  $e_{\rm npp},$  for different closed loop gain, A\_, settings, where -3dB Bandwidth is BW:

$$\frac{e_{npp1}}{e_{npp2}} = \sqrt{\frac{BW1}{BW2}} \cdot \frac{A_V1}{A_V2}$$

It should be kept in mind that in order to minimize the output noise voltage for a given closed loop gain setting, one could minimize the overall bandwidth. As can be seen from Equation 1 above, the improvement in output noise has a square law relationship to the reduction in BW.

In the case of the inverting configuration, it is also possible to increase the input impedance of the overall amplifier, by raising the value of R1, without having to increase the feedback resistor, R2, to impractical values, by utilizing a "T" network as feedback. See the LMC6442 data sheet (Application Notes section) for more details on this.

#### LMC2001 as ADC Input Amplifier

The LMC2001 is a great choice for an amplifier stage immediately before the input of an A/D converter (AC or DC coupled) see Figure 7 and Figure 8 because of the following important characteristics:

a) Very low offset voltage and offset voltage drift over time and temperature allow a high closed loop gain setting without introducing any short term or long term errors. For example, when set to a closed loop gain of 100 as the analog input amplifier of a 12 bit A/D converter, the overall conversion error over full operation temperature and 30 years life of the part (operating at 50°C) would be less than 5LSB.

b) Fast large signal settling time to 0.01% of final value (1.4 us) allows 12 bit accuracy at 100KHz or more sampling rate. c) No flicker (1/f) noise means unsurpassed data accuracy over any measurement period of time, no matter how long. Consider the following opamp performance, based on a typical commercially available device, for comparison:

8nV/√Hz Opamp flatband noise

| 1/f <sup>0.94</sup> corner frequency | 100Hz   |
|--------------------------------------|---------|
| f(max)                               | 100Hz   |
| Av                                   | 100     |
| Measurement time                     | 100 sec |

Measurement time

The example above, will result in about 3mVpp (2.5LSB) of output noise contribution due to the opamp alone, compared to about 420 uVpp (less than 1LSB) when that opamp is replaced with the LMC2001 which has no 1/f contribution. If the measurement time is increased from 100 sec. to 1 hr., the improvement realized by using the LMC2001 would be a factor of about 44 times (18.5mVpp compared to 420uV when LMC2001 is used) mainly because the LMC2001 accuracy is not compromised by increasing the observation time.

d) Copper lead frame construction minimizes any thermocouple effects which would degrade low level/high gain data conversion application accuracy (see discussion under "The Benefits of the LMC2001" section above).

e) Rail-to-Rail output swing maximized the ADC dynamic range in 5V single supply converter applications. Below are some typical block diagrams showing the LMC2001 used as an ADC amplifier (Figure 7 and Figure 8).

#### www.national.com

(1)







National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.