October 1998

INK

. б

MHz, +3.3V

LVDS

DS90CF384A/DS90CF364A +3.3V LVDS Receiver 24-Bit-Color Flat Panel Display (FPD

National Semiconductor

# DS90CF384A/DS90CF364A +3.3V LVDS Receiver 24-Bit Flat Panel Display (FPD) Link—65 MHz, +3.3V LVDS Receiver 18-Bit Flat Panel Display (FPD) Link-65 MHz

### **General Description**

The DS90CF384A receiver converts the four LVDS data streams (Up to 1.8 Gbps throughput or 227 Megabytes/sec bandwidth) back into parallel 28 bits of CMOS/TTL data (24 bits of RGB and 4 bits of Hsync, Vsync, DE and CNTL). Also available is the DS90CF364A that converts the three LVDS data streams (Up to 1.3 Gbps throughput or 170 Megabytes/ sec bandwidth) back into parallel 21 bits of CMOS/TTL data (18 bits of RGB and 3 bits of Hsync, Vsync and DE). Both Receivers' outputs are Falling edge strobe. A Rising edge or Falling edge strobe transmitter (DS90C383A/DS90C363A) will interoperate with a Falling edge strobe Receiver without any translation logic.

This chipset is an ideal means to solve EMI and cable size problems associated with wide, high speed TTL interfaces.

### Features

- 20 to 65 MHz shift clock support
- 50% duty cycle on receiver output clock
- Best-in-Class Set & Hold Times on RxOUTPUTs
- Rx power consumption <250 mW (typ) @65MHz Grayscale
- Rx Power-down mode <200µW (max)</p>
- ESD rating >7 kV (HBM), >700V (EIAJ)
- Supports VGA, SVGA, XGA and Dual Pixel SXGA.
- PLL requires no external components
- Compatible with TIA/EIA-644 LVDS standard
- Low profile 56-lead or 48-lead TSSOP package



### Absolute Maximum Ratings (Note 1)

.

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage (V <sub>CC</sub> )      | -0.3V to +4V                      |
|----------------------------------------|-----------------------------------|
| CMOS/TTL Output Voltage                | -0.3V to (V <sub>CC</sub> + 0.3V) |
| LVDS Receiver Input Voltage            | -0.3V to (V <sub>CC</sub> + 0.3V) |
| Junction Temperature                   | +150°C                            |
| Storage Temperature                    | -65°C to +150°C                   |
| Lead Temperature<br>(Soldering, 4 sec) | +260°C                            |
| Maximum Package Power Dissipation      | on Capacity @ 25°C                |
| MTD56 (TSSOP) Package:                 |                                   |
| DS90CF384A                             | 1.61 W                            |
| MTD48 (TSSOP) Package:                 |                                   |
| DS90CF364A                             | 1.89 W                            |

| Package Derating:     |                        |
|-----------------------|------------------------|
| DS90CF384A            | 12.4 mW/°C above +25°C |
| DS90CF364A            | 15 mW/°C above +25°C   |
| ESD Rating            |                        |
| (HBM, 1.5 kΩ, 100 pF) | > 7 kV                 |
| (EIAJ, 0Ω, 200 pF)    | > 700V                 |

# Recommended Operating Conditions

|                                   | Min | Nom | Max | Units            |
|-----------------------------------|-----|-----|-----|------------------|
| Supply Voltage (V <sub>CC</sub> ) | 3.0 | 3.3 | 3.6 | V                |
| Operating Free Air                |     |     |     |                  |
| Temperature (T <sub>A</sub> )     | -10 | +25 | +70 | °C               |
| Receiver Input Range              | 0   |     | 2.4 | V                |
| Supply Noise Voltage ( $V_{CC}$ ) |     |     | 100 | mV <sub>PP</sub> |

### **Electrical Characteristics**

Over recommended operating supply and temperature ranges unless otherwise specified.

| Symbol          | Parameter                         | Condition                                       | Min          | Тур  | Max  | Units |    |
|-----------------|-----------------------------------|-------------------------------------------------|--------------|------|------|-------|----|
| CMOS/T          | TL DC SPECIFICATIONS              |                                                 |              |      |      |       |    |
| V <sub>он</sub> | High Level Output Voltage         | I <sub>OH</sub> = -0.4 mA                       |              | 2.7  | 3.3  |       | V  |
| V <sub>OL</sub> | Low Level Output Voltage          | I <sub>OL</sub> = 2 mA                          |              |      | 0.06 | 0.3   | V  |
| los             | Output Short Circuit Current      | V <sub>OUT</sub> = 0V                           |              |      | -60  | -120  | mA |
| LVDS RE         | CEIVER DC SPECIFICATIONS          |                                                 |              |      |      |       |    |
| V <sub>TH</sub> | Differential Input High Threshold | V <sub>CM</sub> = +1.2V                         |              |      |      | +100  | mV |
| V <sub>TL</sub> | Differential Input Low Threshold  |                                                 |              | -100 |      |       | mV |
| I <sub>IN</sub> | Input Current                     | V <sub>IN</sub> = +2.4V, V <sub>CC</sub> = 3.6' | V            |      |      | ±10   | μA |
|                 |                                   | $V_{IN} = 0V, V_{CC} = 3.6V$                    |              |      |      | ±10   | μA |
| RECEIVE         | R SUPPLY CURRENT                  |                                                 |              |      | •    |       |    |
| ICCRW           | Receiver Supply Current           | C <sub>L</sub> = 8 pF,                          | f = 32.5 MHz |      | 49   | 65    | mA |
|                 | Worst Case                        | Worst Case Pattern,                             | f = 37.5 MHz |      | 53   | 70    | mA |
|                 |                                   | DS90CF384A (Figures 1, 4)                       | f = 65 MHz   |      | 81   | 105   | mA |
| ICCRW           | Receiver Supply Current           | C <sub>L</sub> = 8 pF,                          | f = 32.5 MHz |      | 49   | 55    | mA |
|                 | Worst Case                        | Worst Case Pattern,                             | f = 37.5 MHz |      | 53   | 60    | mA |
|                 |                                   | DS90CF364A (Figures 1, 4)                       | f = 65 MHz   |      | 78   | 90    | mA |
| ICCRG           | Receiver Supply Current,          | C <sub>L</sub> = 8 pF,                          | f = 32.5 MHz |      | 28   | 45    | mA |
|                 | 16 Grayscale                      | 16 Grayscale Pattern,                           | f = 37.5 MHz |      | 30   | 47    | mA |
|                 |                                   | (Figures 2, 3, 4 )                              | f = 65 MHz   |      | 43   | 60    | mA |
| ICCRZ           | Receiver Supply Current           | Power Down = Low                                | •            |      | 10   | 55    | μA |
|                 | Power Down                        | Receiver Outputs Stay L                         | ow during    |      |      |       |    |
|                 |                                   | Power Down Mode                                 |              |      |      |       |    |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The tables of "Electrical Characteristics" specify conditions for device operation.

Note 2: Typical values are given for V\_{CC} = 3.3V and T\_A = +25C.

Note 3: Current into device pins is defined as positive. Current out of device pins is defined as negative. Voltages are referenced to ground unless otherwise specified (except V<sub>OD</sub> and  $\Delta$ V<sub>OD</sub>).

| Symbol | Parameter                                                           | Min                                    | Тур  | Max  | Units |    |
|--------|---------------------------------------------------------------------|----------------------------------------|------|------|-------|----|
| CLHT   | CMOS/TTL Low-to-High Transition Time (Figure 4)                     |                                        |      | 2    | 5     | ns |
| CHLT   | CMOS/TTL High-to-Low Transition Time (Figure 4)                     |                                        |      | 1.8  | 5     | ns |
| RSPos0 | Receiver Input Strobe Position for Bit 0 (Figure 11, Figure 12)     | 0.7                                    | 1.1  | 1.4  | ns    |    |
| RSPos1 | Receiver Input Strobe Position for Bit 1                            |                                        | 2.9  | 3.3  | 3.6   | ns |
| RSPos2 | Receiver Input Strobe Position for Bit 2                            |                                        | 5.1  | 5.5  | 5.8   | ns |
| RSPos3 | Receiver Input Strobe Position for Bit 3                            | ceiver Input Strobe Position for Bit 3 |      | 7.7  | 8.0   | ns |
| RSPos4 | Receiver Input Strobe Position for Bit 4                            |                                        | 9.5  | 9.9  | 10.2  | ns |
| RSPos5 | Receiver Input Strobe Position for Bit 5                            |                                        | 11.7 | 12.1 | 12.4  | ns |
| RSPos6 | Receiver Input Strobe Position for Bit 6                            |                                        | 13.9 | 14.3 | 14.6  | ns |
| RSKM   | RxIN Skew Margin (Note 4) (Figure 13)                               | f = 65 MHz                             | 400  |      |       | ps |
| RCOP   | RxCLK OUT Period (Figure 5)                                         |                                        | 15   | Т    | 50    | ns |
| RCOH   | RxCLK OUT High Time (Figure 5)                                      | f = 65 MHz                             | 5.0  | 7.6  | 9.0   | ns |
| RCOL   | RxCLK OUT Low Time (Figure 5)                                       |                                        | 5.0  | 6.3  | 9.0   | ns |
| RSRC   | RxOUT Setup to RxCLK OUT (Figure 5)                                 |                                        | 4.5  | 7.3  |       | ns |
| RHRC   | RxOUT Hold to RxCLK OUT (Figure 5)                                  |                                        | 4.0  | 6.3  |       | ns |
| RCCD   | RxCLK IN to RxCLK OUT Delay 25°C, V <sub>CC</sub> = 3.3V (Figure 6) |                                        |      | 5.0  | 7.5   | ns |
| RPLLS  | Receiver Phase Lock Loop Set (Figure 7)                             |                                        |      |      | 10    | ms |
| RPDD   | Receiver Power Down Delay (Figure 10)                               |                                        |      | 1    | μs    |    |

Note 4: Receiver Skew Margin is defined as the valid data sampling region at the receiver inputs. This margin takes into account the transmitter pulse positions (min and max) and the receiver input setup and hold time (internal data sampling window - RSPos). This margin allows for LVDS interconnect skew, inter-symbol interference (both dependent on type/length of cable), and clock jitter (less than 250 ps).

## **AC Timing Diagrams**

.





4













| DS90CF384A Pin Desc | ription—24-Bit FPD Link Receiver |
|---------------------|----------------------------------|
|---------------------|----------------------------------|

•

| Pin Name             | I/O | No. | Description                                                                                                                                                 |
|----------------------|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RxIN+                | I   | 4   | Positive LVDS differential data inputs.                                                                                                                     |
| RxIN-                | I   | 4   | Negative LVDS differential data inputs.                                                                                                                     |
| RxOUT                | 0   | 28  | TTL level data outputs. This includes: 8 Red, 8 Green, 8 Blue, and 3 control lines — FPLINE, FPFRAME, DRDY (also referred to as HSYNC, VSYNC, Data Enable). |
| RxCLK IN+            | I   | 1   | Positive LVDS differential clock input.                                                                                                                     |
| RxCLK IN-            | I   | 1   | Negative LVDS differential clock input.                                                                                                                     |
| RxCLK OUT            | 0   | 1   | TTL level clock output. The falling edge acts as data strobe.                                                                                               |
| PWR DOWN             | I   | 1   | TTL level input. When asserted (low input) the receiver outputs are low.                                                                                    |
| V <sub>cc</sub>      | I   | 4   | Power supply pins for TTL outputs.                                                                                                                          |
| GND                  | I   | 5   | Ground pins for TTL outputs.                                                                                                                                |
| PLL V <sub>CC</sub>  | I   | 1   | Power supply for PLL.                                                                                                                                       |
| PLL GND              | I   | 2   | Ground pin for PLL.                                                                                                                                         |
| LVDS V <sub>CC</sub> | 1   | 1   | Power supply pin for LVDS inputs.                                                                                                                           |
| LVDS GND             | 1   | 3   | Ground pins for LVDS inputs.                                                                                                                                |

## DS90CF364A Pin Description—18-Bit FPD Link Receiver

| Pin Name             | I/O | No. | Description                                                                                                                                               |
|----------------------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| RxIN+                | 1   | 3   | Positive LVDS differential data inputs. (Note 11)                                                                                                         |
| RxIN-                | I   | 3   | Negative LVDS differential data inputs. (Note 11)                                                                                                         |
| RxOUT                | 0   | 21  | TTL level data outputs. This includes: 6 Red, 6 Green, 6 Blue, and 3 control lines—FPLINE, FPFRAME, DRDY (also referred to as HSYNC, VSYNC, Data Enable). |
| RxCLK IN+            | I   | 1   | Positive LVDS differential clock input.                                                                                                                   |
| RxCLK IN-            | 1   | 1   | Negative LVDS differential clock input.                                                                                                                   |
| RxCLK OUT            | 0   | 1   | TTL level clock output. The falling edge acts as data strobe.                                                                                             |
| PWR DOWN             | 1   | 1   | TTL level input. When asserted (low input) the receiver outputs are low.                                                                                  |
| V <sub>cc</sub>      | 1   | 4   | Power supply pins for TTL outputs.                                                                                                                        |
| GND                  | 1   | 5   | Ground pins for TTL outputs.                                                                                                                              |
| PLL V <sub>CC</sub>  | 1   | 1   | Power supply for PLL.                                                                                                                                     |
| PLL GND              | 1   | 2   | Ground pin for PLL.                                                                                                                                       |
| LVDS V <sub>CC</sub> | I   | 1   | Power supply pin for LVDS inputs.                                                                                                                         |
| LVDS GND             | I   | 3   | Ground pins for LVDS inputs.                                                                                                                              |

Note 11: These receivers have input failsafe bias circuitry to guarantee a stable receiver output for floating or terminated receiver inputs. Under these conditions receiver inputs will be in a HIGH state. If a clock signal is present, outputs will all be HIGH; if the clock input is also floating/terminated outputs will remain in the last valid state. A floating/terminated clock input will result in a HIGH clock output.









National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.