

Datasheet October 13, 2005 FN9218.0

# High Current LDO with Low $I_Q$ and High PSRR

ISL9007 is a high performance LDO that delivers a continuous 400mA of load current. It has a low standby current and high PSRR and is stable with output capacitance of  $1\mu F$  to  $10\mu F$  with an ESR of up to  $200m\Omega$ .

The ISL9007 has a very high PSRR of 75dB and output noise less than  $30\mu V_{RMS}.$  When coupled with a no load quiescent current of  $50\mu A$  (typical), and  $1\mu A$  (max) shutdown current, the ISL9007 is an ideal choice for portable wireless equipment.

The ISL9007 comes in fixed voltage options of 3.3V, 2.85V, 2.8V, and 2.5V with ±1.8% output voltage accuracy over temperature, line and load. Other voltage options are available on request.

### **Pinout**



### Features

- High performance LDO with 400mA continuous output
- · Excellent transient response to large current steps
- Excellent load regulation: <0.1% voltage change across full range of load current
- Very high PSRR: 75dB @ 1kHz
- · Wide input voltage capability: 2.3V -6.5V
- Very low quiescent current: 50μA
- Low dropout voltage: typically 200mV @ 400mA
- Low output noise: typically 30μVrms @ 100μA(2.5V)
- Stable with 1-10µF ceramic capacitors
- Shutdown pin turns off LDO for 1μA (max) standby current
- · Soft-start to limit input current surge during enable
- · Current limit and overheat protection
- · ±1.8% accuracy over all operating conditions
- · 8 Ld MSOP package
- -40°C to +85°C operating temperature range
- Pb-free plus anneal available (RoHS compliant)

### **Applications**

- · PDAs, Cell Phones and Smart Phones
- · Portable Instruments, MP3 Players
- · Handheld Devices including Medical Handhelds

### **Ordering Information**

| PART NUMBER           | PART MARKING | VO VOLTAGE<br>(Note 1) | TEMP RANGE (°C) | PACKAGE             | PKG.<br>DWG. # |
|-----------------------|--------------|------------------------|-----------------|---------------------|----------------|
| ISL9007IUNZ* (Note 2) | 007NZ        | 3.3V                   | -40 to +85      | 8 Ld MSOP (Pb-free) | M8.118         |
| ISL9007IUKZ* (Note 2) | 007KZ        | 2.85V                  | -40 to +85      | 8 Ld MSOP (Pb-free) | M8.118         |
| ISL9007IUJZ* (Note 2) | 007JZ        | 2.8V                   | -40 to +85      | 8 Ld MSOP (Pb-free) | M8.118         |
| ISL9007IUFZ* (Note 2) | 007FZ        | 2.5V                   | -40 to +85      | 8 Ld MSOP (Pb-free) | M8.118         |

<sup>\*</sup>Add "-T" suffix for tape and reel.

#### NOTES:

- 1. For other output voltages, contact Intersil Marketing.
- Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate
  termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are
  MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

### **Absolute Maximum Ratings**

| Supply Voltage (VIN) | <br>+7.1V              |
|----------------------|------------------------|
| All Other Pins       | <br>-0.3 to (VIN+0.3)V |

### **Recommended Operating Conditions**

| Ambient Temperature Range (T <sub>A</sub> ) | 40°C to +85°C |
|---------------------------------------------|---------------|
| Supply Voltage (VIN)                        | 2.3 to 6.5V   |

### **Thermal Information**

| Thermal Resistance (Notes 3, 4)          | θ <sub>JA</sub> (°C/W) |
|------------------------------------------|------------------------|
| 8 Ld MSOP Package                        | 157                    |
|                                          | 40°C to +125°C         |
| Operating Temperature Range              | 40°C to +85°C          |
| Storage Temperature Range                | 65°C to +150°C         |
| Maximum Lead Temperature (Soldering 10s) | +300°C                 |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

- 3.  $\theta_{JA}$  is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.
- 4. θ<sub>JC</sub>, "case temperature" location is at the center of the exposed metal pad on the package underside. See Tech Brief TB379.

### **Electrical Specifications**

Unless otherwise noted, all parameters are guaranteed over the operational supply voltage and temperature range of the device as follows:

 $T_A$  = -40°C to +85°C;  $V_{IN}$  = ( $V_O$  + 0.5V) to 6.5V with a minimum  $V_{IN}$  of 2.3V;  $C_{IN}$  = 1 $\mu F$ ;  $C_O$  = 1 $\mu F$ 

| PARAMETER                     | SYMBOL           | TEST CONDITIONS                                                                               | MIN  | TYP | MAX  | UNITS |
|-------------------------------|------------------|-----------------------------------------------------------------------------------------------|------|-----|------|-------|
| DC CHARACTERISTICS            |                  |                                                                                               |      |     |      | II.   |
| Supply Voltage                | $V_{IN}$         |                                                                                               | 2.3  |     | 6.5  | V     |
| Ground Current                | I <sub>DD</sub>  | Quiescent condition: I <sub>O</sub> = 0μA                                                     |      | 50  | 70   | μА    |
| Shutdown Current              | I <sub>DDS</sub> | @25°C                                                                                         |      | 0.1 | 1.0  | μА    |
| UVLO Threshold                | V <sub>UV+</sub> |                                                                                               | 1.9  | 2.1 | 2.3  | V     |
|                               | V <sub>UV-</sub> |                                                                                               | 1.6  | 1.8 | 2.0  | V     |
| Regulation Voltage Accuracy   |                  | Initial accuracy at $V_{IN} = V_O + 0.5V$ , $I_O = 10$ mA, $T_J = 25$ °C                      | -0.7 |     | +0.7 | %     |
|                               |                  | $V_{IN}$ = $V_O$ + 0.5V to 5.5V, $I_O$ = 10 $\mu$ A to 400mA, $T_J$ = 25°C                    | -0.8 |     | +0.8 | %     |
|                               |                  | $V_{IN} = V_{O} + 0.5V$ to 5.5V, $I_{O} = 10\mu A$ to 400mA, $T_{J} = -40^{\circ} C$ to 125°C | -1.8 |     | +1.8 | %     |
| Maximum Output Current        | I <sub>MAX</sub> | Continuous                                                                                    | 400  |     |      | mA    |
| Internal Current Limit        | I <sub>LIM</sub> |                                                                                               | 470  | 540 | 750  | mA    |
| Drop-out Voltage (Note 6)     | V <sub>DO1</sub> | $I_O = 400 \text{mA}; 2.5 \text{V} \le \text{V}_O \le 2.8 \text{V}$                           |      | 250 | 400  | mV    |
|                               | V <sub>DO2</sub> | I <sub>O</sub> = 400mA; 2.8V < V <sub>O</sub>                                                 |      | 200 | 325  | mV    |
| Thermal Shutdown Temperature  | T <sub>SD+</sub> |                                                                                               |      | 145 |      | °C    |
|                               | T <sub>SD-</sub> |                                                                                               |      | 110 |      | °C    |
| AC CHARACTERISTICS            |                  |                                                                                               |      |     |      |       |
| Ripple Rejection (Note 5)     |                  | I <sub>O</sub> = 10mA, V <sub>IN</sub> = 2.8V(min), V <sub>O</sub> = 1.8V                     |      |     |      |       |
|                               |                  | @ 1kHz                                                                                        |      | 75  |      | dB    |
|                               |                  | @ 10kHz                                                                                       |      | 60  |      | dB    |
|                               |                  | @ 100kHz                                                                                      |      | 40  |      | dB    |
| Output Noise Voltage (Note 5) |                  | $I_{O}$ = 100 $\mu$ A, $V_{O}$ = 1.5V, $T_{A}$ = 25°C<br>BW = 10Hz to 100kHz                  |      | 40  |      | μVrms |
| DEVICE START-UP CHARACTE      | RISTICS          |                                                                                               |      |     |      |       |
| Device Enable Time            | T <sub>EN</sub>  | Time from assertion of the ENx pin to when the output voltage reaches 95% of the VO (nom)     |      | 250 | 500  | μS    |
| LDO Soft-start Ramp Rate      | T <sub>SSR</sub> | Slope of linear portion of LDO output voltage ramp during start-up                            |      | 30  | 60   | μs/V  |

FN9218.0 intersil October 13, 2005

### **Electrical Specifications**

Unless otherwise noted, all parameters are guaranteed over the operational supply voltage and temperature range of the device as follows:

 $T_A = -40^{\circ}\text{C}$  to +85°C;  $V_{IN} = (V_O + 0.5V)$  to 6.5V with a minimum  $V_{IN}$  of 2.3V;  $C_{IN} = 1\mu\text{F}$ ;  $C_O = 1\mu\text{F}$  (Continued)

| PARAMETER              | SYMBOL                            | TEST CONDITIONS | MIN  | TYP | MAX                  | UNITS |
|------------------------|-----------------------------------|-----------------|------|-----|----------------------|-------|
| SD PIN CHARACTERISTICS |                                   |                 |      |     |                      |       |
| Input Low Voltage      | V <sub>IL</sub>                   |                 | -0.3 |     | 0.4                  | V     |
| Input High Voltage     | V <sub>IH</sub>                   |                 | 1.4  |     | V <sub>IN</sub> +0.3 | V     |
| Input Leakage Current  | I <sub>IL</sub> , I <sub>IH</sub> |                 |      |     | 0.1                  | μА    |
| Pin Capacitance        | C <sub>PIN</sub>                  | Informative     |      | 5   |                      | pF    |

### NOTES:

- 5. Guaranteed by design and characterization.
- 6. VO-x = 0.98 \* VO-x(NOM).

## **Typical Performance Curves**



FIGURE 1. OUTPUT VOLTAGE vs INPUT VOLTAGE (3.3V OUTPUT)



FIGURE 3. OUTPUT VOLTAGE vs TEMPERATURE



FIGURE 2. OUTPUT VOLTAGE vs LOAD CURRENT



FIGURE 4. OUTPUT VOLTAGE vs INPUT VOLTAGE (3.3V OUTPUT)

## **Typical Performance Curves**



FIGURE 5. OUTPUT VOLTAGE vs INPUT VOLTAGE (2.8V OUTPUT)



FIGURE 7. DROPOUT VOLTAGE vs LOAD CURRENT



FIGURE 9. GROUND CURRENT vs LOAD



FIGURE 6. DROPOUT VOLTAGE vs LOAD CURRENT



FIGURE 8. GROUND CURRENT vs INPUT VOLTAGE



FIGURE 10. GROUND CURRENT vs TEMPERATURE

## **Typical Performance Curves**



FIGURE 11. TURN ON/TURN OFF RESPONSE



FIGURE 13. LINE TRANSIENT RESPONSE, 2.8V OUTPUT



FIGURE 15. PSRR vs FREQUENCY



FIGURE 12. LINE TRANSIENT RESPONSE, 3.3V OUTPUT



FIGURE 14. LOAD TRANSIENT RESPONSE



FIGURE 16. SPECTRAL NOISE DENSITY vs FREQUENCY

### Pin Description

| PIN#    | PIN NAME | DESCRIPTION                                                                                 |
|---------|----------|---------------------------------------------------------------------------------------------|
| 1       | VO       | LDO Output: Connect capacitor of value $1\mu F$ to $10\mu F$ to GND ( $1\mu F$ recommended) |
| 2, 3, 4 | NC       | No Connection                                                                               |
| 5       | GND      | GND is the connection to system ground. Connect to PCB Ground plane.                        |
| 6       | SD       | LDO Shutdown. When this signal goes high, the LDO is turned off.                            |
| 7       | VIN      | Supply Voltage/LDO Input:<br>Connect a 1µF capacitor to GND.                                |
| 8       | VIN      | Supply Voltage/LDO Input:<br>Connect a 1µF capacitor to GND.                                |

### **Typical Application**



C1, C2: 1µF X5R ceramic capacitor

### **Block Diagram**



### Functional Description

The ISL9007 contains all circuitry required to implement a high performance LDO. High performance is achieved through a circuit that delivers fast transient response to varying load conditions. In a quiescent condition, the ISL9007 adjusts its biasing to achieve the lowest standby current consumption.

The device also integrates current limit protection, smart thermal shutdown protection, and soft-start. Smart thermal shutdown protects the device against overheating. Soft-start minimize start-up input current surges without causing execssive device turn-on time.

### **Power Control**

The ISL9007 has a shutdown pin, SD, to control power to the LDO output. When SD is high, the device is in shutdown mode. In this condition, all on-chip circuits are off, and the device draws minimum current, typically less than  $0.1\mu A.$  When the SD pin goes low, the device first polls the output of the UVLO detector to ensure that VIN voltage is at least 2.1V (typical). Once verified, the device initiates a start-up sequence. During the start-up sequence, trim settings are first read and latched. Then, sequentially, the bandgap, reference voltage and current generation circuitry turn on. Once the references are stable, the LDO powers up.

During operation, whenever the VIN voltage drops below about 1.84V, the ISL9007 immediately disables both LDO outputs. When VIN rises back above 2.1V (assuming the SD pin is low), the device re-initiates its start-up sequence and LDO operation will resume automatically.

#### Reference Generation

The reference generation circuitry includes a trimmed bandgap, a trimmed voltage reference divider, a trimmed current reference generator, and an RC noise filter.

The bandgap generates a zero temperature coefficient (TC) voltage for the regulator reference and other voltage references required for current generation and overtemperature detection.

A current generator provides references required for adaptive biasing as well as references for LDO output current limit and thermal shutdown determination.

### LDO Regulation and Programmable Output Divider

The LDO Regulator is implemented with a high-gain operational amplifier driving a PMOS pass transistor. The design of the ISL9000 provides a regulator that has low quiescent current, fast transient response, and overall stability across all operating and load current conditions. LDO stability is guaranteed for a  $1\mu F$  to  $10\mu F$  output capacitor that has a tolerance better than 20% and ESR less than  $200m\Omega$ . The design is performance-optimized for a  $1\mu F$  capacitor. Unless limited by the application, use of an output

intersil

capacitor value above  $4.7\mu F$  is not recommended as LDO performance improvement is minimal.

Soft-start circuitry integrated into each LDO limits the initial ramp-up rate to about  $30\mu\text{s/V}$  to minimize current surge. The ISL9007 provides short-circuit protection by limiting the output current to about 500mA.

The LDO uses an independently trimmed 1V reference as its input. An internal resistor divider drops the LDO output voltage down to 1V. This is compared to the 1V reference for regulation. The resistor division ratio is programmed in the factory to one of the following output voltages: 3.3, 2.85V, 2.8V, and 2.5V.

#### **Overheat Detection**

The bandgap outputs a proportional-to-temperature current that is indicative of the temperature of the silicon. This current is compared with references to determine if the device is in danger of damage due to overheating. When the die temperature reaches about 145°C, the LDO momentarily shuts down until the die cools sufficiently. In the overheat condition, if the LDO sources more than 50mA it will be shut off. Once the die temperature falls back below about 110°C, the disabled LDO is re-enabled and soft-start automatically takes place.

intersil FN9218.0 October 13, 2005

### Mini Small Outline Plastic Packages (MSOP)



# M8.118 (JEDEC MO-187AA) 8 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE

|        | INCHES         |                 | MILLIMETERS    |                 |       |
|--------|----------------|-----------------|----------------|-----------------|-------|
| SYMBOL | MIN            | MAX             | MIN            | MAX             | NOTES |
| Α      | 0.037          | 0.043           | 0.94           | 1.10            | -     |
| A1     | 0.002          | 0.006           | 0.05           | 0.15            | -     |
| A2     | 0.030          | 0.037           | 0.75           | 0.95            | -     |
| b      | 0.010          | 0.014           | 0.25           | 0.36            | 9     |
| С      | 0.004          | 0.008           | 0.09           | 0.20            | -     |
| D      | 0.116          | 0.120           | 2.95           | 3.05            | 3     |
| E1     | 0.116          | 0.120           | 2.95           | 3.05            | 4     |
| е      | 0.026          | 0.026 BSC       |                | 0.65 BSC        |       |
| Е      | 0.187          | 0.199           | 4.75           | 5.05            | -     |
| L      | 0.016          | 0.028           | 0.40           | 0.70            | 6     |
| L1     | 0.037 REF      |                 | 0.95 REF       |                 | -     |
| N      | 8              |                 | 8              |                 | 7     |
| R      | 0.003          | -               | 0.07           | -               | -     |
| R1     | 0.003          | -               | 0.07           | -               | -     |
| 0      | 5 <sup>0</sup> | 15 <sup>0</sup> | 5 <sup>0</sup> | 15 <sup>0</sup> | -     |
| α      | 0°             | 6 <sup>0</sup>  | 00             | 6 <sup>0</sup>  | -     |

Rev. 2 01/03

### NOTES:

- These package dimensions are within allowable dimensions of JEDEC MO-187BA.
- 2. Dimensioning and tolerancing per ANSI Y14.5M-1994.
- Dimension "D" does not include mold flash, protrusions or gate burrs and are measured at Datum Plane. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side.
- Dimension "E1" does not include interlead flash or protrusions and are measured at Datum Plane. -H- Interlead flash and protrusions shall not exceed 0.15mm (0.006 inch) per side.
- 5. Formed leads shall be planar with respect to one another within 0.10mm (0.004) at seating Plane.
- 6. "L" is the length of terminal for soldering to a substrate.
- 7. "N" is the number of terminal positions.
- 8. Terminal numbers are shown for reference only.
- Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall be 0.08mm (0.003 inch) total in excess of "b" dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07mm (0.0027 inch).
- 10. Datums -A and -B to be determined at Datum plane -H .
- Controlling dimension: MILLIMETER. Converted inch dimensions are for reference only.

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

interkil