# Freescale Semiconductor

Data Sheet: Advance Information

## MC9S08QE8 Series Covers: MC9S08QE8 and MC9S08QE4

### Features

- 8-Bit HCS08 Central Processor Unit (CPU)
  - Up to 20 MHz CPU at 3.6 V to 1.8 V across temperature range of -40°C to 85°C
  - HC08 instruction set with added BGND instruction
  - Support for up to 32 interrupt/reset sources
- On-Chip Memory
  - Flash read/program/erase over full operating voltage and temperature
  - Random-Access memory (RAM)
  - Security circuitry to prevent unauthorized access to RAM and flash contents
- Power-Saving Modes
  - Two low power stop modes
  - Reduced power wait mode
  - Low power run and wait modes allow peripherals to run while voltage regulator is in standby
  - Peripheral clock gating register can disable clocks to unused modules, thereby reducing currents
  - Very low power external oscillator that can be used in stop2 or stop3 modes to provide accurate clock source to real time counter
  - $6 \mu s$  typical wake-up time from stop3 mode
- Clock Source Options
  - Oscillator (XOSC) Loop-Control Pierce oscillator; crystal or ceramic resonator range of 31.25 kHz to 38.4 kHz or 1 MHz to 16 MHz
  - Internal Clock Source (ICS) Internal clock source module containing a frequency-locked-loop (FLL) controlled by internal or external reference; precision trimming of internal reference allows 0.2% resolution and 2% deviation over temperature and voltage; supporting bus frequencies from 1 MHz to 10 MHz
- System Protection
  - Watchdog computer operating properly (COP) reset with option to run from dedicated 1 kHz internal clock source or bus clock
  - Low-Voltage warning with interrupt
  - Low-Voltage detection with reset or interrupt
  - Illegal opcode detection with reset
  - Illegal address detection with reset
  - Flash block protection
- Development Support
  - Single-Wire background debug interface
  - Breakpoint capability to allow single breakpoint setting during in-circuit debugging (plus two more breakpoints in on-chip debug module)
  - On-Chip in-circuit emulator (ICE) debug module containing two comparators and nine trigger modes; eight deep FIFO for storing change-of-flow addresses and event-only data; debug module supports both tag and force breakpoints

This document contains information on a product under development. Freescale reserves the right to change or discontinue this product without notice.

© Freescale Semiconductor, Inc., 2007–2008. All rights reserved.

### Document Number: MC9S08QE8 Rev. 3, 1/2008



20-Pin SOIC 751D-07

16-Pin PDIP 648

16-Pin TSSOP 948F

- Peripherals
  - ADC 10-channel, 12-bit resolution; 2.5 μs conversion time; automatic compare function; 1.7 mV/°C temperature sensor; internal bandgap reference channel; operation in stop3; fully functional from 3.6 V to 1.8 V
  - ACMPx Two analog comparators with selectable interrupt on rising, falling, or either edge of comparator output; compare option to fixed internal bandgap reference voltage; outputs can be optionally routed to TPM module; operation in stop3
  - SCI Full-Duplex non-return to zero (NRZ); LIN master extended break generation; LIN slave extended break detection; wake-up on active edge
  - SPI Full-Duplex or single-wire bidirectional; double-buffered transmit and receive; master or slave mode; MSB-first or LSB-first shifting
  - IIC Up to 100 kbps with maximum bus loading; multi-master operation; programmable slave address; interrupt driven byte-by-byte data transfer; supporting broadcast mode and 10-bit addressing
  - TPMx Two 3-channel (TPM1 and TPM2); selectable input capture, output compare, or buffered edge- or center-aligned PWM on each channel
  - RTC (Real-time counter) 8-bit modulus counter with binary or decimal based prescaler; external clock source for precise time base, time-of-day, calendar or task scheduling functions; free running on-chip low power oscillator (1 kHz) for cyclic wake-up without external components; runs in all MCU modes
- Input/Output
  - 26 GPIOs, one output-only pin and one input-only pin
  - Eight KBI interrupts with selectable polarity
  - Hysteresis and configurable pullup device on all input pins; configurable slew rate and drive strength on all output pins.
- Package Options
  - 32-pin LQFP, 28-pin SOIC, 20-pin SOIC, 16-pin PDIP, 16-pin TSSOP





28-Pin SOIC 751F-05

32-Pin LQFP Case 873A

# **Table of Contents**

| 1 | MCU   | Block Diagram                                    |
|---|-------|--------------------------------------------------|
| 2 | Pin A | Assignments 4                                    |
| 3 | Elect | rical Characteristics 8                          |
|   | 3.1   | Introduction                                     |
|   | 3.2   | Parameter Classification 8                       |
|   | 3.3   | Absolute Maximum Ratings                         |
|   | 3.4   | Thermal Characteristics 9                        |
|   | 3.5   | ESD Protection and Latch-Up Immunity 10          |
|   | 3.6   | DC Characteristics                               |
|   | 3.7   | Supply Current Characteristics 15                |
|   | 3.8   | External Oscillator (XOSCVLP) Characteristics 16 |
|   | 3.9   | Internal Clock Source (ICS) Characteristics 17   |
|   | 3.10  | AC Characteristics                               |
|   |       | 3.10.1 Control Timing                            |
|   |       | 3.10.2TPM Module Timing                          |
|   |       |                                                  |

|   | 3.10.3SPI Timing                            |
|---|---------------------------------------------|
|   | 3.11 Analog Comparator (ACMP) Electricals23 |
|   | 3.12 ADC Characteristics                    |
|   | 3.13 Flash Specifications                   |
|   | 3.14 EMC Performance                        |
|   | 3.14.1Conducted Transient Susceptibility 28 |
| 4 | Ordering Information                        |
| 5 | Package Information                         |
|   | 5.1 Mechanical Drawings                     |

# **Revision History**

To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to:

### http://freescale.com/

The following revision history table summarizes changes contained in this document.

| Rev | Date        | Description of Changes                       |  |  |  |
|-----|-------------|----------------------------------------------|--|--|--|
| 2   | 7 Nov 2007  | Initial preliminary product preview release. |  |  |  |
| 3   | 22 Jan 2008 | Initial public release.                      |  |  |  |

## **Related Documentation**

Find the most current versions of all documents at: http://www.freescale.com

### Reference Manual (MC9S08QE8RM)

Contains extensive product information including modes of operation, memory, resets and interrupts, register definition, port pins, CPU, and all module information.

# 1 MCU Block Diagram

The block diagram, Figure 1, shows the structure of MC9S08QE8 series MCU.



• pins not available on 16-pin or 20-pin packages

■ pins not available on 16-pin, 20-pin or 28-pin packages

Notes: When PTA5 is configured as RESET, pin becomes bi-directional with output being open-drain drive containing an internal pullup device. When PTA4 is configured as BKGD, pin becomes bi-directional.

For the 16-pin and 20-pin packages, V<sub>SSA</sub>/V<sub>REFL</sub> and V<sub>DDA</sub>/V<sub>REFH</sub> are double bonded to V<sub>SS</sub> and V<sub>DD</sub> respectively.

Figure 1. MC9S08QE8 Series Block Diagram

**Pin Assignments** 

# 2 Pin Assignments

This section shows the pin assignments for the MC9S08QE8 series devices.



Pins shown in bold type are lost in the next lower pin count package.

### Figure 2. MC9S08QE8 Series in 32-LQFP

#### **Pin Assignments**



Pins shown in bold type are lost in the next lower pin count package.





Pins shown in bold type are lost in the next lower pin count package.

### Figure 4. MC9S08QE8 Series in 20-pin SOIC Package

### **Pin Assignments**





|    | Pin N | umber |    |          | < Lowest             | Priority         | > Highest         |                                     |
|----|-------|-------|----|----------|----------------------|------------------|-------------------|-------------------------------------|
| 32 | 28    | 20    | 16 | Port Pin | Alt 1                | Alt 2            | Alt 3             | Alt 4                               |
| 1  | _     | —     | _  | PTD1     |                      |                  |                   |                                     |
| 2  | _     | —     | _  | PTD0     |                      |                  |                   |                                     |
| 3  | 5     | 3     | 3  |          |                      |                  |                   | V <sub>DD</sub>                     |
| 4  | 6     | _     |    |          |                      |                  |                   | V <sub>DDA</sub> /V <sub>REFH</sub> |
| 5  | 7     | _     |    |          |                      |                  |                   | V <sub>SSA</sub> /V <sub>REFL</sub> |
| 6  | 8     | 4     | 4  |          |                      |                  |                   | V <sub>SS</sub>                     |
| 7  | 9     | 5     | 5  | PTB7     | SCL <sup>1</sup>     |                  |                   | EXTAL                               |
| 8  | 10    | 6     | 6  | PTB6     | SDA <sup>1</sup>     |                  |                   | XTAL                                |
| 9  | 11    | 7     | 7  | PTB5     | TPM1CH1              | SS               |                   |                                     |
| 10 | 12    | 8     | 8  | PTB4     | TPM2CH1              | MISO             |                   |                                     |
| 11 | 13    | 9     | _  | PTC3     |                      |                  |                   |                                     |
| 12 | 14    | 10    | _  | PTC2     |                      |                  |                   |                                     |
| 13 | 15    | 11    | _  | PTC1     | TPM2CH2 <sup>2</sup> |                  |                   |                                     |
| 14 | 16    | 12    | _  | PTC0     | TPM1CH2 <sup>3</sup> |                  |                   |                                     |
| 15 | 17    | 13    | 9  | PTB3     | KBIP7                | MOSI             | ADP7              |                                     |
| 16 | 18    | 14    | 10 | PTB2     | KBIP6                | SPSCK            | ADP6              |                                     |
| 17 | 19    | 15    | 11 | PTB1     | KBIP5                | TxD              | ADP5              |                                     |
| 18 | 20    | 16    | 12 | PTB0     | KBIP4                | RxD              | ADP4              |                                     |
| 19 | 21    | —     | _  | PTA7     | TPM2CH2 <sup>2</sup> |                  | ADP9              |                                     |
| 20 | 22    | _     | _  | PTA6     | TPM1CH2 <sup>3</sup> |                  | ADP8              |                                     |
| 21 | _     | _     | _  | PTD3     |                      |                  |                   |                                     |
| 22 | —     | —     | _  | PTD2     |                      |                  |                   |                                     |
| 23 | 23    | 17    | 13 | PTA3     | KBIP3                | SCL <sup>1</sup> | ADP3              |                                     |
| 24 | 24    | 18    | 14 | PTA2     | KBIP2                | SDA <sup>1</sup> | ADP2              |                                     |
| 25 | 25    | 19    | 15 | PTA1     | KBIP1                | TPM2CH0          | ADP1 <sup>4</sup> | ACMP1-4                             |
| 26 | 26    | 20    | 16 | PTA0     | KBIP0                | TPM1CH0          | ADP0 <sup>4</sup> | ACMP1+ <sup>4</sup>                 |
| 27 | 27    | —     | _  | PTC7     |                      |                  |                   | ACMP2-                              |
| 28 | 28    | —     | _  | PTC6     |                      |                  |                   | ACMP2+                              |
| 29 | 1     | —     | _  | PTC5     |                      |                  |                   | ACMP2O                              |
| 30 | 2     | _     | _  | PTC4     |                      |                  |                   |                                     |
| 31 | 3     | 1     | 1  | PTA5     | IRQ                  | TCLK             | RESET             |                                     |
| 32 | 4     | 2     | 2  | PTA4     | ACMP10               | BKGD             | MS                |                                     |

### Table 2-1. Pin Availability by Package Pin-Count

<sup>1</sup> IIC pins, SCL and SDA can be repositioned using IICPS in SOPT2, default reset locations are PTA3 and PTA2.

<sup>2</sup> TPM2CH2 pin can be repositioned using TPM2CH2PS in SOPT2, default reset location is PTA7.

<sup>3</sup> TPM1CH2 pin can be repositioned using TPM1CH2PS in SOPT2, default reset location is PTA6.

 $^{\rm 4}~$  If ADC and ACMP1 are enabled, both modules will have access to the pin.

## 3.1 Introduction

This section contains electrical and timing specifications for the MC9S08QE8 series of microcontrollers available at the time of publication.

## 3.2 Parameter Classification

The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding the following classification is used and the parameters are tagged accordingly in the tables where appropriate:

### **Table 2. Parameter Classifications**

| Р | Those parameters are guaranteed during production testing on each individual device.                                                                                                                                   |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| с | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations.                                                                              |
| т | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. |
| D | Those parameters are derived mainly from simulations.                                                                                                                                                                  |

### NOTE

The classification is shown in the column labeled "C" in the parameter tables where appropriate.

### 3.3 Absolute Maximum Ratings

Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the limits specified in Table 3 may affect device reliability or cause permanent damage to the device. For functional operating conditions, refer to the remaining tables in this section.

This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for instance, either  $V_{SS}$  or  $V_{DD}$ ) or the programmable pullup resistor associated with the pin is enabled.

| Rating                                                                                          | Symbol           | Value                         | Unit |
|-------------------------------------------------------------------------------------------------|------------------|-------------------------------|------|
| Supply voltage                                                                                  | V <sub>DD</sub>  | -0.3 to 3.8                   | V    |
| Maximum current into V <sub>DD</sub>                                                            | I <sub>DD</sub>  | 120                           | mA   |
| Digital input voltage                                                                           | V <sub>In</sub>  | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| Instantaneous maximum current<br>Single pin limit (applies to all port pins) <sup>1, 2, 3</sup> | Ι <sub>D</sub>   | ±25                           | mA   |
| Storage temperature range                                                                       | T <sub>stg</sub> | –55 to 150                    | °C   |

**Table 3. Absolute Maximum Ratings** 

- <sup>1</sup> Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive (V<sub>DD</sub>) and negative (V<sub>SS</sub>) clamp voltages, then use the larger of the two resistance values.
- $^2$  All functional non-supply pins, except for PTA5 are internally clamped to V<sub>SS</sub> and V<sub>DD</sub>.
- <sup>3</sup> Power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If positive injection current (V<sub>In</sub> > V<sub>DD</sub>) is greater than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in external power supply going out of regulation. Ensure external V<sub>DD</sub> load will shunt current greater than maximum injection current. This will be the greatest risk when the MCU is not consuming power. Examples are: if no system clock is present, or if the clock rate is very low (which would reduce overall power consumption).

### 3.4 Thermal Characteristics

This section provides information about operating temperature range, power dissipation, and package thermal resistance. Power dissipation on I/O pins is usually small compared to the power dissipation in on-chip logic and voltage regulator circuits, and it is user-determined rather than being controlled by the MCU design. To take  $P_{I/O}$  into account in power calculations, determine the difference between actual pin voltage and  $V_{SS}$  or  $V_{DD}$  and multiply by the pin current for each I/O pin. Except in cases of unusually high pin current (heavy loads), the difference between pin voltage and  $V_{SS}$  or  $V_{DD}$  will be very small.

| Rating                                   | Symbol          | Value                                         | Unit |
|------------------------------------------|-----------------|-----------------------------------------------|------|
| Operating temperature range (packaged)   | T <sub>A</sub>  | T <sub>L</sub> to T <sub>H</sub><br>–40 to 85 | °C   |
| Maximum junction temperature             | T <sub>JM</sub> | 95                                            | °C   |
| Thermal resistance<br>Single-layer board |                 |                                               |      |
| 32-pin LQFP                              |                 | 66                                            |      |
| 28-pin SOIC                              |                 | 57                                            |      |
| 20-pin SOIC                              | $\theta_{JA}$   | 71                                            | °C/W |
| 16-pin PDIP                              |                 | 64                                            |      |
| 16-pin TSSOP                             |                 | 108                                           |      |
| Thermal resistance<br>Four-layer board   |                 |                                               |      |
| 32-pin LQFP                              |                 | 47                                            |      |
| 28-pin SOIC                              |                 | 42                                            |      |
| 20-pin SOIC                              | $\theta_{JA}$   | 52                                            | °C/W |
| 16-pin PDIP                              |                 | 47                                            |      |
| 16-pin TSSOP                             |                 | 78                                            |      |

The average chip-junction temperature (T<sub>J</sub>) in °C can be obtained from:

$$T_{J} = T_{A} + (P_{D} \times \theta_{JA})$$
 Eqn. 1

where:

 $\begin{array}{l} T_A = \text{Ambient temperature, } ^{\circ}\text{C} \\ \theta_{JA} = \text{Package thermal resistance, junction-to-ambient, } ^{\circ}\text{C/W} \\ P_D = P_{int} + P_{I/O} \\ P_{int} = I_{DD} \times V_{DD}, \text{Watts } \text{--- chip internal power} \\ P_{I/O} = \text{Power dissipation on input and output pins } \text{--- user determined} \end{array}$ 

For most applications,  $P_{I/O} \ll P_{int}$  and can be neglected. An approximate relationship between  $P_D$  and  $T_J$  (if  $P_{I/O}$  is neglected) is:

$$P_{D} = K \div (T_{J} + 273^{\circ}C)$$
 Eqn. 2

Solving Equation 1 and Equation 2 for K gives:

$$K = P_D \times (T_A + 273°C) + θ_{JA} \times (P_D)^2$$
 Eqn. 3

where K is a constant pertaining to the particular part. K can be determined from equation 3 by measuring  $P_D$  (at equilibrium) for a known  $T_A$ . Using this value of K, the values of  $P_D$  and  $T_J$  can be obtained by solving Equation 1 and Equation 2 iteratively for any value of  $T_A$ .

### 3.5 ESD Protection and Latch-Up Immunity

Although damage from electrostatic discharge (ESD) is much less common on these devices than on early CMOS circuits, normal handling precautions must be taken to avoid exposure to static discharge. Qualification tests are performed to ensure that these devices can withstand exposure to reasonable levels of static without suffering any permanent damage.

All ESD testing is in conformity with AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits. During the device qualification, ESD stresses were performed for the human body model (HBM), the machine model (MM) and the charge device model (CDM).

A device is defined as a failure if after exposure to ESD pulses the device no longer meets the device specification. Complete DC parametric and functional testing is performed per the applicable device specification at room temperature followed by hot temperature, unless instructed otherwise in the device specification.

| Model         | Description                 | Symbol | Value | Unit |
|---------------|-----------------------------|--------|-------|------|
|               | Series resistance           | R1     | 1500  | Ω    |
| Human<br>Body | Storage capacitance         | С      | 100   | pF   |
|               | Number of pulses per pin    | —      | 3     | —    |
|               | Series resistance           | R1     | 0     | Ω    |
| Machine       | Storage capacitance         | С      | 200   | pF   |
|               | Number of pulses per pin    | —      | 3     | —    |
| Latch-up      | Minimum input voltage limit | —      | -2.5  | V    |
| Laton-up      | Maximum input voltage limit |        | 7.5   | V    |

Table 5. ESD and Latch-up Test Conditions

### Table 6. ESD and Latch-Up Protection Characteristics

| No. | Rating <sup>1</sup>    | Symbol           | Min   | Max | Unit |
|-----|------------------------|------------------|-------|-----|------|
| 1   | Human body model (HBM) | V <sub>HBM</sub> | ±2000 | _   | V    |
| 2   | Machine model (MM)     | V <sub>MM</sub>  | ±200  |     | V    |

### Table 6. ESD and Latch-Up Protection Characteristics (continued)

| 3                                                                                                         | Charge device model (CDM)               | V <sub>CDM</sub> | ±500 | — | V  |  |  |
|-----------------------------------------------------------------------------------------------------------|-----------------------------------------|------------------|------|---|----|--|--|
| 4                                                                                                         | Latch-up current at $T_A = 85^{\circ}C$ | I <sub>LAT</sub> | ±100 | — | mA |  |  |
| <sup>1</sup> Parameter is achieved by design characterization on a small sample size from typical devices |                                         |                  |      |   |    |  |  |

Parameter is achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted.

### 3.6 DC Characteristics

This section includes information about power supply requirements and I/O pin characteristics.

| Num | С |                                           | Characteristic                                                                         | Symbol                              | Condition                                              | Min.                   | Typical <sup>1</sup> | Max.                 | Unit |
|-----|---|-------------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------|--------------------------------------------------------|------------------------|----------------------|----------------------|------|
| 1   |   | Operating Vo                              | Itage                                                                                  |                                     |                                                        | 1.8                    |                      | 3.6                  | V    |
|     | С |                                           | All I/O pins,<br>low-drive strength                                                    |                                     | $V_{DD} > 1.8 V,$<br>$I_{Load} = -2 mA$                | V <sub>DD</sub> – 0.5  | _                    | _                    |      |
| 2   | Ρ | Output high<br>voltage                    | All I/O pins,                                                                          | V <sub>OH</sub>                     | V <sub>DD</sub> > 2.7 V,<br>I <sub>Load</sub> = -10 mA | V <sub>DD</sub> – 0.5  | —                    | _                    | V    |
|     | С |                                           | high-drive strength                                                                    |                                     | V <sub>DD</sub> > 1.8V,<br>I <sub>Load</sub> = -2 mA   | V <sub>DD</sub> – 0.5  | —                    | —                    |      |
| 3   | D | Output high<br>current                    | Max total I <sub>OH</sub> for all ports                                                | I <sub>OHT</sub>                    | _                                                      | _                      |                      | 100                  | mA   |
|     | С |                                           | All I/O pins,<br>low-drive strength                                                    |                                     | V <sub>DD</sub> > 1.8 V,<br>I <sub>Load</sub> = 0.6 mA | _                      | _                    | 0.5                  |      |
| 4   | Ρ | Output low voltage                        | All I/O pins,                                                                          | V <sub>OL</sub>                     | V <sub>DD</sub> > 2.7 V,<br>I <sub>Load</sub> = 10 mA  | _                      | —                    | 0.5                  | V    |
|     | С |                                           | high-drive strength                                                                    |                                     | V <sub>DD</sub> > 1.8 V,<br>I <sub>Load</sub> = 3 mA   | _                      | _                    | 0.5                  |      |
| 5   | D | Output low<br>current                     | Max total I <sub>OL</sub> for all ports                                                | I <sub>OLT</sub>                    | _                                                      | _                      | —                    | 100                  | mA   |
| 6   | Ρ | Input high                                | all digital inputs                                                                     | V <sub>IH</sub>                     | $V_{DD}$ > 2.7 V                                       | $0.70 \times V_{DD}$   | —                    | —                    |      |
| Ŭ   | С | voltage                                   |                                                                                        | * IH                                | $V_{DD}$ > 1.8 V                                       | $0.85 \times V_{DD}$   | —                    | _                    | v    |
| 7   | Ρ | Input low                                 | all digital inputs                                                                     | VIL                                 | $V_{DD} > 2.7 V$                                       | —                      | —                    | $0.35 \times V_{DD}$ |      |
| -   | С | voltage                                   |                                                                                        | · IL                                | $V_{DD}$ > 1.8 V                                       | —                      | —                    | $0.30 \times V_{DD}$ |      |
| 8   | С | Input<br>hysteresis                       | all digital inputs                                                                     | V <sub>hys</sub>                    | —                                                      | 0.06 x V <sub>DD</sub> | —                    | —                    | mV   |
| 9   | Ρ | Input<br>Ieakage<br>current               | all input only pins<br>(Per pin)                                                       | ll <sub>In</sub> l                  | $V_{In} = V_{DD} \text{ or } V_{SS}$                   | _                      | 0.1                  | 1                    | μA   |
| 10  | Ρ | Hi-Z<br>(off-state)<br>leakage<br>current | all input/output<br>(per pin)                                                          | II <sub>OZ</sub> I                  | $V_{In} = V_{DD} \text{ or } V_{SS}$                   | _                      | 0.1                  | 1                    | μΑ   |
| 11a | Ρ | Pullup,<br>Pulldown<br>resistors          | all digital inputs, when<br>enabled (all I/O pins other<br>than<br>PTA5/IRQ/TCLK/RESET | R <sub>PU,</sub><br>R <sub>PD</sub> | _                                                      | 17.5                   | _                    | 52.5                 | kΩ   |

Table 7. DC Characteristics

| Num | С                             |                                          | Characteristic                                        | Symbol                                                      | Condition                                         | Min.         | Typical <sup>1</sup> | Max.         | Unit |
|-----|-------------------------------|------------------------------------------|-------------------------------------------------------|-------------------------------------------------------------|---------------------------------------------------|--------------|----------------------|--------------|------|
| 11b | С                             | Pullup,<br>Pulldown<br>resistors         | (PTA5/IRQ/TCLK/RESET)                                 | R <sub>PU,</sub><br>R <sub>PD</sub><br>(Note <sup>2</sup> ) | _                                                 | 17.5         | _                    | 52.5         | kΩ   |
|     | DC injection Single pin limit |                                          |                                                       |                                                             | -0.2                                              | —            | 0.2                  | mA           |      |
| 12  | С                             | current <sup>3, 4,</sup><br><sup>5</sup> | Total MCU limit, includes<br>sum of all stressed pins | I <sub>IC</sub>                                             | $V_{IN} < V_{SS}, V_{IN} > V_{DD}$                | -5           | —                    | 5            | mA   |
| 13  | С                             | Input Capacitance, all pins              |                                                       | C <sub>In</sub>                                             | —                                                 | _            | —                    | 8            | pF   |
| 14  | С                             | RAM retention                            | on voltage                                            | V <sub>RAM</sub>                                            | —                                                 | _            | 0.6                  | 1.0          | V    |
| 15  | С                             | POR re-arm                               | voltage <sup>6</sup>                                  | V <sub>POR</sub>                                            | —                                                 | 0.9          | 1.4                  | 2.0          | V    |
| 16  | D                             | POR re-arm                               | time                                                  | t <sub>POR</sub>                                            | —                                                 | 10           | —                    | _            | μS   |
| 17  | Ρ                             | Low-voltage                              | detection threshold                                   | $V_{LVD}$                                                   | V <sub>DD</sub> falling<br>V <sub>DD</sub> rising | 1.80<br>1.88 | 1.84<br>1.92         | 1.88<br>1.96 | V    |
| 18  | Ρ                             | Low-voltage                              | Low-voltage warning threshold                         |                                                             | V <sub>DD</sub> falling<br>V <sub>DD</sub> rising | 2.08         | 2.14                 | 2.24         | V    |
| 19  | Ρ                             | Low-voltage i<br>hysteresis              | inhibit reset/recover                                 | V <sub>hys</sub>                                            | _                                                 | _            | 80                   |              | mV   |
| 20  | Ρ                             | Bandgap Vol                              | tage Reference <sup>7</sup>                           | V <sub>BG</sub>                                             | —                                                 | 1.15         | 1.17                 | 1.18         | V    |

### Table 7. DC Characteristics (continued)

<sup>1</sup> Typical values are measured at 25°C. Characterized, not tested

<sup>2</sup> The specified resistor value is the actual value internal to the device. The pullup or pulldown value may appear higher when measured externally on the pin.

 $^3\,$  All functional non-supply pins, except for PTA5 are internally clamped to  $V_{SS}$  and  $V_{DD}$ 

<sup>4</sup> Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values.

<sup>5</sup> Power supply must maintain regulation within operating  $V_{DD}$  range during instantaneous and operating maximum current conditions. If the positive injection current ( $V_{In} > V_{DD}$ ) is greater than  $I_{DD}$ , the injection current may flow out of  $V_{DD}$  and could result in external power supply going out of regulation. Ensure that external  $V_{DD}$  load will shunt current greater than maximum injection current. This will be the greatest risk when the MCU is not consuming power. Examples are: if no system clock is present, or if clock rate is very low (which would reduce overall power consumption).

<sup>6</sup> Maximum is highest voltage that POR is guaranteed.

<sup>7</sup> Factory trimmed at  $V_{DD}$  = 3.0 V, Temp = 25 °C



Figure 6. Pullup and Pulldown Typical Resistor Values (V<sub>DD</sub> = 3.0 V)







Figure 8. Typical Low-Side Driver (Sink) Characteristics — High Drive (PTxDSn = 1)



Figure 9. Typical High-Side (Source) Characteristics — Low Drive (PTxDSn = 0)



Figure 10. Typical High-Side (Source) Characteristics — High Drive (PTxDSn = 1)

## 3.7 Supply Current Characteristics

This section includes information about power supply current in various operating modes.

|     |             |                                    | Table 8. Su                                  | ipply Cur         | rent Chara      | icterist               | ICS                  |      |      |              |  |
|-----|-------------|------------------------------------|----------------------------------------------|-------------------|-----------------|------------------------|----------------------|------|------|--------------|--|
| Num | С           | Par                                | ameter                                       | Symbol            | Bus<br>Freq     | V <sub>DD</sub><br>(V) | Typical <sup>1</sup> | Max  | Unit | Temp<br>(°C) |  |
| 1   | Р           | Run supply curre                   | ent                                          | DI                | 10 MHz          |                        | 5.60                 | 8.2  | mA   | –40 to 85°C  |  |
| I   | Т           | FEI mode, all mo                   | odules on                                    | RI <sub>DD</sub>  | 1 MHz           | 3                      | 0.80                 |      |      | -40 10 65 C  |  |
| 2   | Т           | Run supply curre                   |                                              | RI <sub>DD</sub>  | 10 MHz          |                        | 3.60                 | _    | mA   | –40 to 85°C  |  |
| 2   | Т           | FEI mode, all mo                   | odules off                                   | סטייי             | 1 MHz           | 3                      | 0.51                 | _    |      | -+0 10 03 0  |  |
| 3   | т           | Run supply curre                   |                                              | RI <sub>DD</sub>  | 16 kHz<br>FBILP | 3                      | 165                  | _    | μA   | –40 to 85°C  |  |
| 5   | T LPRS=0, a | LPRS=0, all mo                     | dules off                                    | INDD              | 16 kHz<br>FBELP | 5                      | 105                  | _    | μΑ   | -40 10 03 0  |  |
| 4   | Т           | Run supply curre                   | ent<br>dules off; running                    | RI <sub>DD</sub>  | 16 kHz<br>FBILP | - 3 -                  | 77                   | _    | μA   | –40 to 85°C  |  |
| 4   | Т           | from Flash                         | uues on, running                             | INDD              | 16 kHz<br>FBELP | 5                      | 21                   | _    | μΑ   | -40 10 85 0  |  |
| 5   | т           | Run supply curre                   | ent<br>dules off; running                    | DI                | 16 kHz<br>FBILP | 3 -                    | 77                   | _    |      | –40 to 85°C  |  |
| 5   | т           | from RAM                           | dules off, running                           | RI <sub>DD</sub>  | 16 kHz<br>FBELP |                        | 7.3                  | _    | μA   |              |  |
| 6   | Т           | Wait mode supp                     | ly current                                   | \\/I              | 10 MHz          | 3                      | 570                  |      | μA   | –40 to 85°C  |  |
| 0   | Т           | FEI mode, all mo                   | odules off                                   | WI <sub>DD</sub>  | 1 MHz           |                        | 290                  |      | μΑ   | -40 10 85 C  |  |
| 7   | Т           | Wait mode supp<br>LPRS = 1, all mo |                                              | WI <sub>DD</sub>  | 16 kHz<br>FBELP | 3                      | 1                    | _    | μA   | –40 to 85°C  |  |
| 8   | Р           | Stop2 mode sup                     | only current                                 | S2I <sub>DD</sub> | —               | 3                      | 300                  | 2500 | nA   | -40 to 85°C  |  |
| 0   | С           |                                    | pry current                                  | 521 <sub>DD</sub> | —               | 2                      | 250                  | 2000 |      | -40 to 85°C  |  |
| 9   | Ρ           | Stop3 mode sup                     |                                              | S3I <sub>DD</sub> | —               | 3                      | 400                  | 6000 | nA   | -40 to 85°C  |  |
| 0   | С           | no clocks active                   |                                              | DD                | —               | 2                      | 350                  | 5500 | 10.4 | -40 to 85°C  |  |
| 10  | Т           |                                    | RTC using LPO                                | —                 | —               | —                      | 200                  | —    | nA   |              |  |
| 11  | т           | Stop2 and<br>Stop 3 adders:        | RTC using low<br>power crystal<br>oscillator | _                 | _               | _                      | 500                  | _    | nA   | −40 to 85°C  |  |
| 12  | Т           |                                    | EREFSTEN=1                                   | —                 | —               |                        | 300                  | _    | nA   |              |  |
| 13  | Т           |                                    | IREFSTEN=1                                   | —                 | —               |                        | 70                   | —    | μA   | 40 to 95%    |  |
| 14  | Т           | Stop3 adders:                      | LVD                                          | —                 | —               | 3                      | 100                  | —    | μA   | -            |  |
| 15  | Т           | 1                                  | ACMP <sup>2</sup>                            | _                 | —               |                        | 20                   | _    | μA   |              |  |
| 16  | Т           |                                    | ADC <sup>3</sup>                             | —                 | —               |                        | 0.007                |      | μA   | –40 to 85°C  |  |
|     |             | 1                                  | 1                                            |                   |                 |                        |                      |      |      | I            |  |

 Table 8. Supply Current Characteristics

<sup>1</sup> Data in Typical column was characterized at 3.0 V, 25°C or is typical recommended value.

<sup>2</sup> Also applies to LPRun and LPWait modes.

 $^3$  ADC current measured on V<sub>DDA</sub> pin on 28-pin and 32-pin devices, adder to V<sub>DD</sub> on 16-pin and 20-pin packages.

## 3.8 External Oscillator (XOSCVLP) Characteristics

Refer to Figure 11 and Figure 12 for crystal or resonator circuits.

Table 9. XOSCVLP and ICS Specifications (Temperature Range = -40 to 85°C Ambient)

| Num | С | Characteristic                                                                                                                                                                                                                                         | Symbol                                                | Min.                                           | Typical <sup>1</sup>        | Max.                  | Unit              |
|-----|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|------------------------------------------------|-----------------------------|-----------------------|-------------------|
| 1   | С | Oscillator crystal or resonator (EREFS = 1, ERCLKEN = 1)<br>Low range (RANGE = 0)<br>High range (RANGE = 1), high gain (HGO = 1)<br>High range (RANGE = 1), low power (HGO = 0)                                                                        | f <sub>lo</sub><br>f <sub>hi</sub><br>f <sub>hi</sub> | 32<br>1<br>1                                   |                             | 38.4<br>16<br>8       | kHz<br>MHz<br>MHz |
| 2   | D | Load capacitors<br>Low range (RANGE=0), low power (HGO=0)<br>Other oscillator settings                                                                                                                                                                 | C <sub>1,</sub> C <sub>2</sub>                        | See Note <sup>2</sup><br>See Note <sup>3</sup> |                             |                       |                   |
| 3   | D | Feedback resistor<br>Low range, low power (RANGE=0, HGO=0) <sup>2</sup><br>Low range, high gain (RANGE=0, HGO=1)<br>High range (RANGE=1, HGO=X)                                                                                                        | R <sub>F</sub>                                        |                                                | —<br>10<br>1                |                       | MΩ                |
| 4   | D | Series resistor —<br>Low range, low power (RANGE = 0, HGO = 0) <sup>2</sup><br>Low range, high gain (RANGE = 0, HGO = 1)<br>High range, low power (RANGE = 1, HGO = 0)<br>High range, high gain (RANGE = 1, HGO = 1)<br>$\geq$ 8 MHz<br>4 MHz<br>1 MHz | R <sub>S</sub>                                        |                                                | <br>100<br>0<br>0<br>0<br>0 | <br><br>0<br>10<br>20 | kΩ                |
| 5   | С | Crystal start-up time <sup>4</sup><br>Low range, low power<br>Low range, high gain<br>High range, low power<br>High range, high gain                                                                                                                   | <sup>t</sup> CSTL<br><sup>t</sup> CSTH                |                                                | 600<br>400<br>5<br>15       |                       | ms                |
| 6   | D | Square wave input clock frequency (EREFS = 0, ERCLKEN = 1)<br>FEE mode<br>FBE or FBELP mode                                                                                                                                                            | f <sub>extal</sub>                                    | 0.03125<br>0                                   | _                           | 20<br>20              | MHz<br>MHz        |

<sup>1</sup> Data in Typical column was characterized at 3.0 V, 25°C or is typical recommended value.

<sup>2</sup> Load capacitors ( $C_1, C_2$ ), feedback resistor ( $R_F$ ) and series resistor ( $R_S$ ) are incorporated internally when RANGE = HGO = 0.

<sup>3</sup> See crystal or resonator manufacturer's recommendation.

<sup>4</sup> Proper PC board layout procedures must be followed to achieve specifications.



Figure 11. Typical Crystal or Resonator Circuit: High Range and Low Range/High Gain



### Figure 12. Typical Crystal or Resonator Circuit: Low Range/Low Power

### 3.9 Internal Clock Source (ICS) Characteristics

Table 10. ICS Frequency Specifications (Temperature Range = -40 to 85°C Ambient)

| Num | С | Characteristic                                                                                       | Symbol                   | Min.  | Typical <sup>1</sup> | Max.  | Unit              |
|-----|---|------------------------------------------------------------------------------------------------------|--------------------------|-------|----------------------|-------|-------------------|
| 1   | Ρ | Average internal reference frequency — factory trimmed<br>at $V_{DD}$ = 3.6 V and temperature = 25°C | f <sub>int_ft</sub>      | _     | 32.768               | _     | kHz               |
| 2   | Ρ | Internal reference frequency — user trimmed                                                          | f <sub>int_ut</sub>      | 31.25 | —                    | 39.06 | kHz               |
| 3   | Т | Internal reference start-up time                                                                     | t <sub>IRST</sub>        | _     | 60                   | 100   | μS                |
| 4   | Ρ | DCO output frequency range — trimmed <sup>2</sup>                                                    | f <sub>dco_u</sub>       | 48    | _                    | 60    | MHz               |
| 5   | Ρ | DCO output frequency <sup>2</sup><br>Reference = 32768 Hz and DMX32 = 1                              | f <sub>dco_DMX32</sub>   | _     | 59.77                |       | MHz               |
| 6   | С | Resolution of trimmed DCO output frequency at fixed voltage and temperature (using FTRIM)            | $\Delta f_{dco\_res\_t}$ | _     | ± 0.1                | ± 0.2 | %f <sub>dco</sub> |
| 7   | С | Resolution of trimmed DCO output frequency at fixed voltage and temperature (not using FTRIM)        | $\Delta f_{dco\_res\_t}$ | _     | ± 0.2                | ± 0.4 | %f <sub>dco</sub> |

| Num | С | Characteristic                                                                                           | Symbol               | Min. | Typical <sup>1</sup> | Max. | Unit              |
|-----|---|----------------------------------------------------------------------------------------------------------|----------------------|------|----------------------|------|-------------------|
| 8   | С | Total deviation of trimmed DCO output frequency over voltage and temperature                             | $\Delta f_{dco_t}$   | _    | + 0.5<br>-1.0        | ±2   | %f <sub>dco</sub> |
| 9   | С | Total deviation of trimmed DCO output frequency over fixed voltage and temperature range of 0°C to 70 °C | $\Delta f_{dco_t}$   | _    | ± 0.5                | ± 1  | %f <sub>dco</sub> |
| 10  | С | FLL acquisition time <sup>3</sup>                                                                        | t <sub>Acquire</sub> | _    | _                    | 1    | ms                |
| 11  | С | Long term jitter of DCO output clock (averaged over 2-ms interval) <sup>4</sup>                          | C <sub>Jitter</sub>  | _    | 0.02                 | 0.2  | %f <sub>dco</sub> |

Table 10. ICS Frequency Specifications (Temperature Range = -40 to 85°C Ambient) (continued)

<sup>1</sup> Data in Typical column was characterized at 3.0 V, 25°C or is typical recommended value.

<sup>2</sup> The resulting bus clock frequency should not exceed the maximum specified bus clock frequency of the device.

<sup>3</sup> This specification applies to any time the FLL reference source or reference divider is changed, trim value changed or changing from FLL disabled (FBELP, FBILP) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.

<sup>4</sup> Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>Bus</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the FLL circuitry via V<sub>DD</sub> and V<sub>SS</sub> and variation in crystal oscillator frequency increase the C<sub>Jitter</sub> percentage for a given interval.



Figure 13. Deviation of DCO Output from Trimmed Frequency (20 MHz, 3.0 V)

## 3.10 AC Characteristics

This section describes timing characteristics for each peripheral system.

### 3.10.1 Control Timing

| Num | С | Rating                                                                                                                                                                    | Symbol                                | Min                           | Typical <sup>1</sup> | Max  | Unit |
|-----|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------------------------|----------------------|------|------|
| 1   | D | Bus frequency $(t_{cyc} = 1/f_{Bus})$                                                                                                                                     | f <sub>Bus</sub>                      | dc                            |                      | 10   | MHz  |
| 2   | D | Internal low power oscillator period                                                                                                                                      | t <sub>LPO</sub>                      | 700                           | —                    | 1300 | μs   |
| 3   | D | External reset pulse width <sup>2</sup>                                                                                                                                   | t <sub>extrst</sub>                   | 100                           | —                    | _    | ns   |
| 4   | D | Reset low drive                                                                                                                                                           | t <sub>rstdrv</sub>                   | 34 x t <sub>cyc</sub>         |                      |      | ns   |
| 5   | D | BKGD/MS setup time after issuing background debug force reset to enter user or BDM modes                                                                                  | t <sub>MSSU</sub>                     | 500                           | _                    | _    | ns   |
| 6   | D | BKGD/MS hold time after issuing background debug force reset to enter user or BDM modes <sup>3</sup>                                                                      | t <sub>MSH</sub>                      | 100                           | _                    | _    | μs   |
| 7   | D | IRQ pulse width<br>Asynchronous path <sup>2</sup><br>Synchronous path <sup>4</sup>                                                                                        | t <sub>ILIH</sub> , t <sub>IHIL</sub> | 100<br>1.5 × t <sub>cyc</sub> | _                    | _    | ns   |
| 8   | D | Keyboard interrupt pulse width<br>Asynchronous path <sup>2</sup><br>Synchronous path <sup>4</sup>                                                                         | t <sub>ILIH</sub> , t <sub>IHIL</sub> | 100<br>1.5 × t <sub>cyc</sub> | _                    |      | ns   |
| ٩   | С | Port rise and fall time —<br>Low output drive (PTxDS = 0) (load = 50 pF) <sup>5</sup><br>Slew rate control disabled (PTxSE = 0)<br>Slew rate control enabled (PTxSE = 1)  | t <sub>Rise</sub> , t <sub>Fall</sub> |                               | 16<br>23             |      | ns   |
| 9   | C | Port rise and fall time —<br>High output drive (PTxDS = 1) (load = 50 pF) <sup>5</sup><br>Slew rate control disabled (PTxSE = 0)<br>Slew rate control enabled (PTxSE = 1) | t <sub>Rise</sub> , t <sub>Fall</sub> |                               | 5<br>9               |      | ns   |

Table 11. Control Timing

 $^1~$  Typical values are based on characterization data at V\_DD = 3.0V, 25°C unless otherwise stated.

 $^2$  This is the shortest pulse that is guaranteed to be recognized as a reset pin request.

 $^3$  To enter BDM mode following a POR, BKGD/MS should be held low during the power-up and for a hold time of t<sub>MSH</sub> after V<sub>DD</sub> rises above V<sub>LVD</sub>.

<sup>4</sup> This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In stop mode, the synchronizer is bypassed so shorter pulses can be recognized.

<sup>5</sup> Timing is shown with respect to 20% V<sub>DD</sub> and 80% V<sub>DD</sub> levels. Temperature range  $-40^{\circ}$ C to 85°C.



Figure 14. Reset Timing



Figure 15. IRQ/KBIPx Timing

### 3.10.2 TPM Module Timing

Synchronizer circuits determine the shortest input pulses that can be recognized or the fastest clock that can be used as the optional external source to the timer counter. These synchronizers operate from the current bus rate clock.

| No. | С | Function                  | Symbol            | Min | Max                 | Unit             |
|-----|---|---------------------------|-------------------|-----|---------------------|------------------|
| 1   | D | External clock frequency  | f <sub>TCLK</sub> | 0   | f <sub>Bus</sub> /4 | Hz               |
| 2   | D | External clock period     | t <sub>TCLK</sub> | 4   | _                   | t <sub>cyc</sub> |
| 3   | D | External clock high time  | t <sub>clkh</sub> | 1.5 | _                   | t <sub>cyc</sub> |
| 4   | D | External clock low time   | t <sub>clkl</sub> | 1.5 | _                   | t <sub>cyc</sub> |
| 5   | D | Input capture pulse width | t <sub>ICPW</sub> | 1.5 | _                   | t <sub>cyc</sub> |

Table 12. TPM Input Timing



Figure 16. Timer External Clock



Figure 17. Timer Input Capture Pulse

### 3.10.3 SPI Timing

Table 13 and Figure 18 through Figure 21 describe the timing requirements for the SPI system.

| No. | С | Function                                          | Symbol                             | Min                              | Max                                        | Unit                                   |
|-----|---|---------------------------------------------------|------------------------------------|----------------------------------|--------------------------------------------|----------------------------------------|
|     | D | Operating frequency<br>Master<br>Slave            | f <sub>op</sub>                    | f <sub>Bus</sub> /2048<br>0      | f <sub>Bus</sub> /2<br>f <sub>Bus</sub> /4 | Hz                                     |
| 1   | D | SPSCK period<br>Master<br>Slave                   | t <sub>SPSCK</sub>                 | 2<br>4                           | 2048<br>—                                  | t <sub>cyc</sub><br>t <sub>cyc</sub>   |
| 2   | D | Enable lead time<br>Master<br>Slave               | t <sub>Lead</sub>                  | 1/2<br>1                         | _                                          | <sup>t</sup> spscк<br>t <sub>cyc</sub> |
| 3   | D | Enable lag time<br>Master<br>Slave                | t <sub>Lag</sub>                   | 1/2<br>1                         |                                            | t <sub>SPSCK</sub><br>t <sub>сус</sub> |
| 4   | D | Clock (SPSCK) high or low time<br>Master<br>Slave | twspsck                            | $t_{cyc} - 30$<br>$t_{cyc} - 30$ | 1024 t <sub>cyc</sub>                      | ns<br>ns                               |
| 5   | D | Data setup time (inputs)<br>Master<br>Slave       | t <sub>SU</sub>                    | 15<br>15                         |                                            | ns<br>ns                               |
| 6   | D | Data hold time (inputs)<br>Master<br>Slave        | t <sub>HI</sub>                    | 0<br>25                          |                                            | ns<br>ns                               |
| 7   | D | Slave access time                                 | t <sub>a</sub>                     | —                                | 1                                          | t <sub>cyc</sub>                       |
| 8   | D | Slave MISO disable time                           | t <sub>dis</sub>                   | —                                | 1                                          | t <sub>cyc</sub>                       |
| 9   | D | Data valid (after SPSCK edge)<br>Master<br>Slave  | t <sub>v</sub>                     |                                  | 25<br>25                                   | ns<br>ns                               |
| 10  | D | Data hold time (outputs)<br>Master<br>Slave       | t <sub>HO</sub>                    | 0<br>0                           | _                                          | ns<br>ns                               |
| 11  | D | Rise time<br>Input<br>Output                      | t <sub>RI</sub><br>t <sub>RO</sub> |                                  | t <sub>cyc</sub> – 25<br>25                | ns<br>ns                               |
| 12  | D | Fall time<br>Input<br>Output                      | t <sub>FI</sub><br>t <sub>FO</sub> |                                  | t <sub>cyc</sub> – 25<br>25                | ns<br>ns                               |

### Table 13. SPI Timing



#### NOTES:

- 1. SS output mode (DDS7 = 1, SSOE = 1).
- 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

### Figure 18. SPI Master Timing (CPHA = 0)



NOTES:

1. SS output mode (DDS7 = 1, SSOE = 1).

2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

#### Figure 19. SPI Master Timing (CPHA =1)

**Electrical Characteristics** 



1. Not defined but normally MSB of character just received





NOTE:

1. Not defined but normally LSB of character just received

Figure 21. SPI Slave Timing (CPHA = 1)

## 3.11 Analog Comparator (ACMP) Electricals

**Table 14. Analog Comparator Electrical Specifications** 

| С | Characteristic          | Symbol          | Min | Typical | Max | Unit |
|---|-------------------------|-----------------|-----|---------|-----|------|
| D | Supply voltage          | V <sub>DD</sub> | 1.8 | _       | 3.6 | V    |
| Р | Supply current (active) | IDDAC           | —   | 20      | 35  | μA   |

| С | Characteristic                         | Symbol             | Min                   | Typical | Max             | Unit |
|---|----------------------------------------|--------------------|-----------------------|---------|-----------------|------|
| D | Analog input voltage                   | V <sub>AIN</sub>   | V <sub>SS</sub> – 0.3 | _       | V <sub>DD</sub> | V    |
| Р | Analog input offset voltage            | V <sub>AIO</sub>   | —                     | 20      | 40              | mV   |
| С | Analog comparator hysteresis           | V <sub>H</sub>     | 3.0                   | 9.0     | 15.0            | mV   |
| Р | Analog input leakage current           | I <sub>ALKG</sub>  | —                     | —       | 1.0             | μΑ   |
| С | Analog comparator initialization delay | t <sub>AINIT</sub> | —                     |         | 1.0             | μS   |

Table 14. Analog Comparator Electrical Specifications (continued)

## 3.12 ADC Characteristics

Table 15. 12-bit ADC Operating Conditions

| Characteristic              | Conditions                                                                  | Symb              | Min               | Typ <sup>1</sup>  | Max               | Unit | Comment         |  |
|-----------------------------|-----------------------------------------------------------------------------|-------------------|-------------------|-------------------|-------------------|------|-----------------|--|
| Supply voltage              | Absolute                                                                    | V <sub>DDAD</sub> | 1.8               | —                 | 3.6               | V    | —               |  |
|                             | Delta to V <sub>DD</sub> (V <sub>DD</sub> -V <sub>DDAD</sub> ) <sup>2</sup> | $\Delta V_{DDAD}$ | -100              | 0                 | +100              | mV   | —               |  |
| Ground voltage              | Delta to $V_{SS} (V_{SS} - V_{SSAD})^2$                                     | $\Delta V_{SSAD}$ | -100              | 0                 | +100              | mV   | —               |  |
| Ref Voltage<br>High         | _                                                                           | V <sub>REFH</sub> | 1.8               | V <sub>DDAD</sub> | V <sub>DDAD</sub> | V    | _               |  |
| Input Voltage               | _                                                                           | V <sub>ADIN</sub> | V <sub>REFL</sub> | —                 | V <sub>REFH</sub> | V    | —               |  |
| Input<br>Capacitance        | _                                                                           | C <sub>ADIN</sub> | —                 | 4.5               | 5.5               | pF   | _               |  |
| Input<br>Resistance         | _                                                                           | R <sub>ADIN</sub> | —                 | 5                 | 7                 | kΩ   | _               |  |
| Analog Source<br>Resistance | 12 bit mode<br>f <sub>ADCK</sub> > 4MHz<br>f <sub>ADCK</sub> < 4MHz         |                   | _                 | _                 | 2<br>5            | kΩ   |                 |  |
|                             | 10 bit mode<br>f <sub>ADCK</sub> > 4MHz<br>f <sub>ADCK</sub> < 4MHz         | R <sub>AS</sub>   | _                 | _                 | 5<br>10           |      | External to MCU |  |
|                             | 8 bit mode (all valid f <sub>ADCK</sub> )                                   |                   | _                 | —                 | 10                |      |                 |  |
| ADC                         | High Speed (ADLPC=0)                                                        |                   | 0.4               | —                 | 8.0               |      |                 |  |
| Conversion<br>Clock Freq.   | Low Power (ADLPC=1)                                                         | f <sub>ADCK</sub> | 0.4               | _                 | 4.0               | MHz  | _               |  |

<sup>1</sup> Typical values assume V<sub>DDAD</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub>=1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.

<sup>2</sup> DC potential difference.



Figure 22. ADC Input Impedance Equivalency Diagram

| С | Characteristic                                  | Conditions              | Symbol             | Min. | Typical <sup>1</sup> | Max. | Unit    | Comment                                      |
|---|-------------------------------------------------|-------------------------|--------------------|------|----------------------|------|---------|----------------------------------------------|
| т | Supply Current<br>ADLPC=1<br>ADLSMP=1<br>ADCO=1 | _                       | I <sub>DDAD</sub>  | _    | 120                  | _    | μA      | _                                            |
| т | Supply Current<br>ADLPC=1<br>ADLSMP=0<br>ADCO=1 | _                       | I <sub>DDAD</sub>  | _    | 202                  | _    | μA      | _                                            |
| т | Supply Current<br>ADLPC=0<br>ADLSMP=1<br>ADCO=1 | _                       | I <sub>DDAD</sub>  | _    | 288                  | _    | μA      | —                                            |
| Р | Supply Current<br>ADLPC=0<br>ADLSMP=0<br>ADCO=1 | _                       | I <sub>DDAD</sub>  | _    | 0.532                | 1    | mA      | _                                            |
| Р | ADC<br>Asynchronous                             | High Speed<br>(ADLPC=0) | f                  | 2    | 3.3                  | 5    | MHz     | t <sub>ADACK</sub> =<br>1/f <sub>ADACK</sub> |
| С | Clock Source                                    | Low Power<br>(ADLPC=1)  | f <sub>ADACK</sub> | 1.25 | 2                    | 3.3  | IVII IZ |                                              |

| С | Characteristic                     | Conditions                 | Symbol           | Min. | Typical <sup>1</sup> | Max. | Unit             | Comment                                        |
|---|------------------------------------|----------------------------|------------------|------|----------------------|------|------------------|------------------------------------------------|
| Р | Conversion<br>Time (Including      | Short Sample<br>(ADLSMP=0) | tuna             | _    | 20                   |      | ADCK             | See ADC<br>chapter in the                      |
| С | sample time)                       | Long Sample<br>(ADLSMP=1)  | t <sub>ADC</sub> | _    | 40                   |      | cycles           | QE8 Reference<br>Manual for<br>conversion time |
| Р | · Sample Time                      | Short Sample<br>(ADLSMP=0) | tuna             | —    | 3.5                  |      | ADCK             | variances                                      |
| с | Sample Time                        | Long Sample<br>(ADLSMP=1)  | t <sub>ADS</sub> | _    | 23.5                 | _    | cycles           |                                                |
| Т | Total                              | 12 bit mode                |                  | _    | ±3.0                 | _    |                  | For 28-pin and                                 |
| Р | Unadjusted<br>Error                | 10 bit mode                | E <sub>TUE</sub> | _    | ±1                   | ±2.5 | LSB <sup>2</sup> | 32-pin packages<br>only.                       |
| т | (28-pin and<br>32-pin<br>packages) | 8 bit mode                 | LIDE             | _    | ±0.5                 | ±1.0 | LSB-             | Includes quantization                          |
| Т | Total                              | 12 bit mode                |                  | _    | ±4.0                 |      |                  | For 16-pin and                                 |
| Р | Unadjusted<br>Error                | 10 bit mode                | E <sub>TUE</sub> | _    | ±1.5                 | ±3.5 | LSB <sup>2</sup> | 20-pin packages<br>only.                       |
| т | (16-pin and<br>20-pin<br>package)  | 8 bit mode                 | LIDE             | _    | ±0.7                 | ±1.5 |                  | Includes<br>quantization                       |
| Т |                                    | 12 bit mode                |                  | _    | ±1.75                |      |                  |                                                |
| Р | Differential<br>Non-Linearity      | 10 bit mode <sup>3</sup>   | DNL              | _    | ±0.5                 | ±1.0 | LSB <sup>2</sup> | —                                              |
| Т |                                    | 8 bit mode <sup>3</sup>    |                  |      | ±0.3                 | ±0.5 |                  |                                                |
| Т |                                    | 12 bit mode                |                  | _    | ±1.5                 | _    |                  |                                                |
| С | Integral<br>Non-Linearity          | 10 bit mode                | INL              | _    | ±0.5                 | ±1.0 | LSB <sup>2</sup> | —                                              |
| Т |                                    | 8 bit mode                 |                  | —    | ±0.3                 | ±0.5 |                  |                                                |
| Т |                                    | 12 bit mode                |                  | —    | ±1.5                 |      |                  |                                                |
| Р | Zero-Scale<br>Error                | 10 bit mode                | E <sub>ZS</sub>  | —    | ±0.5                 | ±1.5 | LSB <sup>2</sup> | $V_{ADIN} = V_{SSAD}$                          |
| Т |                                    | 8 bit mode                 |                  | —    | ±0.5                 | ±0.5 |                  |                                                |
| Т |                                    | 12 bit mode                |                  |      | ±1.0                 |      |                  |                                                |
| Р | Full-Scale<br>Error                | 10 bit mode                | E <sub>FS</sub>  | _    | ±0.5                 | ±1   | LSB <sup>2</sup> | $V_{ADIN} = V_{DDAD}$                          |
| Т |                                    | 8 bit mode                 |                  | _    | ±0.5                 | ±0.5 |                  |                                                |
|   |                                    | 12 bit mode                |                  |      | -1 to 0              | —    |                  |                                                |
| D | Quantization<br>Error              | 10 bit mode                | EQ               |      | —                    | ±0.5 | LSB <sup>2</sup> | —                                              |
|   |                                    | 8 bit mode                 |                  |      | —                    | ±0.5 |                  |                                                |

### Table 16. 12-bit ADC Characteristics ( $V_{REFH} = V_{DDAD}$ , $V_{REFL} = V_{SSAD}$ ) (continued)

| С | Characteristic         | Conditions    | Symbol              | Min. | Typical <sup>1</sup> | Max. | Unit             | Comment                                      |
|---|------------------------|---------------|---------------------|------|----------------------|------|------------------|----------------------------------------------|
|   |                        | 12 bit mode   |                     | _    | ±2                   | _    |                  |                                              |
| D | Input Leakage<br>Error | 10 bit mode   | E <sub>IL</sub>     | _    | ±0.2                 | ±4   | LSB <sup>2</sup> | Pad leakage <sup>4</sup><br>*R <sub>AS</sub> |
|   |                        | 8 bit mode    |                     |      | ±0.1                 | ±1.2 |                  | 70                                           |
|   | Temp Sensor            | –40°C to 25°C | ~                   |      | 1.646                |      | m)//0C           |                                              |
|   | D Slope                | 25°C to 85°C  | m                   |      | 1.769                |      | ∙ mV/°C          |                                              |
| D | Temp Sensor<br>Voltage | 25°C          | V <sub>TEMP25</sub> | _    | 701.2                | _    | mV               |                                              |

Table 16. 12-bit ADC Characteristics ( $V_{REFH} = V_{DDAD}$ ,  $V_{REFL} = V_{SSAD}$ ) (continued)

<sup>1</sup> Typical values assume V<sub>DDAD</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub>=1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.

<sup>2</sup> 1 LSB =  $(V_{REFH} - V_{REFL})/2^{N}$ 

<sup>3</sup> Monotonicity and No-Missing-Codes guaranteed in 10-bit and 8-bit modes

<sup>4</sup> Based on input pad leakage current. Refer to pad electricals.

### 3.13 Flash Specifications

This section provides details about program/erase times and program-erase endurance for the flash memory.

Program and erase operations do not require any special power sources other than the normal  $V_{DD}$  supply. For more detailed information about program/erase operations, see the Memory section.

| С | Characteristic                                                                                         | Symbol                  | Min    | Typical     | Max  | Unit              |
|---|--------------------------------------------------------------------------------------------------------|-------------------------|--------|-------------|------|-------------------|
| D | Supply voltage for program/erase<br>-40°C to 85°C                                                      | V <sub>prog/erase</sub> | 1.8    | —           | 3.6  | V                 |
| D | Supply voltage for read operation                                                                      | V <sub>Read</sub>       | 1.8    | —           | 3.6  | V                 |
| D | Internal FCLK frequency <sup>1</sup>                                                                   | f <sub>FCLK</sub>       | 150    | —           | 200  | kHz               |
| D | Internal FCLK period (1/FCLK)                                                                          | t <sub>Fcyc</sub>       | 5      | _           | 6.67 | μs                |
| Р | Byte program time (random location) <sup>2</sup>                                                       | t <sub>prog</sub>       |        | 9           |      | t <sub>Fcyc</sub> |
| Р | Byte program time (burst mode) <sup>2</sup>                                                            | t <sub>Burst</sub>      | 4      |             |      | t <sub>Fcyc</sub> |
| Р | Page erase time <sup>2</sup>                                                                           | t <sub>Page</sub>       | 4000   |             |      | t <sub>Fcyc</sub> |
| Р | Mass erase time <sup>2</sup>                                                                           | t <sub>Mass</sub>       |        | 20,000      |      | t <sub>Fcyc</sub> |
|   | Byte program current <sup>3</sup>                                                                      | RI <sub>DDBP</sub>      | _      | 4           | _    | mA                |
|   | Page erase current <sup>3</sup>                                                                        | RI <sub>DDPE</sub>      | _      | 6           | _    | mA                |
| с | Program/erase endurance <sup>4</sup><br>T <sub>L</sub> to T <sub>H</sub> = -40°C to + 85°C<br>T = 25°C | _                       | 10,000 | <br>100,000 | _    | cycles            |
| С | Data retention <sup>5</sup>                                                                            | t <sub>D_ret</sub>      | 15     | 100         | _    | years             |

Table 17. Flash Characteristics

<sup>1</sup> The frequency of this clock is controlled by a software setting.

<sup>2</sup> These values are hardware state machine controlled. User code does not need to count cycles. This information supplied for calculating approximate time to program and erase.

- <sup>3</sup> The program and erase currents are additional to the standard run  $I_{DD}$ . These values are measured at room temperatures with  $V_{DD} = 3.0 \text{ V}$ , bus frequency = 4.0 MHz.
- <sup>4</sup> Typical endurance for flash was evaluated for this product family on the 9S12Dx64. For additional information on how Freescale defines typical endurance, please refer to Engineering Bulletin EB619, *Typical Endurance for Nonvolatile Memory.*
- <sup>5</sup> Typical data retention values are based on intrinsic capability of the technology measured at high temperature and de-rated to 25°C using the Arrhenius equation. For additional information on how Freescale defines typical data retention, please refer to Engineering Bulletin EB618, *Typical Data Retention for Nonvolatile Memory.*

### 3.14 EMC Performance

Electromagnetic compatibility (EMC) performance is highly dependant on the environment in which the MCU resides. Board design and layout, circuit topology choices, location and characteristics of external components as well as MCU software operation all play a significant role in EMC performance. The system designer should consult Freescale applications notes such as AN2321, AN1050, AN1263, AN2764, and AN1259 for advice and guidance specifically targeted at optimizing EMC performance.

### 3.14.1 Conducted Transient Susceptibility

Microcontroller transient conducted susceptibility is measured in accordance with an internal Freescale test method. The measurement is performed with the microcontroller installed on a custom EMC evaluation board and running specialized EMC test software designed in compliance with the test method. The conducted susceptibility is determined by injecting the transient susceptibility signal on each pin of the microcontroller. The transient waveform and injection methodology is based on IEC 61000-4-4 (EFT/B). The transient voltage required to cause performance degradation on any pin in the tested configuration is greater than or equal to the reported levels unless otherwise indicated by footnotes below Table 18.

| Parameter                            | Symbol              | Conditions                                                          | f <sub>OSC</sub> /f <sub>BUS</sub> | Result | Amplitude <sup>1</sup><br>(Min) | Unit |
|--------------------------------------|---------------------|---------------------------------------------------------------------|------------------------------------|--------|---------------------------------|------|
|                                      |                     |                                                                     |                                    | А      | 2.3                             |      |
| Conducted susceptibility, electrical | V <sub>CS_EFT</sub> | $V_{DD} = 3.3 V$<br>$T_A = +25^{\circ}C$<br>package type<br>32 LQFP | 8 MHz<br>crystal                   | В      | 4.0                             | kV   |
| fast transient/burst (EFT/B)         |                     |                                                                     | 8 MHz bus                          | С      | >4.0                            | κν   |
|                                      |                     |                                                                     |                                    | D      | >4.0                            |      |

 Table 18. Conducted Susceptibility, EFT/B

<sup>1</sup> Data based on qualification test results. Not tested in production.

The susceptibility performance classification is described in Table 19.

### Table 19. Susceptibility Performance Classification

| Result |                            | Performance Criteria                                                                                                                                       |
|--------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A      | No failure                 | The MCU performs as designed during and after exposure.                                                                                                    |
| В      | Self-recovering<br>failure | The MCU does not perform as designed during exposure. The MCU returns automatically to normal operation after exposure is removed.                         |
| С      | Soft failure               | The MCU does not perform as designed during exposure. The MCU does not return to normal operation until exposure is removed and the RESET pin is asserted. |

| Result | Performance Criteria |                                                                                                                                                                                   |  |  |  |
|--------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| D      | Hard failure         | The MCU does not perform as designed during exposure. The MCU does not return to normal operation until exposure is removed and the power to the MCU is cycled.                   |  |  |  |
| E      | Damage               | The MCU does not perform as designed during and after exposure. The MCU cannot be returned to proper operation due to physical damage or other permanent performance degradation. |  |  |  |

Table 19. Susceptibility Performance Classification (continued)

# 4 Ordering Information

This section contains ordering information for the device numbering system.

Example of the device numbering system:



# 5 Package Information

| Table 20. | Package | Descri | ptions |
|-----------|---------|--------|--------|
|-----------|---------|--------|--------|

| Pin Count | Package Type                      | Abbreviation | Designator | Case No. | Document No. |
|-----------|-----------------------------------|--------------|------------|----------|--------------|
| 32        | Low Quad Flat Package             | LQFP         | LC         | 873A     | 98ASH70029A  |
| 28        | Small Outline Integrated Circuit  | SOIC         | WL         | 751F     | 98ASB42345B  |
| 20        | Small Outline Integrated Circuit  | SOIC         | WJ         | 751D     | 98ASB42343B  |
| 16        | Plastic Dual In-line Package      | PDIP         | PG         | 648      | 98ASB42431B  |
| 16        | Thin Shrink Small Outline Package | TSSOP        | TG         | 948F     | 98ASH70247A  |

### 5.1 Mechanical Drawings

The following pages are mechanical drawings for the packages described in Table 20.





| © FREESCALE SEMICONDUCTOR, INC.<br>All RIGHTS RESERVED. | MECHANICAL OUTLINE |              | PRINT VERSION NE | IT TO SCALE |
|---------------------------------------------------------|--------------------|--------------|------------------|-------------|
| TITLE:                                                  |                    | DOCUMENT NE  | RE∨: C           |             |
| LOW PROFILE QUAD FLAT PA                                | ( /                | CASE NUMBER  | R: 873A-04       | 01 APR 2005 |
| 32 LEAD, 0.8 PITCH (7 X                                 | 7 X 1.4)           | STANDARD: JE | DEC MS-026 BBA   |             |







SECTION F-F ROTATED 90°CW 32 PLACES



| © FREESCALE SEMICONDUCTOR, INC.<br>All RIGHTS RESERVED. | MECHANICA   | L OUTLINE                        | PRINT VERSION NO | IT TO SCALE |  |
|---------------------------------------------------------|-------------|----------------------------------|------------------|-------------|--|
| TITLE:                                                  | DOCUMENT NO | ]: 98ASH70029A                   | RE∨: C           |             |  |
| LOW PROFILE QUAD FLAT P<br>32 LEAD, 0.8 PITCH (7 X      |             | CASE NUMBER: 873A-04 01 APR 2005 |                  |             |  |
|                                                         | × / /× ···) | STANDARD: JE                     | DEC MS-026 BBA   |             |  |

DETAIL G

1. DIMENSIONS ARE IN MILLIMETERS.

2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5-1994.

 $\overline{3}$  datums a, b, and d to be determined at datum plane H.

 $\overline{/4.}$  dimensions to be determined at seating plane datum c.

5. DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE MAXIMUM DIMENSION BY MORE THAN 0.08 MM. DAMBAR CANNOT BE LOCATED ON THZ LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION: 0.07 MM.

6. DIMENSIONS DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 MM PER SIDE. DIMENSIONS ARE MAXIMUM PLASTIC BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH.

 $\overline{7.}$  exact shape of each corner is optional.

8. THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.1 MM AND 0.25 MM FROM THE LEAD TIP.

| © FREESCALE SEMICONDUCTOR, INC.<br>All RIGHTS RESERVED. | MECHANICAL OUTLINE               |                                  | PRINT VERSION NE | IT TO SCALE |
|---------------------------------------------------------|----------------------------------|----------------------------------|------------------|-------------|
| TITLE:                                                  |                                  | DOCUMENT NO: 98ASH70029A         |                  | RE∨: C      |
| LOW PROFILE QUAD FLAT P                                 | ( )                              | CASE NUMBER: 873A-04 01 APR 2005 |                  |             |
| 32 LEAD, 0.8 PITCH (7 X                                 | 32 LEAD, 0.8 PITCH (7 X 7 X 1.4) |                                  |                  |             |



| © FREESCALE SEMICONDUCTOR, INC.<br>All rights reserved. | MECHANICAL OUTLINE | PRINT VERSION NO | DT TO SCALE |
|---------------------------------------------------------|--------------------|------------------|-------------|
| TITLE: SOIC, WIDE BOD                                   | DY. DOCUMENT       | NO: 98ASB42345B  | REV: G      |
| 28 LEAD                                                 | ,                  | ER: 751F-05      | 10 MAR 2005 |
| CASEOUTLINE                                             | STANDARD:          | MS-013AE         |             |



| © FREESCALE SEMICONDUCTOR, INC.<br>All rights reserved. |  | LOUTLINE    | PRINT VERSION NO | DT TO SCALE |
|---------------------------------------------------------|--|-------------|------------------|-------------|
| 28 LEAD                                                 |  | DOCUMENT NO | ): 98ASB42345B   | REV: G      |
|                                                         |  | CASE NUMBER | R: 751F-05       | 10 MAR 2005 |
|                                                         |  | STANDARD:   | MS-013AE         |             |

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- A. THIS DIMENSION DOES NOT INCLUDE MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.
- 4. 751F-01 THRU -04 OBSOLETE. NEW STANDARD: 751F-05
- A. THIS DIMENSION DOES NOT INCLUDE DAM BAR PROTRUSION ALLOWABLE DAM BAR PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF THIS DIMENSION AT MAXIMUM MATERIAL CONDITION.

| © FREESCALE SEMICONDUCTOR, INC.<br>All RIGHTS RESERVED. | MECHANICA | L OUTLINE    | PRINT VERSION NO | DT TO SCALE |
|---------------------------------------------------------|-----------|--------------|------------------|-------------|
| 28 LEAD                                                 |           | DOCUMENT NO  | ): 98ASB42345B   | REV: G      |
|                                                         |           | CASE NUMBER  | R: 751F-05       | 10 MAR 2005 |
|                                                         |           | STANDARD: MS | S-013AE          |             |



| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICA | LOUTLINE     | PRINT VERSION NO | OT TO SCALE |
|---------------------------------------------------------|-----------|--------------|------------------|-------------|
| TITLE:                                                  |           | DOCUMENT NO  | ): 98ASB42343B   | REV: J      |
| 20LD SOIC W/B, 1.<br>CASE-OUTLI                         |           | CASE NUMBER  | R: 751D-07       | 23 MAR 2005 |
|                                                         |           | STANDARD: JE | DEC MS-013AC     |             |

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. DATUMS A AND B TO BE DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- 4. THIS DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURRS. MOLD FLASH, PROTRUSION OR GATE BURRS SHALL NOT EXCEED 0.15 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- 5. THIS DIMENSION DOES NOT INCLUDE INTER-LEAD FLASH OR PROTRUSIONS. INTER-LEAD FLASH AND PROTRUSIONS SHALL NOT EXCEED 0.25 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- 6. THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.62 mm.

| © FREESCALE SEMICONDUCTOR, INC.<br>All RIGHTS RESERVED. | MECHANICA | LOUTLINE     | PRINT VERSION NO | DT TO SCALE |
|---------------------------------------------------------|-----------|--------------|------------------|-------------|
| TITLE:                                                  |           | DOCUMENT NO  | : 98ASB42343B    | REV: J      |
| 20LD SOIC W/B, 1.27 PITCH,<br>CASE OUTLINE              |           | CASE NUMBER  | 2: 751D-07       | 23 MAR 2005 |
|                                                         |           | STANDARD: JE | DEC MS-013AC     |             |





| © FREESCALE SEMICONDUCTOR, INC.<br>All rights reserved. | MECHANICAL OUTLINE |              | PRINT VERSION NE | IT TO SCALE |
|---------------------------------------------------------|--------------------|--------------|------------------|-------------|
| TITLE:                                                  |                    | DOCUMENT NE  | ]: 98ASB42431B   | RE∨: T      |
|                                                         |                    | CASE NUMBER  | 2: 648-08        | 19 MAY 2005 |
|                                                         |                    | STANDARD: NE | IN-JEDEC         |             |

1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.

2. CONTROLLING DIMENSION: INCH.

A DIMENSION TO CENTER OF LEADS WHEN FORMED PARALLEL.

4 dimensions does not include mold flash.

5. ROUNDED CORNERS OPTIONAL.

6. 648-01 THRU -08 OBSOLETE, NEW STANDARD 648-09.

|       | MILLIM | ETERS                        | 11    | NCHES     | MILLIMETERS         |         | CHES MILLIMETERS INCHES |         | INCHES      |
|-------|--------|------------------------------|-------|-----------|---------------------|---------|-------------------------|---------|-------------|
| DIM   | MIN    | MAX                          | MIN   | MAX       | DIM                 | MIN     | MAX                     | Min     | MAX         |
| A     | 18.80  | 19.55                        | 0.740 | 0.770     |                     |         |                         |         |             |
| В     | 6.35   | 6.85                         | 0.250 | 0.270     |                     |         |                         |         |             |
| С     | 3.69   | 4.44                         | 0.145 | 0.175     |                     |         |                         |         |             |
| D     | 0.39   | 0.53                         | 0.015 | 0.021     |                     |         |                         |         |             |
| F     | 1.02   | 1.77                         | 0.040 | 0.070     |                     |         |                         |         |             |
| G     | 2.54   | BSC                          | 0.1   | 00 BSC    |                     |         |                         |         |             |
| н     | 1.27   | BSC                          | 0.0   | 50 BSC    |                     |         |                         |         |             |
| J     | 0.21   | 0.38                         | 0.008 | 0.015     |                     |         |                         |         |             |
| К     | 2.80   | 3.30                         | 0.110 | 0.130     |                     |         |                         |         |             |
| L     | 7.50   | 7.74                         | 0.295 | 0.305     |                     |         |                         |         |             |
| М     | 0.     | 10°                          | 0.    | 10'       |                     |         |                         |         |             |
| S     | 0.51   | 1.01                         | 0.020 | 0.040     |                     |         |                         |         |             |
| © FF  |        | ICONDUCTOR, I<br>S RESERVED. | NC.   | MECHANICA | L OUT               | LINE    | PRINT VERS              | SION NO | DT TO SCALE |
| TITLE | :      |                              |       |           | DOCU                | Ment nc | :98ASB4243              | 1 B     | REV: T      |
|       |        | 16 LD F                      | PDIP  |           | CASE                | NUMBER  | : 648-08                |         | 19 MAY 2005 |
|       |        |                              |       |           | STANDARD: NON-JEDEC |         |                         |         |             |

### STYLE 1:

### PIN 1. CATHODE

- 2. CATHODE
- 3. CATHODE
- 4. CATHODE
- 5. CATHODE
- 6. CATHODE
- 7. CATHODE
- 8. CATHODE
- 9. ANODE
- 10. ANODE
- 11. ANODE
- 12. ANODE
- 13. ANODE
- 14. ANODE
- 15. ANODE
- 16. ANODE

STYLE 2:

- PIN 1. COMMON DRAIN
  - 2. COMMON DRAIN
  - 3. COMMON DRAIN
  - 4. COMMON DRAIN
  - 5. COMMON DRAIN
  - 6. COMMON DRAIN
  - 7. COMMON DRAIN
  - 8. COMMON DRAIN
  - 9. GATE
  - 10. SOURCE
  - 11. GATE
  - 12. SOURCE
  - 13. GATE
  - 14. SOURCE
  - 15. GATE
  - 16. SOURCE

| © FREESCALE SEMICONDUCTOR, INC.<br>All rights reserved. | MECHANICAL OUTLINE |              | PRINT VERSION NO | DT TO SCALE |
|---------------------------------------------------------|--------------------|--------------|------------------|-------------|
| TITLE:                                                  |                    | DOCUMENT NO  | ): 98ASB42431B   | REV: T      |
| 16 LD PDIP                                              |                    | CASE NUMBER  | 8:648-08         | 19 MAY 2005 |
|                                                         |                    | STANDARD: NO | N-JEDEC          |             |



| © FREESCALE SEMICONDUCTOR, INC.<br>All RIGHTS RESERVED. | MECHANICA | l outline    | PRINT VERSION NO | IT TO SCALE |
|---------------------------------------------------------|-----------|--------------|------------------|-------------|
| TITLE:                                                  |           | DOCUMENT NE  | ]: 98ASH70247A   | RE∨: B      |
| 16 LD TSSOP, PITCH 0.65MM                               |           | CASE NUMBER  | R: 948F-01       | 19 MAY 2005 |
|                                                         |           | STANDARD: JE | EDEC             |             |





| © FREESCALE SEMICONDUCTOR, INC.<br>All rights reserved. | MECHANICA | L OUTLINE    | PRINT VERSION NO | IT TO SCALE |
|---------------------------------------------------------|-----------|--------------|------------------|-------------|
| 16 LD TSSOP, PITCH 0.65MM                               |           | DOCUMENT NE  | ]: 98ASH70247A   | RE∨: B      |
|                                                         |           | CASE NUMBER  | 2: 948F-01       | 19 MAY 2005 |
|                                                         |           | STANDARD: JE | DEC              |             |

1. CONTROLLING DIMENSION: MILLIMETER

2. DIMENSIONS AND TOLERANCES PER ANSI Y14.5M-1982.

<u>/</u>3 DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE.

4 DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 PER SIDE

5 DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 TOTAL IN EXCESS OF THE DIMENSION AT MAXIMUM MATERIAL CONDITION.

6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.

 $\overline{7}$  dimensions are to be determined at datum plane  $\overline{-W}$ -

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICAL OUTLINE |              | PRINT VERSION NE | IT TO SCALE |
|---------------------------------------------------------|--------------------|--------------|------------------|-------------|
| TITLE:<br>16 LD TSSOP, PITCH 0.65MM                     |                    | DOCUMENT NE  | ]: 98ASH70247A   | RE∨: B      |
|                                                         |                    | CASE NUMBER  | 8: 948F-01       | 19 MAY 2005 |
|                                                         |                    | STANDARD: JE | DEC              |             |

#### How to Reach Us:

Home Page: www.freescale.com

E-mail: support@freescale.com

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com

#### Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH

Freescale Halbletter Deutschland Gmb Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com

Document Number: MC9S08QE8 Rev. 3 1/2008

Preliminary Subject to Change Without Notice Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc. 2007–2008. All rights reserved.

