# MC68HC908JL16

**Data Sheet** 

M68HC08 Microcontrollers

MC68HC908JL16 Rev. 1.1 11/2005



# MC68HC908JL16

# **Data Sheet**

To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to:

# http://freescale.com/

The following revision history table summarizes changes contained in this document. For your convenience, the page number designators have been linked to the appropriate location.

Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. This product incorporates SuperFlash® technology licensed from SST.

© Freescale Semiconductor, Inc., 2005. All rights reserved.

# **Revision History**

# **Revision History**

| Date              | Revision<br>Level | Description                                                | Page<br>Number(s) |
|-------------------|-------------------|------------------------------------------------------------|-------------------|
| November,<br>2005 | 1.1               | Order part number: MC908JL16CFAE changed to MC908JL16CFJE. | 217               |
| November,<br>2005 | 1                 | First general release.                                     | N/A               |

# **List of Chapters**

| Chapter 1 General Description                                      | 17  |
|--------------------------------------------------------------------|-----|
| Chapter 2 Memory Map                                               | 23  |
| Chapter 3 Configuration and Mask Option Registers (CONFIG and MOR) | 41  |
| Chapter 4 System Integration Module (SIM)                          | 45  |
| Chapter 5 Oscillator (OSC)                                         | 63  |
| Chapter 6 Timer Interface Module (TIM)                             | 69  |
| Chapter 7 Serial Communications Interface (SCI)                    | 85  |
| Chapter 8 Multi-Master IIC Interface (MMIIC)                       | 109 |
| Chapter 9 Analog-to-Digital Converter (ADC)                        | 123 |
| Chapter 10 Input/Output (I/O) Ports                                | 137 |
| Chapter 11 External Interrupt (IRQ)                                | 151 |
| Chapter 12 Keyboard Interrupt Module (KBI)                         | 155 |
| Chapter 13 Computer Operating Properly (COP)                       | 161 |
| Chapter 14 Low-Voltage Inhibit (LVI)                               | 165 |
| Chapter 15 Central Processor Unit (CPU)                            | 167 |
| Chapter 16 Development Support                                     | 179 |
| Chapter 17 Electrical Specifications                               | 203 |
| Chapter 18 Ordering Information and Mechanical Specifications      | 217 |

**List of Chapters** 

# **Table of Contents**

Chapter 1
General Description

|                | Goneral Boothplion                      |    |
|----------------|-----------------------------------------|----|
| 1.1            | Introduction                            |    |
| 1.2            | Features                                | 17 |
| 1.3            | MCU Block Diagram                       | 18 |
| 1.4            | Pin Assignments                         | 20 |
| 1.5            | Pin Functions                           | 21 |
|                | Chantar 2                               |    |
|                | Chapter 2<br>Memory Map                 |    |
| 2.1            | Introduction                            | 23 |
| 2.2            | I/O Section                             | 23 |
| 2.3            | Monitor ROM                             | 32 |
| 2.4            | Random-Access Memory (RAM)              | 33 |
| 2.5            | FLASH Memory                            | 33 |
| 2.5.1          | Functional Description                  |    |
| 2.5.2          | FLASH Control Register                  |    |
| 2.5.3          | FLASH Page Erase Operation              |    |
| 2.5.4<br>2.5.5 | FLASH Mass Erase Operation              |    |
| 2.5.6          | FLASH Program Operation                 |    |
| 2.5.7          | FLASH Block Protect Register.           |    |
|                |                                         |    |
|                | Chapter 3                               |    |
|                | Configuration and Mask Option Registers |    |
|                | (CONFIG and MOR)                        |    |
| 3.1            | Introduction                            |    |
| 3.2            | Functional Description                  |    |
| 3.3            | Configuration Register 1 (CONFIG1)      |    |
| 3.4            | Configuration Register 2 (CONFIG2)      |    |
| 3.5            | Mask Option Register (MOR)              | 44 |
|                | Chapter 4                               |    |
|                | System Integration Module (SIM)         |    |
| 4.1            | Introduction                            | 45 |
| 4.2            | SIM Bus Clock Control and Generation    |    |
| 4.2.1          | Bus Timing                              | 47 |
| 4.2.2          | Clock Start-Up from POR or LVI Reset    |    |
| 4.2.3          | Clocks in Stop Mode and Wait Mode       | 48 |
|                |                                         |    |
|                |                                         |    |

# **Table of Contents**

| 4.3     | Reset and System Initialization                     | 48 |
|---------|-----------------------------------------------------|----|
| 4.3.1   | External Pin Reset                                  | 48 |
| 4.3.2   | Active Resets from Internal Sources                 | 49 |
| 4.3.2.1 | Power-On Reset                                      | 49 |
| 4.3.2.2 | Computer Operating Properly (COP) Reset             | 50 |
| 4.3.2.3 | Illegal Opcode Reset                                | 50 |
| 4.3.2.4 | Illegal Address Reset                               | 50 |
| 4.3.2.5 | Low-Voltage Inhibit (LVI) Reset                     | 51 |
| 4.4     | SIM Counter                                         | 51 |
| 4.4.1   | SIM Counter During Power-On Reset                   | 51 |
| 4.4.2   | SIM Counter During Stop Mode Recovery               | 51 |
| 4.4.3   | SIM Counter and Reset States                        | 51 |
| 4.5     | Exception Control                                   | 51 |
| 4.5.1   | Interrupts                                          |    |
| 4.5.1.1 |                                                     |    |
| 4.5.1.2 | · · · · · · · · · · · · · · · · · · ·               |    |
| 4.5.2   | Interrupt Status Registers                          |    |
| 4.5.2.1 | Interrupt Status Register 1                         |    |
| 4.5.2.2 |                                                     |    |
| 4.5.2.3 |                                                     |    |
| 4.5.3   | Reset                                               | 56 |
| 4.5.4   | Break Interrupts                                    | 56 |
| 4.5.5   | Status Flag Protection in Break Mode                | 57 |
| 4.6     | Low-Power Modes                                     | 57 |
| 4.6.1   | Wait Mode                                           | 57 |
| 4.6.2   | Stop Mode                                           | 58 |
| 4.7     | SIM Registers                                       | 59 |
| 4.7.1   | Break Status Register (BSR)                         |    |
| 4.7.2   | Reset Status Register (RSR)                         |    |
| 4.7.3   | Break Flag Control Register (BFCR)                  | 61 |
|         |                                                     |    |
|         | Chapter 5                                           |    |
|         | Oscillator (OSC)                                    |    |
| 5.1     | Introduction                                        | 63 |
| 5.2     | Oscillator Selection                                |    |
| 5.2.1   | XTAL Oscillator                                     | 64 |
| 5.2.2   | RC Oscillator                                       | 64 |
| 5.3     | Internal Oscillator                                 | 66 |
| 5.4     | I/O Signals                                         | 66 |
| 5.4.1   | Crystal Amplifier Input Pin (OSC1)                  |    |
| 5.4.2   | Crystal Amplifier Output Pin (OSC2/RCCLK/PTA6/KBI6) | 66 |
| 5.4.3   | Oscillator Enable Signal (SIMOSCEN)                 |    |
| 5.4.4   | XTAL Oscillator Clock (XTALCLK)                     |    |
| 5.4.5   | RC Oscillator Clock (RCCLK)                         |    |
| 5.4.6   | Oscillator Out 2 (2OSCOUT)                          |    |
| 5.4.7   | Oscillator Out (OSCOUT)                             |    |
| 5.4.8   | Internal Oscillator Clock (ICLK)                    | 67 |

| 5.5                      | Low Power Modes                                                       |    |
|--------------------------|-----------------------------------------------------------------------|----|
| 5.5.1                    | Wait Mode                                                             |    |
| 5.5.2                    | Stop Mode                                                             | 67 |
| 5.6                      | Oscillator During Break Mode                                          | 67 |
|                          | Chapter 6                                                             |    |
|                          | Timer Interface Module (TIM)                                          |    |
| 6.1                      | Introduction                                                          | 69 |
| 6.2                      | Features                                                              |    |
| 6.3                      | Pin Name Conventions                                                  |    |
| 6.4                      | Functional Description                                                |    |
| 6.4.1                    | TIM Counter Prescaler.                                                |    |
| 6.4.2                    | Input Capture                                                         |    |
| 6.4.3                    | Output Compare.                                                       |    |
| 6.4.3.1                  | Unbuffered Output Compare                                             |    |
| 6.4.3.2                  |                                                                       |    |
| 6.4.4                    | Pulse Width Modulation (PWM)                                          |    |
| 6.4.4.1                  | Unbuffered PWM Signal Generation                                      | 74 |
| 6.4.4.2                  | Buffered PWM Signal Generation                                        | 75 |
| 6.4.4.3                  | PWM Initialization                                                    | 75 |
| 6.5                      | Interrupts                                                            | 76 |
| 6.6                      | Low-Power Modes                                                       | 76 |
| 6.6.1                    | Wait Mode                                                             | 76 |
| 6.6.2                    | Stop Mode                                                             | 76 |
| 6.7                      | TIM During Break Interrupts                                           | 76 |
| 6.8                      | I/O Signals                                                           |    |
| 6.8.1                    | TIM Clock Pin (ADC12/T2CLK)                                           |    |
| 6.8.2                    | TIM Channel I/O Pins (PTD4/T1CH0, PTD5/T1CH1, PTE0/T2CH0, PTE1/T2CH1) |    |
| 6.9                      | I/O Registers                                                         |    |
| 6.9.1                    | TIM Status and Control Register                                       |    |
| 6.9.2                    | TIM Counter Registers                                                 | 79 |
| 6.9.3                    | TIM Counter Modulo Registers                                          | 80 |
| 6.9.4                    | TIM Channel Status and Control Registers                              |    |
| 6.9.5                    | TIM Channel Registers                                                 | 83 |
|                          | Chapter 7                                                             |    |
|                          | Serial Communications Interface (SCI)                                 |    |
| 7.1                      | Introduction                                                          | 85 |
| 7.2                      | Features                                                              | 85 |
| 7.3                      | Pin Name Conventions                                                  |    |
| 7.4                      | Functional Description                                                |    |
| 7. <del>4</del><br>7.4.1 | Data Format                                                           |    |
| 7.4.2                    | Transmitter                                                           |    |
| 7.4.2.1                  | Character Length                                                      |    |
| 7.4.2.2                  |                                                                       |    |
| 7.4.2.3                  |                                                                       |    |
| 7.4.2.4                  |                                                                       |    |
|                          |                                                                       |    |

MC68HC908JL16 Data Sheet, Rev. 1.1

# **Table of Contents**

| 7.4.2.5 |                                       |     |
|---------|---------------------------------------|-----|
| 7.4.2.6 | Transmitter Interrupts                | 90  |
| 7.4.3   | Receiver                              |     |
| 7.4.3.1 |                                       |     |
| 7.4.3.2 |                                       |     |
| 7.4.3.3 | · · · · · · · · · · · · · · · · · · · |     |
| 7.4.3.4 |                                       |     |
| 7.4.3.5 |                                       |     |
| 7.4.3.6 | · · · · · · · · · · · · · · · · · · · |     |
| 7.4.3.7 | · · · · · · · · · · · · · · · · · · · |     |
| 7.4.3.8 | B Error Interrupts                    | 96  |
| 7.5     | Low-Power Modes                       | 96  |
| 7.5.1   | Wait Mode                             | 96  |
| 7.5.2   | Stop Mode                             | 97  |
| 7.6     | SCI During Break Module Interrupts    |     |
| 7.7     | I/O Signals                           |     |
| 7.7.1   | TxD (Transmit Data)                   |     |
| 7.7.2   | RxD (Receive Data)                    | 97  |
| 7.8     | I/O Registers                         | 97  |
| 7.8.1   | SCI Control Register 1                | 98  |
| 7.8.2   | SCI Control Register 2                | 99  |
| 7.8.3   | SCI Control Register 3                |     |
| 7.8.4   | SCI Status Register 1                 |     |
| 7.8.5   | SCI Status Register 2                 | 105 |
| 7.8.6   | SCI Data Register                     |     |
| 7.8.7   | SCI Baud Rate Register                | 106 |
|         | Chapter 8                             |     |
|         | Multi-Master IIC Interface (MMIIC)    |     |
| 8.1     | Introduction                          | 109 |
| 8.2     | Features                              | 109 |
| 8.3     | I/O Pins                              | 110 |
| 8.4     | Functional Description                | 111 |
| 8.4.1   | IIC Protocol                          |     |
| 8.4.2   | START Signal                          |     |
| 8.4.3   | Slave Address Transmission            |     |
| 8.4.4   | Data Transfer                         | 112 |
| 8.4.5   | STOP Signal                           | 112 |
| 8.4.6   | Repeated START Signal                 | 113 |
| 8.4.7   | Arbitration Procedure                 |     |
| 8.4.8   | Clock Synchronization                 |     |
| 8.4.9   | Handshaking                           |     |
| 8.4.10  |                                       |     |
| 8.4.11  | Modes of Operation                    |     |
| 8.5     | Interrupts                            |     |
| 8.6     | Low-Power Modes                       |     |
| 8.6.1   | Wait Mode                             | 114 |

| 8.6.2   | Stop Mode                                        | 114 |
|---------|--------------------------------------------------|-----|
| 8.7     | MMIIC During Break Interrupts                    | 115 |
| 8.8     | Multi-Master IIC Registers                       | 115 |
| 8.8.1   | Multi-Master IIC Address Register (MMADR)        |     |
| 8.8.2   | Multi-Master IIC Control Register (MMCR)         |     |
| 8.8.3   | Multi-Master IIC Master Control Register (MIMCR) |     |
| 8.8.4   | Multi-Master IIC Status Register (MMSR)          |     |
| 8.8.5   | Multi-Master IIC Data Transmit Register (MMDTR)  |     |
| 8.8.6   | Multi-Master IIC Data Receive Register (MMDRR)   | 120 |
| 8.9     | Programming Considerations                       | 120 |
|         | Chapter 9                                        |     |
|         | Analog-to-Digital Converter (ADC)                |     |
| 9.1     | Introduction                                     | 123 |
| 9.2     | Features                                         | 123 |
| 9.3     | Functional Description                           | 124 |
| 9.3.1   | Clock Select and Divide Circuit                  | 125 |
| 9.3.2   | Input Select and Pin Control                     |     |
| 9.3.3   | Conversion Control                               |     |
| 9.3.3.1 |                                                  |     |
| 9.3.3.2 | Completing Conversions                           | 125 |
| 9.3.3.3 |                                                  |     |
| 9.3.3.4 | Total Conversion Time                            | 126 |
| 9.3.4   | Sources of Error                                 |     |
| 9.3.4.1 |                                                  |     |
| 9.3.4.2 | Pin Leakage Error                                | 127 |
| 9.3.4.3 |                                                  |     |
| 9.3.4.4 |                                                  |     |
| 9.3.4.5 |                                                  |     |
| 9.3.4.6 | Code Jitter, Non-Monotonicity and Missing Codes  | 129 |
| 9.4     | Interrupts                                       | 129 |
| 9.5     | Low-Power Modes                                  | 129 |
| 9.5.1   | Wait Mode                                        |     |
| 9.5.2   | Stop Mode                                        | 129 |
| 9.6     | ADC10 During Break Interrupts                    |     |
| 9.7     | Input/Output Signals                             | 130 |
| 9.7.1   | ADC10 Analog Power Pin (VDDA)                    | 130 |
| 9.7.2   | ADC10 Analog Ground Pin (VSSA)                   | 130 |
| 9.7.3   | ADC10 Voltage Reference High Pin (VREFH)         |     |
| 9.7.4   | ADC10 Voltage Reference Low Pin (VREFL)          |     |
| 9.7.5   | ADC10 Channel Pins (ADn)                         |     |
| 9.8     | Registers                                        | 131 |
| 9.8.1   | ADC10 Status and Control Register                | 131 |
| 9.8.2   | ADC10 Result High Register (ADRH)                |     |
| 9.8.3   | ADC10 Result Low Register (ADRL)                 |     |
| 9.8.4   | ADC10 Clock Register (ADCLK)                     | 135 |

# **Table of Contents**

# Chapter 10 Input/Output (I/O) Ports

| 10.1           | Introduction                             | 137 |
|----------------|------------------------------------------|-----|
| 10.2           | Port A                                   | 140 |
| 10.2.1         | Port A Data Register (PTA)               | 140 |
| 10.2.2         | Data Direction Register A (DDRA)         |     |
| 10.2.3         | Port A Input Pull-Up Enable Registers    | 142 |
| 10.3           | Port B                                   | 143 |
| 10.3.1         | Port B Data Register (PTB)               | 143 |
| 10.3.2         | Data Direction Register B (DDRB)         |     |
| 10.4           | Port D.                                  | 144 |
| 10.4.1         | Port D Data Register (PTD)               |     |
| 10.4.2         | Data Direction Register D (DDRD)         | 146 |
| 10.4.3         | Port D Control Register (PDCR)           | 147 |
| 10.5           | Port E                                   | 147 |
| 10.5.1         | Port E Data Register (PTE)               | 148 |
| 10.5.2         | Data Direction Register E (DDRE)         | 148 |
|                | Chantar 11                               |     |
|                | Chapter 11 External Interrupt (IRQ)      |     |
| 11.1           | Introduction                             | 151 |
| 11.2           | Features                                 |     |
|                |                                          |     |
| 11.3<br>11.3.1 | Functional Description                   |     |
| _              |                                          |     |
| 11.4           | IRQ Module During Break Interrupts       |     |
| 11.5           | IRQ Status and Control Register (INTSCR) | 154 |
|                | Chapter 12                               |     |
|                | Keyboard Interrupt Module (KBI)          |     |
| 12.1           | Introduction                             | 155 |
| 12.2           | Features                                 | 155 |
| 12.3           | I/O Pins                                 | 155 |
| 12.4           | Functional Description                   | 156 |
| 12.4.1         | Keyboard Initialization                  |     |
| 12.5           | Keyboard Interrupt Registers             | 157 |
| 12.5.1         | Keyboard Status and Control Register     |     |
| 12.5.2         | Keyboard Interrupt Enable Register       |     |
| 12.6           | Low-Power Modes                          |     |
| 12.6.1         | Wait Mode                                | 159 |
| 12.6.2         | Stop Mode                                | 159 |
| 12.7           | Keyboard Module During Break Interrupts  | 159 |
|                | Observation 40                           |     |
|                | Chapter 13                               |     |
|                | Computer Operating Properly (COP)        |     |
| 13.1           | Introduction                             |     |
| 13.2           | Functional Description                   | 161 |
|                |                                          |     |

MC68HC908JL16 Data Sheet, Rev. 1.1

| 13.3   | I/O Signals                             |     |
|--------|-----------------------------------------|-----|
| 13.3.1 | ICLK                                    |     |
| 13.3.2 | COPCTL Write                            | 162 |
| 13.3.3 | Power-On Reset.                         |     |
| 13.3.4 | Internal Reset                          |     |
| 13.3.5 | Reset Vector Fetch                      |     |
| 13.3.6 | COPD (COP Disable).                     |     |
| 13.3.7 | COPRS (COP Rate Select)                 | 163 |
| 13.4   | COP Control Register                    | 163 |
| 13.5   | Interrupts                              | 163 |
| 13.6   | Monitor Mode                            | 163 |
| 13.7   | Low-Power Modes                         | 163 |
| 13.7.1 | Wait Mode                               | 164 |
| 13.7.2 | Stop Mode                               | 164 |
| 13.8   | COP Module During Break Mode            | 164 |
|        | 01 1 14                                 |     |
|        | Chapter 14                              |     |
|        | Low-Voltage Inhibit (LVI)               |     |
| 14.1   | Introduction                            |     |
| 14.2   | Features                                |     |
| 14.3   | Functional Description                  | 165 |
| 14.4   | LVI Control Register (CONFIG2/CONFIG1)  | 166 |
| 14.5   | Low-Power Modes                         | 166 |
| 14.5.1 | Wait Mode                               | 166 |
| 14.5.2 | Stop Mode                               | 166 |
|        | Chapter 15                              |     |
|        | Chapter 15 Central Processor Unit (CPU) |     |
| 4-4    | ,                                       | 40- |
| 15.1   | Introduction                            |     |
| 15.2   | Features                                |     |
| 15.3   | CPU Registers                           |     |
| 15.3.1 | Accumulator                             |     |
| 15.3.2 | Index Register                          |     |
| 15.3.3 | Stack Pointer                           |     |
| 15.3.4 | Program Counter                         |     |
| 15.3.5 | Condition Code Register                 |     |
| 15.4   | Arithmetic/Logic Unit (ALU)             |     |
| 15.5   | Low-Power Modes                         |     |
| 15.5.1 | Wait Mode                               |     |
| 15.5.2 | Stop Mode                               |     |
| 15.6   | CPU During Break Interrupts             |     |
| 15.7   | Instruction Set Summary                 |     |
| 15.8   | Opcode Map                              | 177 |

# **Table of Contents**

# Chapter 16 Development Support

| 16.1    | Introduction                                 | 179 |
|---------|----------------------------------------------|-----|
| 16.2    | Break Module (BRK)                           | 179 |
| 16.2.1  | Functional Description                       | 179 |
| 16.2.2  | Flag Protection During Break Interrupts      | 180 |
| 16.2.3  | CPU During Break Interrupts                  | 181 |
| 16.2.4  | TIM During Break Interrupts                  |     |
| 16.2.5  | COP During Break Interrupts                  | 181 |
| 16.2.6  | Break Module Registers                       | 181 |
| 16.2.6. | 1 Break Status and Control Register (BRKSCR) | 181 |
| 16.2.6. | 2 Break Address Registers                    | 182 |
| 16.2.6. | 3 Break Status Register                      | 182 |
| 16.2.6. | 4 Break Flag Control Register (BFCR)         | 182 |
| 16.2.7  | Low-Power Modes                              | 183 |
| 16.2.7. | 1 Wait Mode                                  | 183 |
| 16.2.7. | 2 Stop Mode                                  | 183 |
| 16.3    | Monitor Module (MON)                         | 184 |
| 16.3.1  | Functional Description                       |     |
| 16.3.2  | Entering Monitor Mode                        | 186 |
| 16.3.3  | Baud Rate                                    | 188 |
| 16.3.4  | Data Format                                  | 188 |
| 16.3.5  | Echoing                                      | 188 |
| 16.3.6  | Break Signal                                 |     |
| 16.3.7  | Commands                                     | 189 |
| 16.3.8  | Security                                     | 191 |
| 16.3.9  | ROM-Resident Routines                        | 192 |
| 16.3.9. | 1 PRGRNGE                                    | 194 |
| 16.3.9. | 2 ERARNGE                                    | 195 |
| 16.3.9. | 3 LDRNGE                                     | 196 |
| 16.3.9. | 4 MON_PRGRNGE                                | 197 |
| 16.3.9. |                                              |     |
| 16.3.9. |                                              |     |
| 16.3.9. | <del>-</del>                                 |     |
| 16.3.9. | 8 EE_READ                                    | 201 |
|         | Oboutou 17                                   |     |
|         | Chapter 17                                   |     |
|         | Electrical Specifications                    |     |
| 17.1    | Introduction                                 |     |
| 17.2    | Absolute Maximum Ratings                     | 203 |
| 17.3    | Functional Operating Range                   | 204 |
| 17.4    | Thermal Characteristics                      | 204 |
| 17.5    | 5-V DC Electrical Characteristics            | 205 |
| 17.6    | 5-V Control Timing.                          |     |
|         |                                              |     |
| 17.7    | 5-V Oscillator Characteristics.              |     |
| 17.8    | 3-V DC Electrical Characteristics            |     |
| 17.9    | 3-V Control Timing                           | 209 |
|         |                                              |     |

MC68HC908JL16 Data Sheet, Rev. 1.1

| 17.10 | 3-V Oscillator Characteristics                     | 210 |
|-------|----------------------------------------------------|-----|
| 17.11 | Typical Supply Currents                            | 211 |
| 17.12 | Timer Interface Module Characteristics             | 212 |
| 17.13 | ADC10 Characteristics                              | 212 |
| 17.14 | MMIIC Electrical Characteristics                   | 214 |
| 17.15 | Memory Characteristics                             | 216 |
|       | Chapter 18                                         |     |
|       | Ordering Information and Mechanical Specifications |     |
| 18.1  | Introduction                                       | 217 |
| 18.2  | MC Order Numbers                                   | 217 |
| 18.3  | Package Dimensions                                 | 217 |

# **Table of Contents**

# **Chapter 1 General Description**

## 1.1 Introduction

The MC68HC908JL16 is a member of the low-cost, high-performance M68HC08 Family of 8-bit microcontroller units (MCUs). All MCUs in the family use the enhanced M68HC08 central processor unit (CPU08) and are available with a variety of modules, memory sizes and types, and package types.

# 1.2 Features

### Features include:

- High-performance M68HC08 architecture
- Fully upward-compatible object code with M6805, M146805, and M68HC05 Families
- · Low-power design; fully static with stop and wait modes
- Maximum internal bus frequency:
  - 8-MHz at 5-V operating voltage
  - 4-MHz at 3-V operating voltage
- Oscillator options:
  - Crystal or resonator
  - RC oscillator
- 16,384 bytes user program FLASH memory with security<sup>(1)</sup>
- 512 bytes of on-chip random-access memory (RAM)
- Two 16-bit, 2-channel timer interface modules (TIM1 and TIM2) with selectable input capture, output compare, and pulse-width modulation (PWM) capability on each channel; external clock input option on TIM2
- 13-channel, 10-bit analog-to-digital converter with internal bandgap reference channel (ADC10)
- Serial communications interface module (SCI)
- Multi-master IIC module (MMIIC)
- Up to 26 general-purpose input/output (I/O) ports:
  - 8 keyboard interrupt with internal pull up
  - 11 LED drivers (sink)
  - 2 × 25 mA open-drain I/O with pull up
  - Inputs contain hysteresis buffer for improved noise immunity
- Resident routines for in-circuit programming and EEPROM emulation
- System protection features:
  - Optional computer operating properly (COP) reset, driven by internal RC oscillator
  - Optional low-voltage detection with reset and selectable trip points for 3-V and 5-V operation
  - Illegal opcode detection with reset
  - Illegal address detection with reset

<sup>1.</sup> No security feature is absolutely secure. However, Freescale's strategy is to make reading or copying the FLASH difficult for unauthorized users.

### **General Description**

- Master reset pin with internal pull-up and power-on reset
- IRQ with schmitt-trigger input and programmable pull up
- The MC68HC908JL16 is available in the following packages:
  - 28-pin plastic dual in-line package (PDIP)
  - 28-pin small outline integrated package (SOIC)
  - 32-pin shrink dual in-line package (SDIP)
  - 32-pin low-profile quad flat pack (LQFP)
- Specific features in 28-pin packages are:
  - 23 general-purpose I/Os only
  - 7 keyboard interrupt with internal pull up
  - 10 light-emitting diode (LED) drivers (sink)
  - 12-channel ADC
  - Timer I/O pins on TIM1 only

### Features of the CPU08 include the following:

- Enhanced HC05 programming model
- Extensive loop control functions
- 16 addressing modes (eight more than the HC05)
- 16-bit index register and stack pointer
- Memory-to-memory data transfers
- Fast 8 × 8 multiply instruction
- Fast 16/8 divide instruction
- Binary-coded decimal (BCD) instructions
- Optimization for controller applications
- Efficient C language support

# 1.3 MCU Block Diagram

Figure 1-1 shows the structure of the MC68HC908JL16.



### NOTES:

- 1. Shared pin: OSC2/RCCLK/PTA6/KBI6
- 2. Pin contains integrated pull-up device
- 3. Pin contains programmable pull-up device
- 4. LED direct sink pin
- 5. 25-mA output drive pin
- 6. Pin is open-drain output when MMIIC function enabled; position of SDA and SCL are selected in CONFIG2 register.
- 7. Pins available on 32-pin packages only

Figure 1-1. MC68HC908JL16 Block Diagram

MC68HC908JL16 Data Sheet, Rev. 1.1

# 1.4 Pin Assignments



Figure 1-2. 32-Pin LQFP Pin Assignment



Figure 1-3. 32-Pin SDIP Pin Assignment

MC68HC908JL16 Data Sheet, Rev. 1.1



Figure 1-4. 28-Pin PDIP/SOIC Pin Assignment

# 1.5 Pin Functions

Description of the pin functions are provided in Table 1-1.

**Table 1-1. Pin Functions** 

| Pin Name        | Pin Description                                                                | Input/Output | Voltage<br>Level                        |  |
|-----------------|--------------------------------------------------------------------------------|--------------|-----------------------------------------|--|
| V <sub>DD</sub> | Power supply                                                                   | Input        | 5 V or 3 V                              |  |
| V <sub>SS</sub> | Power supply ground                                                            | Output       | 0V                                      |  |
| RST             | Reset input, active low; with internal pull up and Schmitt trigger input       | Input/output | $V_{DD}$                                |  |
| ĪRQ             | External IRQ pin; with programmable internal pull up and Schmitt trigger input | Input        | V <sub>DD</sub>                         |  |
|                 | Used for monitor mode entry                                                    | Input        | $V_{\mathrm{DD}}$ to $V_{\mathrm{TST}}$ |  |
| OSC1            | Crystal or RC oscillator input                                                 | Input        | $V_{DD}$                                |  |
| 0301            | Orystal of the oscillator input                                                | input        | $V_{DD}$                                |  |
|                 | OSC2: crystal oscillator output; inverted OSC1 signal                          | Output       | $V_{DD}$                                |  |
| OSC2/RCCLK      | RCCLK: RC oscillator clock output                                              | Output       | $V_{DD}$                                |  |
|                 | Pin as PTA6/KBI6 (see PTA0-PTA7)                                               | Input/output | $V_{DD}$                                |  |

Continued on next page

MC68HC908JL16 Data Sheet, Rev. 1.1

# **General Description**

**Table 1-1. Pin Functions (Continued)** 

| Pin Name    | Pin Description                                                                  | Input/Output | Voltage<br>Level                                   |
|-------------|----------------------------------------------------------------------------------|--------------|----------------------------------------------------|
| ADC10/T0CLK | ADC12: channel-12 input of ADC                                                   | Input        | V <sub>SS</sub> to V <sub>DD</sub>                 |
| ADC12/T2CLK | T2CLK: external input clock for TIM2                                             | Input        | V <sub>DD</sub>                                    |
|             | 8-bit general-purpose I/O port                                                   | Input/output | V <sub>DD</sub>                                    |
|             | Each pin has programmable internal pull up when configured as input              | Input        | V <sub>DD</sub>                                    |
|             | Pins as keyboard interrupts, KBI0–KBI7                                           | Input        | V <sub>DD</sub>                                    |
| PTA0-PTA7   | PTA0-PTA5 and PTA7 have LED direct sink capability                               | Output       | V <sub>DD</sub>                                    |
|             | PTA6 as OSC2/RCCLK                                                               | Output       | V <sub>DD</sub>                                    |
|             | PTA2 as SDA of MMIIC                                                             | Input/output | V <sub>SS</sub> to V <sub>DD</sub><br>(open-drain) |
|             | PTA3 as SCL of MMIIC                                                             | Input/output | V <sub>SS</sub> to V <sub>DD</sub><br>(open-drain) |
| DTDA DTD7   | 8-bit general-purpose I/O port                                                   | Input/output | V <sub>DD</sub>                                    |
| PTB0-PTB7   | Pins as ADC input channels, ADC0-ADC7                                            | Input        | V <sub>SS</sub> to V <sub>DD</sub>                 |
|             | 8-bit general purpose I/O port; with programmable internal pull ups on PTD6–PTD7 | Input/output | V <sub>DD</sub>                                    |
|             | PTD0-PTD3 as ADC input channels, ADC11-ADC8                                      | Input        | V <sub>SS</sub> to V <sub>DD</sub>                 |
|             | PTD2-PTD3 and PTD6-PTD7 have LED direct sink capability                          | Output       | VSS                                                |
|             | PTD4 as T1CH0 of TIM1                                                            | Input/output | $V_{DD}$                                           |
|             | PTD5 as T1CH1 of TIM1                                                            | Input/output | V <sub>DD</sub>                                    |
| PTD0-PTD7   | PTD6-PTD7 have configurable 25-mA open-drain output                              | Output       | V <sub>SS</sub>                                    |
|             | PTD6 as TxD of SCI                                                               | Output       | V <sub>DD</sub>                                    |
|             | PTD7 as RxD of SCI                                                               | Input        | V <sub>DD</sub>                                    |
|             | PTD6 as SCL of MMIIC                                                             | Input/output | V <sub>SS</sub> to V <sub>DD</sub><br>(open-drain) |
|             | PTD7 as SDA of MMIIC                                                             | Input/output | V <sub>SS</sub> to V <sub>DD</sub><br>(open-drain) |
|             | 2-bit general-purpose I/O port                                                   | Input/output | V <sub>DD</sub>                                    |
| PTE0-PTE1   | PTE0 as T2CH0 of TIM2                                                            | Input/output | V <sub>DD</sub>                                    |
|             | PTE1 as T2CH1 of TIM2                                                            | Input/output | V <sub>DD</sub>                                    |

# NOTE

# Devices in 28-pin packages, the following pins are not available:

PTA7/KBI7, PTE0/T2CH0, PTE1/T2CH1, and ADC12/T2CLK.

# MC68HC908JL16 Data Sheet, Rev. 1.1

# Chapter 2 Memory

# 2.1 Introduction

The CPU08 can address 64-kbytes of memory space. The memory map, shown in Figure 2-1, includes:

- 16,384 bytes of user FLASH memory
- 36 bytes of user-defined vectors
- 512 bytes of random access memory (RAM)
- 959 bytes of monitor ROM

# 2.2 I/O Section

Addresses \$0000–\$003F, shown in Figure 2-2, contain most of the control, status, and data registers. Additional I/O registers have the following addresses:

- \$FE00; Break status register, BSR
- \$FE01; Reset status register, RSR
- \$FE02; Reserved
- \$FE03; Break flag control register, BFCR
- \$FE04; Interrupt status register 1, INT1
- \$FE05; Interrupt status register 2, INT2
- \$FE06; Interrupt status register 3, INT3
- \$FE07; Reserved
- \$FE08; FLASH control register, FLCR
- \$FE09; Reserved
- \$FE0A; Reserved
- \$FE0B; Reserved
- \$FE0C; Break address register high, BRKH
- \$FE0D; Break address register low, BRKL
- \$FE0E; Break status and control register, BRKSCR
- \$FE0F; Reserved
- \$FFCF; FLASH block protect register, FLBPR (FLASH register)
- \$FFD0; Mask option register, MOR (FLASH register)
- \$FFFF; COP control register, COPCTL



Figure 2-1. Memory Map

MC68HC908JL16 Data Sheet, Rev. 1.1



Figure 2-2. Control, Status, and Data Registers (Sheet 1 of 7)

## Memory



Figure 2-2. Control, Status, and Data Registers (Sheet 2 of 7)

| Addr.                                                    | Register Name                                     |                 | Bit 7  | 6     | 5     | 4                | 3                | 2     | 1      | Bit 0            |
|----------------------------------------------------------|---------------------------------------------------|-----------------|--------|-------|-------|------------------|------------------|-------|--------|------------------|
| \$001B Keyboard Interrupt Enable Register (KBIER)        | Read:<br>Write:                                   | KBIE7           | KBIE6  | KBIE5 | KBIE4 | KBIE3            | KBIE2            | KBIE1 | KBIE0  |                  |
|                                                          |                                                   | Reset:          | 0      | 0     | 0     | 0                | 0                | 0     | 0      | 0                |
| \$001C                                                   | Unimplemented                                     |                 |        |       |       |                  |                  |       |        |                  |
|                                                          |                                                   |                 |        |       |       |                  |                  |       |        |                  |
|                                                          |                                                   | Read:           | 0      | 0     | 0     | 0                | IRQF             | 0     | IMAOK  | MODE             |
| \$001D IRQ Status and Control<br>Register (INTSCR)       | Write:                                            |                 |        |       |       |                  | ACK              | IMASK | MODE   |                  |
|                                                          | Reset:                                            | 0               | 0      | 0     | 0     | 0                | 0                | 0     | 0      |                  |
| \$001E                                                   | Configuration Register 2 (CONFIG2) <sup>(1)</sup> | Read:<br>Write: | IRQPUD | R     | R     | LVIT1            | LVIT0            | R     | IICSEL | STOP_<br>ICLKDIS |
|                                                          | (00141102)                                        |                 | 0      | 0     | 0     | 0 <sup>(2)</sup> | 0 <sup>(2)</sup> | 0     | 0      | 0                |
| \$001F Configuration Register 1 (CONFIG1) <sup>(1)</sup> | Read:<br>Write:                                   | COPRS           | R      | R     | LVID  | R                | SSREC            | STOP  | COPD   |                  |
| (OOM IOT)                                                |                                                   | Reset:          | 0      | 0     | 0     | 0                | 0                | 0     | 0      | 0                |

<sup>1.</sup> One-time writable register after each reset.

<sup>2.</sup> LVIT1 and LVIT0 reset to 0 by a power-on reset (POR) only.



Figure 2-2. Control, Status, and Data Registers (Sheet 3 of 7)

# Memory



Figure 2-2. Control, Status, and Data Registers (Sheet 4 of 7)



Figure 2-2. Control, Status, and Data Registers (Sheet 5 of 7)

# Memory

| Addr.      | Register Name                              |                 | Bit 7        | 6      | 5      | 4          | 3      | 2       | 1                | Bit 0   |
|------------|--------------------------------------------|-----------------|--------------|--------|--------|------------|--------|---------|------------------|---------|
| \$0041     | Multi-Master IIC Address<br>Register       | Read:<br>Write: | MMAD7        | MMAD6  | MMAD5  | MMAD4      | MMAD3  | MMAD2   | MMAD1            | MMEXTAD |
|            | (MMADR)                                    |                 | 1            | 0      | 1      | 0          | 0      | 0       | 0                | 0       |
| \$0042     | Multi-Master IIC Control<br>Register       | Read:<br>Write: | MMEN         | MMIEN  | 0      | 0          | MMTXAK | REPSEN  | 0                | 0       |
|            | (MMCR)                                     | Reset:          | 0            | 0      | 0      | 0          | 0      | 0       | 0                | 0       |
|            |                                            | Read:           | MMRXIF       | MMTXIF | MMATCH | MMSRW      | MMRXAK | 0       | MMTXBE           | MMRXBF  |
| \$0043     | Multi-Master IIC Status<br>Register (MMSR) | Write:          | 0            | 0      |        |            |        |         |                  |         |
|            | negister (iviivion)                        | Reset:          | 0            | 0      | 0      | 0          | 1      | 0       | 1                | 0       |
| \$0044     | Multi-Master IIC Data                      | Read:<br>Write: | MMTD7        | MMTD6  | MMTD5  | MMTD4      | MMTD3  | MMTD2   | MMTD1            | MMTD0   |
|            | Transmit Register (MMDTR)                  | Reset:          | 1            | 1      | 1      | 1          | 1      | 1       | 1                | 1       |
|            | Multi-Master IIC Data                      | Read:           | MMRD7        | MMRD6  | MMRD5  | MMRD4      | MMRD3  | MMRD2   | MMRD1            | MMRD0   |
| \$0045     | Receive Register (MMDRR)                   | Write:          |              |        |        |            |        |         |                  |         |
|            |                                            | Reset:          | 0            | 0      | 0      | 0          | 0      | 0       | 0                | 0       |
| \$FE00     | Break Status Register<br>(BSR)             | Read:           | R            | R      | R      | R          | R      | R       | SBSW<br>See note | R       |
| Note: Wr   | iting a 0 clears SBSW.                     | Reset:          |              |        |        |            |        |         | 0                |         |
| 14010. 441 | ang a o olears obovv.                      | Read:           | POR          | PIN    | COP    | ILOP       | ILAD   | MODRST  | LVI              | 0       |
| \$FE01     | Reset Status Register (RSR)                | Write:          | 1 011        | 1 114  | 301    | 1201       | IL/ (B | WOBITOT | LVI              |         |
|            | ,                                          | POR:            | 1            | 0      | 0      | 0          | 0      | 0       | 0                | 0       |
| \$FE02     | Reserved                                   |                 | R            | R      | R      | R          | R      | R       | R                | R       |
| \$FE03     | Break Flag Control Register<br>(BFCR)      | Read:<br>Write: | BCFE         | R      | R      | R          | R      | R       | R                | R       |
|            | (=: 5: 4)                                  | Reset:          | 0            |        |        |            |        |         |                  |         |
|            | latament Otates Davistant                  | Read:           | IF6          | IF5    | IF4    | IF3        | 0      | IF1     | 0                | 0       |
| \$FE04     | FE04 Interrupt Status Register 1 (INT1)    | Write:          | R            | R      | R      | R          | R      | R       | R                | R       |
|            | ( /                                        | Reset:          | 0            | 0      | 0      | 0          | 0      | 0       | 0                | 0       |
|            | 11 101 5                                   | Read:           | IF14         | IF13   | IF12   | IF11       | IF10   | 0       | IF8              | IF7     |
| \$FE05     | Interrupt Status Register 2<br>(INT2)      | Write:          | R            | R      | R      | R          | R      | R       | R                | R       |
|            | ,                                          | Reset:          | 0            | 0      | 0      | 0          | 0      | 0       | 0                | 0       |
|            | U = Unaffected                             |                 | X = Indeterm | inate  |        | = Unimplem | ented  | R       | = Reserved       |         |

Figure 2-2. Control, Status, and Data Registers (Sheet 6 of 7)

| Addr.                 | Register Name                                       |                 | Bit 7                      | 6      | 5       | 4              | 3             | 2      | 1        | Bit 0  |
|-----------------------|-----------------------------------------------------|-----------------|----------------------------|--------|---------|----------------|---------------|--------|----------|--------|
|                       |                                                     | Read:           | 0                          | 0      | 0       | 0              | 0             | 0      | 0        | IF15   |
| \$FE06                | Interrupt Status Register 3 (INT3)                  | Write:          | R                          | R      | R       | R              | R             | R      | R        | R      |
|                       | (11110)                                             | Reset:          | 0                          | 0      | 0       | 0              | 0             | 0      | 0        | 0      |
| \$FE07                | Reserved                                            |                 | R                          | R      | R       | R              | R             | R      | R        | R      |
|                       |                                                     | •               |                            |        |         |                |               |        |          |        |
|                       | FLACULO L. I.B                                      | Read:           | 0                          | 0      | 0       | 0              | HVEN          | MASS   | ERASE    | PGM    |
| \$FE08                | FLASH Control Register<br>(FLCR)                    | Write:          |                            |        |         |                | TIVEIV        | WAGO   | LITAGE   | 1 GIVI |
|                       | ,                                                   | Reset:          | 0                          | 0      | 0       | 0              | 0             | 0      | 0        | 0      |
| \$FE09<br>↓<br>\$FE0B | Reserved                                            |                 | R                          | R      | R       | R              | R             | R      | R        | R      |
|                       |                                                     | ı.              |                            |        |         |                |               |        |          |        |
| \$FE0C                | Break Address High Register<br>(BRKH)               | Read:<br>Write: | Bit 15                     | Bit 14 | Bit 13  | Bit 12         | Bit 11        | Bit 10 | Bit 9    | Bit 8  |
|                       | (Britti)                                            | Reset:          | 0                          | 0      | 0       | 0              | 0             | 0      | 0        | 0      |
| \$FE0D                | Break Address Low Register                          | Read:<br>Write: | Bit 7                      | Bit 6  | Bit 5   | Bit 4          | Bit 3         | Bit 2  | Bit 1    | Bit 0  |
|                       | (BRKL)                                              | Reset:          | 0                          | 0      | 0       | 0              | 0             | 0      | 0        | 0      |
|                       | Break Status and Control                            | Read:           | DDIVE                      | DDIA   | 0       | 0              | 0             | 0      | 0        | 0      |
| \$FE0E                | Register                                            | Write:          | BRKE                       | BRKA   |         |                |               |        |          |        |
|                       | (BRKSCR)                                            | Reset:          | 0                          | 0      | 0       | 0              | 0             | 0      | 0        | 0      |
|                       |                                                     | _               |                            |        |         |                |               |        |          |        |
| \$FFCF                | FLASH Block Protect<br>Register                     | Read:<br>Write: | BPR7                       | BPR6   | BPR5    | BPR4           | BPR3          | BPR2   | BPR1     | BPR0   |
|                       | (FLBPR) <sup>(1)</sup>                              | Reset:          |                            |        | Unaff   | fected by rese | et; \$FF when | blank  |          |        |
| \$FFD0                | Mask Option Register<br>(MOR) <sup>(1)</sup>        | Read:<br>Write: | OSCSEL                     | R      | R       | R              | R             | R      | R        | R      |
|                       | (IMOH)\                                             | Reset:          |                            | L      | Unafi   | fected by rese | et; \$FF when | blank  | <u> </u> |        |
| 1. Non-v              | Non-volatile FLASH registers; write by programming. |                 |                            |        |         |                |               |        |          |        |
|                       |                                                     | Read:           |                            |        |         | Low byte of    | reset vector  |        |          |        |
| \$FFFF                | COP Control Register (COPCTL)                       | Write:          |                            |        | Writing | g clears COP   | counter (any  | value) |          |        |
| (001011               | (33.312)                                            | Reset:          | Reset: Unaffected by reset |        |         |                |               |        |          |        |

Figure 2-2. Control, Status, and Data Registers (Sheet 7 of 7)

= Unimplemented

= Reserved

X = Indeterminate

U = Unaffected

# 2.3 Monitor ROM

The 959 bytes at addresses \$FC00-\$FDFF and \$FE10-\$FFCE are reserved ROM addresses that contain the instructions for the monitor functions. (See Chapter 16 Development Support.)

Table 2-1. Vector Addresses

| Vector Priority | INT Flag | Address               | Vector                                |
|-----------------|----------|-----------------------|---------------------------------------|
| Lowest          | _        | \$FFD0<br>↓<br>\$FFDD | Not Used                              |
|                 | 1545     | \$FFDE                | ADC conversion complete vector (high) |
|                 | IF15     | \$FFDF                | ADC Conversion complete vector (low)  |
|                 | 154.4    | \$FFE0                | Keyboard interrupt vector (high)      |
|                 | IF14     | \$FFE1                | Keyboard interrupt vector (low)       |
|                 | 1540     | \$FFE2                | SCI transmit vector (high)            |
|                 | IF13     | \$FFE3                | SCI transmit vector (low)             |
|                 | 1510     | \$FFE4                | SCI receive vector (high)             |
|                 | IF12     | \$FFE5                | SCI receive vector (low)              |
|                 | 1544     | \$FFE6                | SCI error vector (high)               |
|                 | IF11     | \$FFE7                | SCI error vector (low)                |
|                 | 1540     | \$FFE8                | MMIIC vector (high)                   |
|                 | IF10     | \$FFE9                | MMIIC vector (low)                    |
|                 | IF9      | _                     | Not used                              |
|                 | .=-      | \$FFEC                | TIM2 overflow vector (high)           |
|                 | IF8      | \$FFED                | TIM2 overflow vector (low)            |
|                 | IF7      | \$FFEE                | TIM2 channel 1 vector (high)          |
|                 |          | \$FFEF                | TIM2 channel 1 vector (low)           |
|                 | IEO      | \$FFF0                | TIM2 channel 0 vector (high)          |
|                 | IF6      | \$FFF1                | TIM2 channel 0 vector (low)           |
|                 |          | \$FFF2                | TIM1 overflow vector (high)           |
|                 | IF5      | \$FFF3                | TIM1 overflow vector (low)            |
|                 | 154      | \$FFF4                | TIM1 channel 1 vector (high)          |
|                 | IF4      | \$FFF5                | TIM1 channel 1 vector (low)           |
|                 | IEO      | \$FFF6                | TIM1 channel 0 vector (high)          |
|                 | IF3      | \$FFF7                | TIM1 channel 0 vector (low)           |
|                 | IF2      | _                     | Not used                              |
|                 | IE4      | \$FFFA                | IRQ vector (high)                     |
|                 | IF1      | \$FFFB                | IRQ vector (low)                      |
|                 |          | \$FFFC                | SWI vector (high)                     |
|                 | _        | \$FFFD                | SWI vector (low)                      |
| <b>\</b>        |          | \$FFFE                | Reset vector (high)                   |
| Highest         | _        | \$FFFF                | Reset vector (low)                    |

# 2.4 Random-Access Memory (RAM)

Addresses \$0060 through \$025F are RAM locations. The location of the stack RAM is programmable. The 16-bit stack pointer allows the stack to be anywhere in the 64-Kbyte memory space.

#### NOTE

For correct operation, the stack pointer must point only to RAM locations.

Within page zero are 160 bytes of RAM. Because the location of the stack RAM is programmable, all page zero RAM locations can be used for I/O control and user data or code. When the stack pointer is moved from its reset location at \$00FF, direct addressing mode instructions can access efficiently all page zero RAM locations. Page zero RAM, therefore, provides ideal locations for frequently accessed global variables.

Before processing an interrupt, the CPU uses five bytes of the stack to save the contents of the CPU registers.

### NOTE

For M6805 compatibility, the H register is not stacked.

During a subroutine call, the CPU uses two bytes of the stack to store the return address. The stack pointer decrements during pushes and increments during pulls.

#### NOTE

Be careful when using nested subroutines. The CPU may overwrite data in the RAM during a subroutine or during the interrupt stacking operation.

# 2.5 FLASH Memory

This sub-section describes the operation of the embedded FLASH memory. The FLASH memory can be read, programmed, and erased from a single external supply. The program and erase operations are enabled through the use of an internal charge pump.

# 2.5.1 Functional Description

The FLASH memory consists of an array of 16,384 bytes for user memory plus a block of 36 bytes for user interrupt vectors. *An erased bit reads as 1 and a programmed bit reads as a 0.* The FLASH memory page size is defined as 64 bytes, and is the minimum size that can be erased in a page erase operation. Program and erase operations are facilitated through control bits in FLASH control register (FLCR). The address ranges for the FLASH memory are:

- \$BC00-\$FBFF; user memory; 16,384 bytes
- \$FFDC-\$FFFF; user interrupt vectors; 36 bytes

Programming tools are available from Freescale Semiconductor. Contact your local representative for more information.

### NOTE

A security feature prevents viewing of the FLASH contents. (1)

MC68HC908JL16 Data Sheet, Rev. 1.1

Freescale Semiconductor 33

-

<sup>1.</sup> No security feature is absolutely secure. However, Freescale's strategy is to make reading or copying the FLASH difficult for unauthorized users.

Memory

# 2.5.2 FLASH Control Register

The FLASH control register (FCLR) controls FLASH program and erase operations.



Figure 2-3. FLASH Control Register (FLCR)

# **HVEN** — High Voltage Enable Bit

This read/write bit enables the charge pump to drive high voltages for program and erase operations in the array. HVEN can only be set if either PGM = 1 or ERASE = 1 and the proper sequence for program or erase is followed.

- 1 = High voltage enabled to array and charge pump on
- 0 = High voltage disabled to array and charge pump off

### MASS — Mass Erase Control Bit

This read/write bit configures the memory for mass erase operation or page erase operation when the ERASE bit is set.

- 1 = Mass erase operation selected
- 0 = Page erase operation selected

## **ERASE** — Erase Control Bit

This read/write bit configures the memory for erase operation. ERASE is interlocked with the PGM bit such that both bits cannot be equal to 1 or set to 1 at the same time.

- 1 = Erase operation selected
- 0 = Erase operation not selected

# **PGM** — Program Control Bit

This read/write bit configures the memory for program operation. PGM is interlocked with the ERASE bit such that both bits cannot be equal to 1 or set to 1 at the same time.

- 1 = Program operation selected
- 0 = Program operation not selected

# 2.5.3 FLASH Page Erase Operation

Use the following procedure to erase a page of FLASH memory. A page consists of 64 consecutive bytes starting from addresses \$XX00, \$XX40, \$XX80 or \$XXC0. The 36-byte user interrupt vectors area also forms a page. Any page within the 16,384 bytes user memory area can be erased alone.

- 1. Set the ERASE bit and clear the MASS bit in the FLASH control register.
- Read the FLASH block protect register.
- 3. Write any data to any FLASH address within the page address range desired.
- 4. Wait for a time, t<sub>NVS</sub> (10 μs).
- Set the HVEN bit.
- 6. Wait for a time t<sub>Erase</sub> (4 ms).
- 7. Clear the ERASE bit.
- 8. Wait for a time,  $t_{NVH}$  (5  $\mu$ s).
- 9. Clear the HVEN bit.
- 10. After time, t<sub>RCV</sub> (1 μs) the memory can be accessed in read mode again.

### NOTE

Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order as shown, but other unrelated operations may occur between the steps.

# 2.5.4 FLASH Mass Erase Operation

Use the following procedure to erase the entire FLASH memory:

- 1. Set both the ERASE bit and the MASS bit in the FLASH control register.
- Read the FLASH block protect register.
- 3. Write any data to any FLASH location within the FLASH memory address range.
- 4. Wait for a time,  $t_{NVS}$  (10  $\mu$ s).
- 5. Set the HVEN bit.
- 6. Wait for a time t<sub>Frase</sub> (4 ms).
- 7. Clear the ERASE bit.
- 8. Wait for a time,  $t_{NVH1}$  (100  $\mu$ s).
- 9. Clear the HVEN bit.
- 10. After time,  $t_{RCV}$  (1  $\mu$ s), the memory can be accessed in read mode again.

### NOTE

Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order as shown, but other unrelated operations may occur between the steps.

Memory

# 2.5.5 FLASH Program Operation

Programming of the FLASH memory is done on a row basis. A row consists of 32 consecutive bytes starting from addresses \$XX00, \$XX20, \$XX40, \$XX60, \$XX80, \$XXA0, \$XXC0 or \$XXE0. Use this step-by-step procedure to program a row of FLASH memory:

- 1. Set the PGM bit. This configures the memory for program operation and enables the latching of address and data for programming.
- 2. Read the FLASH block protect register.
- 3. Write any data to any FLASH location within the address range of the row to be programmed.
- Wait for a time, t<sub>NVS</sub> (10 μs).
- 5. Set the HVEN bit.
- 6. Wait for a time,  $t_{PGS}$  (5  $\mu$ s).
- 7. Write data to the FLASH address to be programmed.
- 8. Wait for time,  $t_{PROG}$  (30  $\mu$ s).
- 9. Repeat steps 7 and 8 until all bytes within the row are programmed.
- 10. Clear the PGM bit.
- 11. Wait for time,  $t_{NVH}$  (5  $\mu$ s).
- 12. Clear the HVEN bit.
- 13. After time, t<sub>RCV</sub> (1 μs), the memory can be accessed in read mode again.

Figure 2-4 shows a flowchart of the programming algorithm.

This program sequence is repeated throughout the memory until all data is programmed.

### NOTE

The time between each FLASH address change (step 7 to step 7), or the time between the last FLASH addressed programmed to clearing the PGM bit (step 7 to step 10), must not exceed the maximum programming time,  $t_{PROG}$  max.

Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order shown, other unrelated operations may occur between the steps.



Figure 2-4. FLASH Programming Flowchart

Memory

#### 2.5.6 FLASH Block Protection

Due to the ability of the on-board charge pump to erase and program the FLASH memory in the target application, provision is made to protect blocks of memory from unintentional erase or program operations due to system malfunction. This protection is done by use of a FLASH block protect register (FLBPR). The FLBPR determines the range of the FLASH memory which is to be protected. The range of the protected area starts from a location defined by FLBPR and ends to the bottom of the FLASH memory (\$FFFF). When the memory is protected, the HVEN bit cannot be set in either erase or program operations.

#### NOTE

In performing a program or erase operation, the FLASH block protect register must be read after setting the PGM or ERASE bit and before asserting the HVEN bit

When the FLBPR is program with all 0s, the entire memory is protected from being programmed and erased. When all the bits are erased (all 1s), the entire memory is accessible for program and erase.

When bits within the FLBPR are programmed, they lock a block of memory, address ranges as shown in 2.5.7 FLASH Block Protect Register. Once the FLBPR is programmed with a value other than \$FF, any erase or program of the FLBPR or the protected block of FLASH memory is prohibited. The FLBPR itself can be erased or programmed only with an external voltage,  $V_{TST}$ , present on the  $\overline{IRQ}$  pin. This voltage also allows entry from reset into the monitor mode.

#### 2.5.7 FLASH Block Protect Register

The FLASH block protect register (FLBPR) is implemented as a byte within the FLASH memory, and therefore can only be written during a programming sequence of the FLASH memory. The value in this register determines the starting location of the protected range within the FLASH memory.



Non-volatile FLASH register; write by programming.

Figure 2-5. FLASH Block Protect Register (FLBPR)

#### BPR[7:0] — FLASH Block Protect Bits

BPR[7:0] represent bits [13:6] of a 16-bit memory address. Bits [15:14] are 1s and bits [5:0] are 0s.



The resultant 16-bit address is used for specifying the start address of the FLASH memory for block protection. The FLASH is protected from this start address to the end of FLASH memory, at \$FFFF. With this mechanism, the protect start address can be XX00, XX40, XX80, or XXC0 (at page boundaries — 64 bytes) within the FLASH memory.

MC68HC908JL16 Data Sheet, Rev. 1.1

**Table 2-2. Examples of Protect Start Address** 

| BPR[7:0]                     | Start of Address of Protect Range <sup>(1)</sup> |
|------------------------------|--------------------------------------------------|
| \$00 <sup>(2)</sup>          | The entire FLASH memory is protected.            |
| \$01<br>( <b>0000 0001</b> ) | \$C040 (11 <b>00 0000 01</b> 00 0000)            |
| \$02<br>( <b>0000 0010</b> ) | \$C080 (11 <b>00 0000 10</b> 00 0000)            |
| \$03<br>( <b>0000 0011</b> ) | \$C0C0 (11 <b>00 0000 11</b> 00 0000)            |
|                              | and so on                                        |
| \$FD<br>( <b>1111 1101</b> ) | \$FF40 (11 <b>11 1111 01</b> 00 0000)            |
| \$FE<br>(1111 1110)          | \$FF80 (11 <b>11 1111 10</b> 00 0000)            |
| \$FF                         | The entire FLASH memory is not protected.        |

The end address of the protected range is always \$FFFF.
 \$BC00-\$BFFF is always protected unless entire FLASH memory is unprotected, BPR[7:0] = \$FF.

Memory

MC68HC908JL16 Data Sheet, Rev. 1.1

# Chapter 3 Configuration and Mask Option Registers (CONFIG and MOR)

#### 3.1 Introduction

This section describes the configuration registers, CONFIG1 and CONFIG2; and the mask option register (MOR).

The configuration registers enable or disable these options:

- Computer operating properly module (COP)
- COP timeout period (2<sup>13</sup>-2<sup>4</sup> or 2<sup>18</sup>-2<sup>4</sup> ICLK cycles)
- Internal oscillator during stop mode
- Low voltage inhibit (LVI) module
- LVI module voltage trip point selection
- STOP instruction
- Stop mode recovery time (32 or 4096 ICLK cycles)
- Pull-up on IRQ pin
- MMIIC pin selection

The mask option register selects the oscillator option:

Crystal or RC

| Addr.                                        | Register Name                                     |                 | Bit 7  | 6 | 5    | 4                | 3                | 2     | 1      | Bit 0            |
|----------------------------------------------|---------------------------------------------------|-----------------|--------|---|------|------------------|------------------|-------|--------|------------------|
| \$001E Configuration Regi                    | Configuration Register 2 (CONFIG2) <sup>(1)</sup> | Read:<br>Write: | IRQPUD | R | R    | LVIT1            | LVIT0            | R     | IICSEL | STOP_<br>ICLKDIS |
|                                              | (00111102)                                        | Reset:          | 0      | 0 | 0    | 0 <sup>(2)</sup> | 0 <sup>(2)</sup> | 0     | 0      | 0                |
| \$001F Configuration Register 1 (CONFIG1)(1) | Read:<br>Write:                                   | COPRS           | R      | R | LVID | R                | SSREC            | STOP  | COPD   |                  |
|                                              | (001111011)                                       | Reset:          | 0      | 0 | 0    | 0                | 0                | 0     | 0      | 0                |
| \$FFD0                                       | Mask Option Register (MOR) <sup>(3)</sup>         | Read:<br>Write: | OSCSEL | R | R    | R                | R                | R     | R      | R                |
|                                              | (IVIOTI)                                          | Reset:          |        |   | Unaf | fected by rese   | et: \$FF when    | blank |        | <u>.</u>         |

<sup>1.</sup> One-time writable register after each reset.

R = Reserved

Figure 3-1. CONFIG Registers Summary

<sup>2.</sup> LVIT1 and LVIT0 reset to 0 by a power-on reset (POR) only.

<sup>3.</sup> Non-volatile FLASH register; write by programming.

Configuration and Mask Option Registers (CONFIG and MOR)

### 3.2 Functional Description

The configuration registers are used in the initialization of various options. The configuration registers can be written once after each reset. All of the configuration register bits are cleared during reset. Since the various options affect the operation of the MCU, it is recommended that these registers be written immediately after reset. The configuration registers are located at \$001E and \$001F. The configuration registers may be read at anytime.

#### NOTE

The options except LVIT[1:0] are one-time writable by the user after each reset. The LVIT[1:0] bits are one-time writable by the user only after each POR (power-on reset). The CONFIG registers are not in the FLASH memory but are special registers containing one-time writable latches after each reset. Upon a reset, the CONFIG registers default to predetermined settings as shown in Figure 3-2 and Figure 3-3.

The mask option register (MOR) is used to select the oscillator option for the MCU: crystal oscillator or RC oscillator. The MOR is implemented as a byte in FLASH memory. Hence, writing to the MOR requires programming the byte.

# 3.3 Configuration Register 1 (CONFIG1)



Figure 3-2. Configuration Register 1 (CONFIG1)

#### **COPRS** — **COP** Rate Select Bit

COPRS selects the COP time-out period. Reset clears COPRS. (See Chapter 13 Computer Operating Properly (COP).)

- 1 = COP timeout period is  $(2^{13} 2^4)$  ICLK cycles
- 0 = COP timeout period is  $(2^{18} 2^4)$  ICLK cycles

#### LVID — Low Voltage Inhibit Disable Bit

LVID disables the LVI module. Reset clears LVID. (See Chapter 14 Low-Voltage Inhibit (LVI).)

- 1 = Low voltage inhibit disabled
- 0 = Low voltage inhibit enabled

#### SSREC — Short Stop Recovery Bit

SSREC enables the CPU to exit stop mode with a delay of 32 ICLK cycles instead of a 4096 ICLK cycle delay.

- 1 = Stop mode recovery after 32 ICLK cycles
- 0 = Stop mode recovery after 4096 ICLK cycles

#### NOTE

Exiting stop mode by pulling reset will result in the long stop recovery. If using an external crystal, do not set the SSREC bit.

MC68HC908JL16 Data Sheet, Rev. 1.1

#### STOP — STOP Instruction Enable Bit

STOP enables the STOP instruction.

- 1 = STOP instruction enabled
- 0 = STOP instruction treated as illegal opcode

#### COPD — COP Disable Bit

COPD disables the COP module. Reset clears COPD. (See Chapter 13 Computer Operating Properly (COP).)

- 1 = COP module disabled
- 0 = COP module enabled

# 3.4 Configuration Register 2 (CONFIG2)



Figure 3-3. Configuration Register 2 (CONFIG2)

#### IRQPUD — IRQ Pin Pull-Up Disable Bit

IRQPUD disconnects the internal pull-up on the IRQ pin.

- 1 = Internal pull-up is disconnected
- $0 = Internal pull-up is connected between IRQ pin and <math>V_{DD}$

#### LVIT1, LVIT0 — LVI Trip Voltage Selection Bits

Detail description of trip voltage selection is given in Chapter 14 Low-Voltage Inhibit (LVI).

#### **IICSEL** — MMIIC Pin Selection Bit

IICSEL selects the pins to be used as MMIIC I/Os when the MMIIC module is enabled. (See Chapter 8 Multi-Master IIC Interface (MMIIC).)

- 1 = SDA on PTA2/KBI2 pin; SCL on PTA3/KBI3 pin
- 0 = SDA on PTD7/RxD pin; SCL on PTD6/TxD pin

#### STOP\_ICLKDIS — Internal Oscillator Stop Mode Disable Bit

Setting STOP\_ICLKDIS disables the internal oscillator during stop mode. When this bit is cleared, the internal oscillator continues to operate in stop mode. Reset clears this bit.

- 1 = Internal oscillator disabled during stop mode
- 0 = Internal oscillator enabled during stop mode

**Configuration and Mask Option Registers (CONFIG and MOR)** 

# 3.5 Mask Option Register (MOR)

The mask option register (MOR) is implemented as a byte within the FLASH memory, and therefore can only be written during a programming sequence of the FLASH memory. This register is read after a power-on reset to determine the type of oscillator selected. (See Chapter 5 Oscillator (OSC).)



Figure 3-4. Mask Option Register (MOR)

#### OSCSEL — Oscillator Select Bit

OSCSEL selects the oscillator type for the MCU. The erased or unprogrammed state of this bit is logic 1, selecting the crystal oscillator option. This bit is unaffected by reset.

1 = Crystal oscillator

0 = RC oscillator

#### Bits 6–0 — Should be left as logic 1's.

#### NOTE

When Crystal oscillator is selected, the OSC2/RCCLK/PTA6/KBI6 pin is used as OSC2; other functions such as PTA6/KBI6 will not be available.

# **Chapter 4 System Integration Module (SIM)**

#### 4.1 Introduction

This section describes the system integration module (SIM), which supports up to 24 external and/or internal interrupts. Together with the CPU, the SIM controls all MCU activities. A block diagram of the SIM is shown in Figure 4-1. Figure 4-2 is a summary of the SIM I/O registers. The SIM is a system state controller that coordinates CPU and exception timing. The SIM is responsible for:

- Bus clock generation and control for CPU and peripherals
  - Stop/wait/reset/break entry and recovery
  - Internal clock control
- Master reset control, including power-on reset (POR) and COP timeout
- Interrupt control:
  - Acknowledge timing
  - Arbitration control timing
  - Vector address generation
- CPU enable/disable timing
- Modular architecture expandable to 128 interrupt sources

Table 4-1. Signal Name Conventions

| Signal Name | Description                                                                                                                                           |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| ICLK        | Internal oscillator clock                                                                                                                             |
| OSCOUT      | The XTAL or RC frequency divided by two. This signal is again divided by two in the SIM to generate the internal bus clocks. (Bus clock = OSCOUT ÷ 2) |
| IAB         | Internal address bus                                                                                                                                  |
| IDB         | Internal data bus                                                                                                                                     |
| PORRST      | Signal from the power-on reset module to the SIM                                                                                                      |
| IRST        | Internal reset signal                                                                                                                                 |
| R/W         | Read/write signal                                                                                                                                     |



Figure 4-1. SIM Block Diagram



Figure 4-2. SIM I/O Register Summary

MC68HC908JL16 Data Sheet, Rev. 1.1

47

| Addr.  | Register Name                             |                 | Bit 7 | 6          | 5     | 4    | 3    | 2          | 1   | Bit 0 |
|--------|-------------------------------------------|-----------------|-------|------------|-------|------|------|------------|-----|-------|
|        | Break Flag Control<br>Register (BFCR)     | Read:<br>Write: | BCFE  | R          | R     | R    | R    | R          | R   | R     |
|        | 1.09.010. (2. 0. 1)                       | Reset:          | 0     |            |       |      |      |            |     |       |
|        |                                           | Read:           | IF6   | IF5        | IF4   | IF3  | 0    | IF1        | 0   | 0     |
| \$FE04 | \$FE04 Interrupt Status Register 1 (INT1) | Write:          | R     | R          | R     | R    | R    | R          | R   | R     |
|        | ()                                        | Reset:          | 0     | 0          | 0     | 0    | 0    | 0          | 0   | 0     |
|        |                                           | Read:           | IF14  | IF13       | IF12  | IF11 | IF10 | 0          | IF8 | IF7   |
| \$FE05 | Interrupt Status Register 2<br>(INT2)     | Write:          | R     | R          | R     | R    | R    | R          | R   | R     |
|        | (1112)                                    | Reset:          | 0     | 0          | 0     | 0    | 0    | 0          | 0   | 0     |
|        |                                           | Read:           | 0     | 0          | 0     | 0    | 0    | 0          | 0   | IF15  |
| \$FE06 | Interrupt Status Register 3 (INT3)        | Write:          | R     | R          | R     | R    | R    | R          | R   | R     |
|        | ()                                        | Reset:          | 0     | 0          | 0     | 0    | 0    | 0          | 0   | 0     |
|        |                                           |                 |       | = Unimplem | ented |      | R    | = Reserved |     |       |

Figure 4-2. SIM I/O Register Summary (Continued)

#### 4.2 SIM Bus Clock Control and Generation

The bus clock generator provides system clock signals for the CPU and peripherals on the MCU. The system clocks are generated from an incoming clock, OSCOUT, as shown in Figure 4-3.



Figure 4-3. SIM Clock Signals

#### 4.2.1 Bus Timing

In user mode, the internal bus frequency is the oscillator frequency divided by four.

#### 4.2.2 Clock Start-Up from POR or LVI Reset

When the power-on reset module or the low-voltage inhibit module generates a reset, the clocks to the CPU and peripherals are inactive and held in an inactive phase until after the 4096 ICLK cycle POR timeout has completed. The  $\overline{RST}$  pin is driven low by the SIM during this entire period. The IBUS clocks start upon completion of the timeout.

#### 4.2.3 Clocks in Stop Mode and Wait Mode

Upon exit from stop mode by an interrupt, break, or reset, the SIM allows ICLK to clock the SIM counter. The CPU and peripheral clocks do not become active until after the stop delay time-out. This time-out is selectable as 4096 or 32 ICLK cycles. (See 4.6.2 Stop Mode.)

In wait mode, the CPU clocks are inactive. The SIM also produces two sets of clocks for other modules. Refer to the wait mode subsection of each module to see if the module is active or inactive in wait mode. Some modules can be programmed to be active in wait mode.

# 4.3 Reset and System Initialization

The MCU has these reset sources:

- Power-on reset module (POR)
- External reset pin (RST)
- Computer operating properly module (COP)
- Low-voltage inhibit module (LVI)
- Illegal opcode
- Illegal address

All of these resets produce the vector \$FFFE-\$FFFF (\$FEFE-\$FEFF in Monitor mode) and assert the internal reset signal (IRST). IRST causes all registers to be returned to their default values and all modules to be returned to their reset states.

An internal reset clears the SIM counter (see 4.4 SIM Counter), but an external reset does not. Each of the resets sets a corresponding bit in the reset status register (RSR). (See 4.7 SIM Registers.)

#### 4.3.1 External Pin Reset

The RST pin circuits include an internal pull-up device. Pulling the asynchronous RST pin low halts all processing. The PIN bit of the reset status register (RSR) is set as long as RST is held low for a minimum of 67 ICLK cycles, assuming that the POR was not the source of the reset. See Table 4-2 for details. Figure 4-4 shows the relative timing.

Table 4-2. PIN Bit Set Timing

| Reset Type | Number of Cycles Required to Set PIN |
|------------|--------------------------------------|
| POR        | 4163 (4096 + 64 + 3)                 |
| All others | 67 (64 + 3)                          |



Figure 4-4. External Reset Timing

MC68HC908JL16 Data Sheet, Rev. 1.1

#### 4.3.2 Active Resets from Internal Sources

All internal reset sources actively pull the  $\overline{RST}$  pin low for 32 ICLK cycles to allow resetting of external peripherals. The internal reset signal IRST continues to be asserted for an additional 32 cycles (Figure 4-5). An internal reset can be caused by an illegal address, illegal opcode, COP time-out, or POR. (See Figure 4-6. Sources of Internal Reset.) Note that for POR resets, the SIM cycles through 4096 ICLK cycles during which the SIM forces the  $\overline{RST}$  pin low. The internal reset signal then follows the sequence from the falling edge of  $\overline{RST}$  shown in Figure 4-5.



Figure 4-5. Internal Reset Timing

The COP reset is asynchronous to the bus clock.



Figure 4-6. Sources of Internal Reset

The active reset feature allows the part to issue a reset to peripherals and other chips within a system built around the MCU.

#### 4.3.2.1 Power-On Reset

When power is first applied to the MCU, the power-on reset module (POR) generates a pulse to indicate that power-on has occurred. The external reset pin (RST) is held low while the SIM counter counts out 4096 ICLK cycles. Sixty-four ICLK cycles later, the CPU and memories are released from reset to allow the reset vector sequence to occur.

At power-on, the following events occur:

- A POR pulse is generated.
- The internal reset signal is asserted.
- The SIM enables OSCOUT.
- Internal clocks to the CPU and modules are held inactive for 4096 ICLK cycles to allow stabilization
  of the oscillator.
- The RST pin is driven low during the oscillator stabilization time.
- The POR bit of the reset status register (RSR) is set and all other bits in the register are cleared.



Figure 4-7. POR Recovery

#### 4.3.2.2 Computer Operating Properly (COP) Reset

An input to the SIM is reserved for the COP reset signal. The overflow of the COP counter causes an internal reset and sets the COP bit in the reset status register (RSR). The SIM actively pulls down the RST pin for all internal reset sources.

To prevent a COP module time-out, write any value to location \$FFFF. Writing to location \$FFFF clears the COP counter and stages 12 through 5 of the SIM counter. The SIM counter output, which occurs at least every  $(2^{12} - 2^4)$  ICLK cycles, drives the COP counter. The COP should be serviced as soon as possible out of reset to guarantee the maximum amount of time before the first time-out.

The COP module is disabled if the  $\overline{RST}$  pin or the  $\overline{IRQ}$  pin is held at  $V_{TST}$  while the MCU is in monitor mode. The COP module can be disabled only through combinational logic conditioned with the high voltage signal on the  $\overline{RST}$  or the  $\overline{IRQ}$  pin. This prevents the COP from becoming disabled as a result of external noise. During a break state,  $V_{TST}$  on the  $\overline{RST}$  pin disables the COP module.

#### 4.3.2.3 Illegal Opcode Reset

The SIM decodes signals from the CPU to detect illegal instructions. An illegal instruction sets the ILOP bit in the reset status register (RSR) and causes a reset.

If the stop enable bit, STOP, in the mask option register is logic zero, the SIM treats the STOP instruction as an illegal opcode and causes an illegal opcode reset. The SIM actively pulls down the RST pin for all internal reset sources.

#### 4.3.2.4 Illegal Address Reset

An opcode fetch from an unmapped address generates an illegal address reset. The SIM verifies that the CPU is fetching an opcode prior to asserting the ILAD bit in the reset status register (RSR) and resetting the MCU. A data fetch from an unmapped address does not generate a reset. The SIM actively pulls down the RST pin for all internal reset sources.

#### 4.3.2.5 Low-Voltage Inhibit (LVI) Reset

The low-voltage inhibit module (LVI) asserts its output to the SIM when the  $V_{DD}$  voltage falls to the LVI trip voltage  $V_{TRIP}$ . The LVI bit in the reset status register (RSR) is set, and the external reset pin (RST) is held low while the SIM counter counts out 4096 ICLK cycles. Sixty-four ICLK cycles later, the CPU and memories are released from reset to allow the reset vector sequence to occur. The SIM actively pulls down the  $\overline{RST}$  pin for all internal reset sources.

#### 4.4 SIM Counter

The SIM counter is used by the power-on reset module (POR) and in stop mode recovery to allow the oscillator time to stabilize before enabling the internal bus (IBUS) clocks. The SIM counter also serves as a prescaler for the computer operating properly module (COP). The SIM counter uses 12 stages for counting, followed by a 13th stage that triggers a reset of SIM counters and supplies the clock for the COP module. The SIM counter is clocked by the falling edge of ICLK.

#### 4.4.1 SIM Counter During Power-On Reset

The power-on reset module (POR) detects power applied to the MCU. At power-on, the POR circuit asserts the signal PORRST. Once the SIM is initialized, it enables the oscillator to drive the bus clock state machine.

#### 4.4.2 SIM Counter During Stop Mode Recovery

The SIM counter also is used for stop mode recovery. The STOP instruction clears the SIM counter. After an interrupt, break, or reset, the SIM senses the state of the short stop recovery bit, SSREC, in the mask option register. If the SSREC bit is a logic one, then the stop recovery is reduced from the normal delay of 4096 ICLK cycles down to 32 ICLK cycles. This is ideal for applications using canned oscillators that do not require long start-up times from stop mode. External crystal applications should use the full stop recovery time, that is, with SSREC cleared in the configuration register 1 (CONFIG1).

#### 4.4.3 SIM Counter and Reset States

External reset has no effect on the SIM counter. (See 4.6.2 Stop Mode for details.) The SIM counter is free-running after all reset states. (See 4.3.2 Active Resets from Internal Sources for counter control and internal reset recovery sequences.)

# 4.5 Exception Control

Normal, sequential program execution can be changed in three different ways:

- Interrupts
  - Maskable hardware CPU interrupts
  - Non-maskable software interrupt instruction (SWI)
- Reset
- Break interrupts

#### 4.5.1 Interrupts

An interrupt temporarily changes the sequence of program execution to respond to a particular event. Figure 4-8 flow charts the handling of system interrupts.



Figure 4-8. Interrupt Processing

Interrupts are latched, and arbitration is performed in the SIM at the start of interrupt processing. The arbitration result is a constant that the CPU uses to determine which vector to fetch. Once an interrupt is latched by the SIM, no other interrupt can take precedence, regardless of priority, until the latched interrupt is serviced (or the I bit is cleared).

At the beginning of an interrupt, the CPU saves the CPU register contents on the stack and sets the interrupt mask (I bit) to prevent additional interrupts. At the end of an interrupt, the RTI instruction recovers the CPU register contents from the stack so that normal processing can resume. Figure 4-9 shows interrupt entry timing. Figure 4-10 shows interrupt recovery timing.



Figure 4-9. Interrupt Entry



Figure 4-10. Interrupt Recovery

#### 4.5.1.1 Hardware Interrupts

A hardware interrupt does not stop the current instruction. Processing of a hardware interrupt begins after completion of the current instruction. When the current instruction is complete, the SIM checks all pending hardware interrupts. If interrupts are not masked (I bit clear in the condition code register), and if the corresponding interrupt enable bit is set, the SIM proceeds with interrupt processing; otherwise, the next instruction is fetched and executed.

If more than one interrupt is pending at the end of an instruction execution, the highest priority interrupt is serviced first. Figure 4-11 demonstrates what happens when two interrupts are pending. If an interrupt is pending upon exit from the original interrupt service routine, the pending interrupt is serviced before the LDA instruction is executed.



Figure 4-11. Interrupt Recognition Example

The LDA opcode is prefetched by both the INT1 and INT2 RTI instructions. However, in the case of the INT1 RTI prefetch, this is a redundant operation.

#### NOTE

To maintain compatibility with the M6805 Family, the H register is not pushed on the stack during interrupt entry. If the interrupt service routine modifies the H register or uses the indexed addressing mode, software should save the H register and then restore it prior to exiting the routine.

#### 4.5.1.2 SWI Instruction

The SWI instruction is a non-maskable instruction that causes an interrupt regardless of the state of the interrupt mask (I bit) in the condition code register.

#### **NOTE**

A software interrupt pushes PC onto the stack. A software interrupt does not push PC – 1, as a hardware interrupt does.

#### 4.5.2 Interrupt Status Registers

The flags in the interrupt status registers identify maskable interrupt sources. Table 4-3 summarizes the interrupt sources and the interrupt status register flags that they set. The interrupt status registers can be useful for debugging.

MC68HC908JL16 Data Sheet, Rev. 1.1

| <b>Table</b> | 4-3. | Interrupt | Sources |
|--------------|------|-----------|---------|
|--------------|------|-----------|---------|

| Priority | Source                            | Flag                                                           | Mask <sup>1(1)</sup>          | INT Flag | Vector Address |
|----------|-----------------------------------|----------------------------------------------------------------|-------------------------------|----------|----------------|
| Highest  | Reset                             | _                                                              | _                             |          | \$FFFE-\$FFFF  |
| <b>A</b> | SWI Instruction                   | _                                                              | _                             | _        | \$FFFC-\$FFFD  |
|          | IRQ Pin                           | IRQF                                                           | IMASK                         | IF1      | \$FFFA-\$FFFB  |
|          | Timer 1 Channel 0 Interrupt       | CH0F                                                           | CH0IE                         | IF3      | \$FFF6-\$FFF7  |
|          | Timer 1 Channel 1 Interrupt       | CH1F                                                           | CH1IE                         | IF4      | \$FFF4-\$FFF5  |
|          | Timer 1 Overflow Interrupt        | TOF                                                            | TOIE                          | IF5      | \$FFF2-\$FFF3  |
|          | Timer 2 Channel 0 Interrupt       | CH0F                                                           | CH0IE                         | IF6      | \$FFF0-\$FFF1  |
|          | Timer 2 Channel 1 Interrupt       | CH1F                                                           | CH1IE                         | IF7      | \$FFEE-\$FFEF  |
|          | Timer 2 Overflow Interrupt        | TOF                                                            | TOIE                          | IF8      | \$FFEC-\$FFED  |
|          | MMIIC Interrupt                   | MMALIF, MMNAKIF,<br>MMBF, MMRXIF,<br>MMTXIF, MMTXBE,<br>MMRXBF | MMBF, MMRXIF, MMIEN IF10 IF10 |          | \$FFE8-\$FFE9  |
|          | SCI Error                         | SCI Error  OR  NF  NEIE  FE  FEIE  PE  PEIE  IF11              |                               |          |                |
|          | SCI Receive                       | SCRF<br>IDLE                                                   | SCRIE<br>ILIE                 | IF12     | \$FFE4-\$FFE5  |
|          | SCI Transmit                      | SCTE<br>TC                                                     |                               |          | \$FFE2-\$FFE3  |
|          | Keyboard Interrupt                | KEYF                                                           | IMASKK                        | IF14     | \$FFE0-\$FFE1  |
| Lowest   | ADC Conversion Complete Interrupt | COCO                                                           | AIEN                          | IF15     | \$FFDE-\$FFDF  |

<sup>1.</sup> The I bit in the condition code register is a global mask for all interrupts sources except the SWI instruction.

#### 4.5.2.1 Interrupt Status Register 1



Figure 4-12. Interrupt Status Register 1 (INT1)

#### IF1, IF3 to IF6 — Interrupt Flags

These flags indicate the presence of interrupt requests from the sources shown in Table 4-3.

- 1 = Interrupt request present
- 0 = No interrupt request present

#### Bit 0, 1, and 3 — Always read 0

#### 4.5.2.2 Interrupt Status Register 2



Figure 4-13. Interrupt Status Register 2 (INT2)

#### IF7, IF8, IF10 to F14 — Interrupt Flags

These flags indicates the presence of interrupt requests from the sources shown in Table 4-3.

- 1 = Interrupt request present
- 0 = No interrupt request present

#### Bit 2 — Always reads 0

#### 4.5.2.3 Interrupt Status Register 3



Figure 4-14. Interrupt Status Register 3 (INT3)

#### IF15 — Interrupt Flags

These flags indicate the presence of interrupt requests from the sources shown in Table 4-3.

- 1 = Interrupt request present
- 0 = No interrupt request present

#### Bit 1 to 7 — Always read 0

#### 4.5.3 Reset

All reset sources always have equal and highest priority and cannot be arbitrated.

#### 4.5.4 Break Interrupts

The break module can stop normal program flow at a software-programmable break point by asserting its break interrupt output. (See Chapter 16 Development Support.) The SIM puts the CPU into the break state by forcing it to the SWI vector location. Refer to the break interrupt subsection of each module to see how each module is affected by the break state.

MC68HC908JL16 Data Sheet, Rev. 1.1

#### 4.5.5 Status Flag Protection in Break Mode

The SIM controls whether status flags contained in other modules can be cleared during break mode. The user can select whether flags are protected from being cleared by properly initializing the break clear flag enable bit (BCFE) in the break flag control register (BFCR).

Protecting flags in break mode ensures that set flags will not be cleared while in break mode. This protection allows registers to be freely read and written during break mode without losing status flag information.

Setting the BCFE bit enables the clearing mechanisms. Once cleared in break mode, a flag remains cleared even when break mode is exited. Status flags with a two-step clearing mechanism — for example, a read of one register followed by the read or write of another — are protected, even when the first step is accomplished prior to entering break mode. Upon leaving break mode, execution of the second step will clear the flag as normal.

#### 4.6 Low-Power Modes

Executing the WAIT or STOP instruction puts the MCU in a low power-consumption mode for standby situations. The SIM holds the CPU in a non-clocked state. The operation of each of these modes is described below. Both STOP and WAIT clear the interrupt mask (I) in the condition code register, allowing interrupts to occur.

#### 4.6.1 Wait Mode

In wait mode, the CPU clocks are inactive while the peripheral clocks continue to run. Figure 4-15 shows the timing for wait mode entry.

A module that is active during wait mode can wake up the CPU with an interrupt if the interrupt is enabled. Stacking for the interrupt begins one cycle after the WAIT instruction during which the interrupt occurred. In wait mode, the CPU clocks are inactive. Refer to the wait mode subsection of each module to see if the module is active or inactive in wait mode. Some modules can be programmed to be active in wait mode.

Wait mode can also be exited by a reset or break. A break interrupt during wait mode sets the SIM break stop/wait bit, SBSW, in the break status register (BSR). If the COP disable bit, COPD, in the mask option register is logic zero, then the computer operating properly module (COP) is enabled and remains active in wait mode.



NOTE: Previous data can be operand data or the WAIT opcode, depending on the last instruction.

Figure 4-15. Wait Mode Entry Timing

Figure 4-16 and Figure 4-17 show the timing for WAIT recovery.



NOTE: EXITSTOPWAIT =  $\overline{RST}$  pin OR CPU interrupt OR break interrupt

Figure 4-16. Wait Recovery from Interrupt or Break



Figure 4-17. Wait Recovery from Internal Reset

#### 4.6.2 Stop Mode

In stop mode, the SIM counter is reset and the system clocks are disabled. An interrupt request from a module can cause an exit from stop mode. Stacking for interrupts begins after the selected stop recovery time has elapsed. Reset or break also causes an exit from stop mode.

The SIM disables the oscillator signals (OSCOUT) in stop mode, stopping the CPU and peripherals. Stop recovery time is selectable using the SSREC bit in the configuration register 1 (CONFIG1). If SSREC is set, stop recovery is reduced from the normal delay of 4096 ICLK cycles down to 32. This is ideal for applications using canned oscillators that do not require long start-up times from stop mode.

#### NOTE

External crystal applications should use the full stop recovery time by clearing the SSREC bit.

A break interrupt during stop mode sets the SIM break stop/wait bit (SBSW) in the break status register (BSR).

The SIM counter is held in reset from the execution of the STOP instruction until the beginning of stop recovery. It is then used to time the recovery period. Figure 4-18 shows stop mode entry timing.

#### NOTE

To minimize stop current, all pins configured as inputs should be driven to a logic 1 or logic 0.

MC68HC908JL16 Data Sheet, Rev. 1.1

59



NOTE: Previous data can be operand data or the STOP opcode, depending on the last instruction.

Figure 4-18. Stop Mode Entry Timing



Figure 4-19. Stop Mode Recovery from Interrupt or Break

### 4.7 SIM Registers

The SIM has three memory mapped registers.

- Break Status Register (BSR)
- Reset Status Register (RSR)
- Break Flag Control Register (BFCR)

#### 4.7.1 Break Status Register (BSR)

The break status register contains a flag to indicate that a break caused an exit from stop or wait mode.



Figure 4-20. Break Status Register (BSR)

#### SBSW — SIM Break Stop/Wait

This status bit is useful in applications requiring a return to wait or stop mode after exiting from a break interrupt. Clear SBSW by writing a logic zero to it. Reset clears SBSW.

MC68HC908JL16 Data Sheet, Rev. 1.1

- 1 = Stop mode or wait mode was exited by break interrupt
- 0 = Stop mode or wait mode was not exited by break interrupt

SBSW can be read within the break state SWI routine. The user can modify the return address on the stack by subtracting one from it.

#### 4.7.2 Reset Status Register (RSR)

This register contains six flags that show the source of the last reset. Clear the SIM reset status register by reading it. A power-on reset sets the POR bit and clears all other bits in the register.



Figure 4-21. Reset Status Register (RSR)

#### POR — Power-On Reset Bit

- 1 = Last reset caused by POR circuit
- 0 = Read of RSR

#### PIN — External Reset Bit

- $1 = \text{Last reset caused by external reset pin } (\overline{RST})$
- 0 = POR or read of RSR

#### **COP** — Computer Operating Properly Reset Bit

- 1 = Last reset caused by COP counter
- 0 = POR or read of RSR

#### ILOP — Illegal Opcode Reset Bit

- 1 = Last reset caused by an illegal opcode
- 0 = POR or read of RSR

#### ILAD — Illegal Address Reset Bit (opcode fetches only)

- 1 = Last reset caused by an opcode fetch from an illegal address
- 0 = POR or read of RSR

#### **MODRST** — Monitor Mode Entry Module Reset bit

- 1 = Last reset caused by monitor mode entry when vector locations \$FFFE and \$FFFF are \$FF after POR while  $\overline{IRQ} = V_{DD}$
- 0 = POR or read of RSR

#### LVI — Low Voltage Inhibit Reset bit

- 1 = Last reset caused by LVI circuit
- 0 = POR or read of RSR

61

#### 4.7.3 Break Flag Control Register (BFCR)

The break control register contains a bit that enables software to clear status bits while the MCU is in a break state.



Figure 4-22. Break Flag Control Register (BFCR)

#### **BCFE** — Break Clear Flag Enable Bit

This read/write bit enables software to clear status bits by accessing status registers while the MCU is in a break state. To clear status bits during the break state, the BCFE bit must be set.

- 1 = Status bits clearable during break
- 0 = Status bits not clearable during break

MC68HC908JL16 Data Sheet, Rev. 1.1

# **Chapter 5** Oscillator (OSC)

#### 5.1 Introduction

The oscillator module provides the reference clocks for the MCU system and bus. Two oscillators are running on the device:

Selectable oscillator — for bus clock

- Crystal oscillator (XTAL) built-in oscillator that requires an external crystal or ceramic-resonator. This option also allows an external clock that can be driven directly into OSC1.
- RC oscillator (RC) built-in oscillator that requires an external resistor-capacitor connection only.

The selected oscillator is used to drive the bus clock, the SIM, and other modules on the MCU. The oscillator type is selected by programming a bit FLASH memory. The RC and crystal oscillator cannot run concurrently; one is disabled while the other is selected; because the RC and XTAL circuits share the same OSC1 pin.

Non-selectable oscillator — for COP

Internal oscillator — built-in RC oscillator that requires no external components.

This internal oscillator is used to drive the computer operating properly (COP) module and the SIM. The internal oscillator runs continuously after a POR or reset, and is always available.

#### 5.2 Oscillator Selection

The oscillator type is selected by programming a bit in a FLASH memory location; the mask option register (MOR), at \$FFD0. (See 3.5 Mask Option Register (MOR).)

#### NOTE

On the ROM device, the oscillator is selected by a ROM-mask layer at factory.

MC68HC908JL16 Data Sheet, Rev. 1.1 Freescale Semiconductor 63

#### Oscillator (OSC)



Figure 5-1. Mask Option Register (MOR)

#### OSCSEL — Oscillator Select Bit

OSCSEL selects the oscillator type for the MCU. The erased or unprogrammed state of this bit is logic 1, selecting the crystal oscillator option. This bit is unaffected by reset.

1 = Crystal oscillator

0 = RC oscillator

#### Bits 6-0 — Should be left as logic 1's.

#### NOTE

When Crystal oscillator is selected, the OSC2/RCCLK/PTA6/KBI6 pin is used as OSC2; other functions such as PTA6/KBI6 will not be available.

#### 5.2.1 XTAL Oscillator

The XTAL oscillator circuit is designed for use with an external crystal or ceramic resonator to provide accurate clock source.

In its typical configuration, the XTAL oscillator is connected in a Pierce oscillator configuration, as shown in Figure 5-2. This figure shows only the logical representation of the internal components and may not represent actual circuitry. The oscillator configuration uses five components:

- Crystal, X<sub>1</sub>
- Fixed capacitor, C<sub>1</sub>
- Tuning capacitor, C<sub>2</sub> (can also be a fixed capacitor)
- Feedback resistor, R<sub>R</sub>
- Series resistor, R<sub>s</sub> (optional)

The series resistor  $(R_s)$  is included in the diagram to follow strict Pierce oscillator guidelines and may not be required for all ranges of operation, especially with high frequency crystals. Refer to the crystal manufacturer's data for more information.

#### 5.2.2 RC Oscillator

The RC oscillator circuit is designed for use with external resistor and capacitor to provide a clock source with tolerance less than 10%. See Figure 5-3.

In its typical configuration, the RC oscillator requires two external components, one R and one C. Component values should have a tolerance of 1% or less, to obtain a clock source with less than 10% tolerance. The oscillator configuration uses two components:

- C<sub>FXT</sub>
- R<sub>EXT</sub>



Figure 5-2. XTAL Oscillator External Connections



Figure 5-3. RC Oscillator External Connections

Oscillator (OSC)

#### 5.3 Internal Oscillator

The internal oscillator clock (ICLK) is a free running 50-kHz clock that requires no external components. It is used as the reference clock input to the computer operating properly (COP) module and the SIM.

The internal oscillator by default is always available and is free running after POR or reset. It can be stopped in stop mode by setting the STOP\_ICLKDIS bit before executing the STOP instruction.

Figure 5-4 shows the logical representation of components of the internal oscillator circuitry.



Figure 5-4. Internal Oscillator

#### **NOTE**

The internal oscillator is a free running oscillator and is available after each POR or reset. It is turned-off in stop mode by setting the STOP\_ICLKDIS bit in CONFIG2 (see 3.4 Configuration Register 2 (CONFIG2)).

# 5.4 I/O Signals

The following paragraphs describe the oscillator I/O signals.

#### 5.4.1 Crystal Amplifier Input Pin (OSC1)

OSC1 pin is an input to the crystal oscillator amplifier or the input to the RC oscillator circuit.

#### 5.4.2 Crystal Amplifier Output Pin (OSC2/RCCLK/PTA6/KBI6)

For the XTAL oscillator, OSC2 pin is the output of the crystal oscillator inverting amplifier.

For the RC oscillator, OSC2 pin can be configured as a general purpose I/O pin PTA6, or the output of the RC oscillator, RCCLK.

| Oscillator | OSC2 Pin Function                                                                          |
|------------|--------------------------------------------------------------------------------------------|
| XTAL       | Inverting OSC1                                                                             |
| RC         | Controlled by PTA6EN bit in PTAPUE (\$000D) PTA6EN = 0: RCCLK output PTA6EN = 1: PTA6/KBI6 |

#### 5.4.3 Oscillator Enable Signal (SIMOSCEN)

The SIMOSCEN signal comes from the system integration module (SIM) and enables/disables the XTAL oscillator circuit or the RC-oscillator.

MC68HC908JL16 Data Sheet, Rev. 1.1

#### 5.4.4 XTAL Oscillator Clock (XTALCLK)

XTALCLK is the XTAL oscillator output signal. It runs at the full speed of the crystal ( $f_{XCLK}$ ) and comes directly from the crystal oscillator circuit. Figure 5-2 shows only the logical relation of XTALCLK to OSC1 and OSC2 and may not represent the actual circuitry. The duty cycle of XTALCLK is unknown and may depend on the crystal and other external factors. Also, the frequency and amplitude of XTALCLK can be unstable at start-up.

#### 5.4.5 RC Oscillator Clock (RCCLK)

RCCLK is the RC oscillator output signal. Its frequency is directly proportional to the time constant of the external R and C. Figure 5-3 shows only the logical relation of RCCLK to OSC1 and may not represent the actual circuitry.

#### 5.4.6 Oscillator Out 2 (2OSCOUT)

2OSCOUT is same as the input clock (XTALCLK or RCCLK). This signal is driven to the SIM module.

#### 5.4.7 Oscillator Out (OSCOUT)

The frequency of this signal is equal to half of the 2OSCOUT, this signal is driven to the SIM for generation of the bus clocks used by the CPU and other modules on the MCU. OSCOUT will be divided again in the SIM and results in the internal bus frequency being one fourth of the XTALCLK or RCCLK frequency.

#### 5.4.8 Internal Oscillator Clock (ICLK)

ICLK is the internal oscillator output signal (typically 50-kHz), for the COP module and the SIM. Its frequency depends on the V<sub>DD</sub> voltage. (See Chapter 17 Electrical Specifications for ICLK parameters.)

#### 5.5 Low Power Modes

The WAIT and STOP instructions put the MCU in low-power consumption standby modes.

#### 5.5.1 Wait Mode

The WAIT instruction has no effect on the oscillator logic. OSCOUT, 2OSCOUT, and ICLK continues to drive to the SIM module.

#### 5.5.2 Stop Mode

The STOP instruction disables the XTALCLK or the RCCLK output, hence, OSCOUT and 2OSCOUT are disabled.

The STOP instruction also turns off the ICLK input to the COP module if the STOP\_ICLKDIS bit is set in configuration register 2 (CONFIG2). After reset, the STOP\_ICLKDIS bit is clear by default and ICLK is enabled during stop mode.

# 5.6 Oscillator During Break Mode

The OSCOUT, 2OSCOUT, and ICLK clocks continue to be driven out when the device enters the break state.

Oscillator (OSC)

# **Chapter 6 Timer Interface Module (TIM)**

#### 6.1 Introduction

This section describes the timer interface (TIM) module. The TIM is a two-channel timer that provides a timing reference with Input capture, output compare, and pulse-width-modulation functions. Figure 6-1 is a block diagram of the TIM.

This particular MCU has two timer interface modules which are denoted as TIM1 and TIM2.

#### 6.2 Features

Features of the TIM include:

- Two input capture/output compare channels:
  - Rising-edge, falling-edge, or any-edge input capture trigger
  - Set, clear, or toggle output compare action
- Buffered and unbuffered pulse-width-modulation (PWM) signal generation
- Programmable TIM clock input
  - 7-frequency internal bus clock prescaler selection
  - External clock input on timer 2 (bus frequency ÷2 maximum)
- Free-running or modulo up-count operation
- Toggle any channel pin on overflow
- TIM counter stop and reset bits

#### 6.3 Pin Name Conventions

The text that follows describes both timers, TIM1 and TIM2. The TIM input/output (I/O) pin names are T[1,2]CH0 (timer channel 0) and T[1,2]CH1 (timer channel 1), where "1" is used to indicate TIM1 and "2" is used to indicate TIM2. The two TIMs share four I/O pins with four I/O port pins. The external clock input for TIM2 is shared with the an ADC channel pin. The full names of the TIM I/O pins are listed in Table 6-1. The generic pin names appear in the text that follows.

Table 6-1. Pin Name Conventions

| TIM Generic Pin | Names: | T[1,2]CH0  | T[1,2]CH1  | T2CLK       |  |  |
|-----------------|--------|------------|------------|-------------|--|--|
| Full TIM        | TIM1   | PTD4/T1CH0 | PTD5/T1CH1 | _           |  |  |
| Pin Names:      | TIM2   | PTE0/T2CH0 | PTE1/T2CH1 | ADC12/T2CLK |  |  |

#### NOTE

References to either timer 1 or timer 2 may be made in the following text by omitting the timer number. For example, TCH0 may refer generically to T1CH0 and T2CH0, and TCH1 may refer to T1CH1 and T2CH1.

MC68HC908JL16 Data Sheet, Rev. 1.1

# 6.4 Functional Description

Figure 6-1 shows the structure of the TIM. The central component of the TIM is the 16-bit TIM counter that can operate as a free-running counter or a modulo up-counter. The TIM counter provides the timing reference for the input capture and output compare functions. The TIM counter modulo registers, TMODH:TMODL, control the modulo value of the TIM counter. Software can read the TIM counter value at any time without affecting the counting sequence.

The two TIM channels (per timer) are programmable independently as input capture or output compare channels.



Figure 6-1. TIM Block Diagram

Figure 6-2 summarizes the timer registers.

#### NOTE

References to either timer 1 or timer 2 may be made in the following text by omitting the timer number. For example, TSC may generically refer to both T1SC and T2SC.

| Addr.         | Register Name                              |                 | Bit 7     | 6                         | 5     | 4           | 3              | 2        | 1    | Bit 0  |  |  |
|---------------|--------------------------------------------|-----------------|-----------|---------------------------|-------|-------------|----------------|----------|------|--------|--|--|
|               | TIM1 Status and Control                    | Read:           | TOF       | TOIE                      | TSTOP | 0           | 0              | PS2      | PS1  | PS0    |  |  |
| \$0020        | Register                                   | Write:          | 0         |                           |       | TRST        |                |          |      |        |  |  |
|               | (T1SC)                                     | Reset:          | 0         | 0                         | 1     | 0           | 0              | 0        | 0    | 0      |  |  |
|               | TIM1 Counter Register High                 | Read:           | Bit 15    | 14                        | 13    | 12          | 11             | 10       | 9    | Bit 8  |  |  |
| \$0021        | (T1CNTH)                                   | Write:          | •         |                           |       |             |                | •        |      |        |  |  |
|               |                                            | Reset:          | 0         | 0                         | 0     | 0           | 0              | 0        | 0    | 0      |  |  |
| Ф0000         | TIM1 Counter Register                      | Read:           | Bit 7     | 6                         | 5     | 4           | 3              | 2        | 1    | Bit 0  |  |  |
| \$0022        | Low<br>(T1CNTL)                            | Write: Reset:   | 0         | 0                         | 0     | 0           | 0              | 0        | 0    | 0      |  |  |
|               |                                            | Read:           |           | I                         | 1     | I           | 1              | U        |      |        |  |  |
| \$0023        | TIM Counter Modulo Register<br>High        | Write:          | Bit 15    | 14                        | 13    | 12          | 11             | 10       | 9    | Bit 8  |  |  |
| <b>400</b> 20 | (TMODH)                                    | Reset:          | 1         | 1                         | 1     | 1           | 1              | 1        | 1    | 1      |  |  |
| \$0024        | TIM1 Counter Modulo<br>Register Low        | Read:<br>Write: | Bit 7     | 6                         | 5     | 4           | 3              | 2        | 1    | Bit 0  |  |  |
|               | (T1MODL)                                   | Reset:          | 1         | 1                         | 1     | 1           | 1              | 1        | 1    | 1      |  |  |
| \$0025        | TIM1 Channel 0 Status and Control Register | Read:<br>Write: | CH0F<br>0 | CH0IE                     | MS0B  | MS0A        | ELS0B          | ELS0A    | TOV0 | CH0MAX |  |  |
|               | (T1SC0)                                    | Reset:          | 0         | 0                         | 0     | 0           | 0              | 0        | 0    | 0      |  |  |
| \$0026        | TIM1 Channel 0<br>Register High            | Read:<br>Write: | Bit 15    | 14                        | 13    | 12          | 11             | 10       | 9    | Bit 8  |  |  |
| •             | (T1CH0H)                                   | Reset:          |           | Indeterminate after reset |       |             |                |          |      |        |  |  |
| \$0027        | TIM1 Channel 0<br>Register Low             | Read:<br>Write: | Bit 7     | 6                         | 5     | 4           | 3              | 2        | 1    | Bit 0  |  |  |
|               | (T1CH0L)                                   | Reset:          |           | I                         | ı     | Indetermina | te after reset |          |      |        |  |  |
|               | TIM1 Channel 1 Status and                  | Read:           | CH1F      | CH1IE                     | 0     | MS1A        | ELS1B          | ELS1A    | TOV1 | CH1MAX |  |  |
| \$0028        | Control Register                           | gister Write: 0 |           | IVISTA                    | ELGID | ELSIA       | 1001           | CITIVIAX |      |        |  |  |
|               | (T1SC1)                                    | Reset:          | 0         | 0                         | 0     | 0           | 0              | 0        | 0    | 0      |  |  |
| \$0029        | TIM1 Channel 1<br>Register High            | Read:<br>Write: | Bit 15    | 14                        | 13    | 12          | 11             | 10       | 9    | Bit 8  |  |  |
|               | (T1CH1H)                                   | Reset:          |           |                           |       | Indetermina | te after reset |          |      |        |  |  |
| \$002A        | TIM1 Channel 1<br>Register Low             | Read:<br>Write: | Bit 7     | 6                         | 5     | 4           | 3              | 2        | 1    | Bit 0  |  |  |
|               | (T1CH1L)                                   | Reset:          |           |                           |       | Indetermina | te after reset |          |      |        |  |  |
| \$0030        | TIM2 Status and Control<br>Register        | Read:<br>Write: | TOF<br>0  | TOIE                      | TSTOP | 0<br>TRST   | 0              | PS2      | PS1  | PS0    |  |  |
|               | (T2SC)                                     | Reset:          | 0         | 0                         | 1     | 0           | 0              | 0        | 0    | 0      |  |  |
|               | TIM2 Counter Register High                 | Read:           | Bit 15    | 14                        | 13    | 12          | 11             | 10       | 9    | Bit 8  |  |  |
| \$0031        | (T2CNTH)                                   | Write:          |           |                           |       |             |                |          |      |        |  |  |
|               | (                                          | Reset:          | 0         | 0                         | 0     | 0           | 0              | 0        | 0    | 0      |  |  |
|               | TIM2 Counter Register                      | Read:           | Bit 7     | 6                         | 5     | 4           | 3              | 2        | 1    | Bit 0  |  |  |
| \$0032        | Low<br>(T2CNTL)                            | Write:          |           |                           |       |             |                |          |      |        |  |  |
|               | (IZONIL)                                   | Reset:          | 0         | 0<br>1                    | 0     | 0           | 0              | 0        | 0    | 0      |  |  |
|               | = Unimplemented                            |                 |           |                           |       |             |                |          |      |        |  |  |

Figure 6-2. TIM I/O Register Summary (Sheet 1 of 2)

#### **Timer Interface Module (TIM)**

| Addr.  | Register Name                        |                 | Bit 7                     | 6          | 5      | 4           | 3              | 2     | 1    | Bit 0    |  |
|--------|--------------------------------------|-----------------|---------------------------|------------|--------|-------------|----------------|-------|------|----------|--|
| \$0033 | TIM2 Counter Modulo<br>Register High | Read:<br>Write: | Bit 15                    | 14         | 13     | 12          | 11             | 10    | 9    | Bit 8    |  |
|        | (T2MODH)                             | Reset:          | 1                         | 1          | 1      | 1           | 1              | 1     | 1    | 1        |  |
| \$0034 | TIM2 Counter Modulo<br>Register Low  | Read:<br>Write: | Bit 7                     | 6          | 5      | 4           | 3              | 2     | 1    | Bit 0    |  |
|        | (T2MODL)                             | Reset:          | 1                         | 1          | 1      | 1           | 1              | 1     | 1    | 1        |  |
|        | TIM2 Channel 0 Status and            | Read:           | CH0F                      | CHUIE      | MS0B   | MS0A        | ELS0B          | ELS0A | TOV0 | CH0MAX   |  |
| \$0035 | Control Register                     | Write:          | 0                         | — CH0IE MS |        | IVIOUA      | ELOUD          | ELSUA | 1000 | CHOWAX   |  |
|        | (T2SC0)                              | Reset:          | 0                         | 0          | 0      | 0           | 0              | 0     | 0    | 0        |  |
| \$0036 | TIM2 Channel 0<br>Register High      | Read:<br>Write: | Bit 15                    | 14         | 13     | 12          | 11             | 10    | 9    | Bit 8    |  |
|        | (T2CH0H)                             | Reset:          | Indeterminate after reset |            |        |             |                |       |      |          |  |
| \$0037 | TIM2 Channel 0<br>Register Low       | Read:<br>Write: | Bit 7                     | 6          | 5      | 4           | 3              | 2     | 1    | Bit 0    |  |
|        | (T2CH0L)                             | Reset:          | Indeterminate after reset |            |        |             |                |       |      |          |  |
|        | TIM2 Channel 1 Status and            | Read:           | CH1F                      | CH1IE      | 0      | MS1A        | ELS1B          | ELS1A | TOV1 | CH1MAX   |  |
| \$0038 | Control Register                     | Write:          | 0                         | O          |        | IVIOTA      | LLOID          | LLOTA | 1011 | OTTIVIAX |  |
|        | (T2SC1)                              | Reset:          | 0                         | 0          | 0      | 0           | 0              | 0     | 0    | 0        |  |
| \$0039 | TIM2 Channel 1<br>Register High      | Read:<br>Write: | Bit 15                    | 14         | 13     | 12          | 11             | 10    | 9    | Bit 8    |  |
|        | (T2CH1H)                             | Reset:          |                           |            |        | Indetermina | te after reset |       |      | <u> </u> |  |
| \$003A | TIM2 Channel 1<br>Register Low       | Read:<br>Write: | Bit 7                     | 6          | 5      | 4           | 3              | 2     | 1    | Bit 0    |  |
|        | (T2CH1L)                             | Reset:          |                           |            |        | Indetermina | te after reset |       |      |          |  |
|        |                                      |                 |                           | = Unimplem | nented |             |                |       |      |          |  |

Figure 6-2. TIM I/O Register Summary (Sheet 2 of 2)

#### 6.4.1 TIM Counter Prescaler

The TIM1 clock source can be one of the seven prescaler outputs; TIM2 clock source can be one of the seven prescaler outputs or the TIM2 clock pin, T2CLK. The prescaler generates seven clock rates from the internal bus clock. The prescaler select bits, PS[2:0], in the TIM status and control register select the TIM clock source.

#### 6.4.2 Input Capture

With the input capture function, the TIM can capture the time at which an external event occurs. When an active edge occurs on the pin of an input capture channel, the TIM latches the contents of the TIM counter into the TIM channel registers, TCHxH:TCHxL. The polarity of the active edge is programmable. Input captures can generate TIM CPU interrupt requests.

#### 6.4.3 Output Compare

With the output compare function, the TIM can generate a periodic pulse with a programmable polarity, duration, and frequency. When the counter reaches the value in the registers of an output compare channel, the TIM can set, clear, or toggle the channel pin. Output compares can generate TIM CPU interrupt requests.

# 6.4.3.1 Unbuffered Output Compare

Any output compare channel can generate unbuffered output compare pulses as described in 6.4.3 Output Compare. The pulses are unbuffered because changing the output compare value requires writing the new value over the old value currently in the TIM channel registers.

An unsynchronized write to the TIM channel registers to change an output compare value could cause incorrect operation for up to two counter overflow periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that counter overflow period. Also, using a TIM overflow interrupt routine to write a new, smaller output compare value may cause the compare to be missed. The TIM may pass the new value before it is written.

Use the following methods to synchronize unbuffered changes in the output compare value on channel x:

- When changing to a smaller value, enable channel x output compare interrupts and write the new
  value in the output compare interrupt routine. The output compare interrupt occurs at the end of
  the current output compare pulse. The interrupt routine has until the end of the counter overflow
  period to write the new value.
- When changing to a larger output compare value, enable TIM overflow interrupts and write the new
  value in the TIM overflow interrupt routine. The TIM overflow interrupt occurs at the end of the
  current counter overflow period. Writing a larger value in an output compare interrupt routine (at
  the end of the current pulse) could cause two output compares to occur in the same counter
  overflow period.

# 6.4.3.2 Buffered Output Compare

Channels 0 and 1 can be linked to form a buffered output compare channel whose output appears on the TCH0 pin. The TIM channel registers of the linked pair alternately control the output.

Setting the MS0B bit in TIM channel 0 status and control register (TSC0) links channel 0 and channel 1. The output compare value in the TIM channel 0 registers initially controls the output on the TCH0 pin. Writing to the TIM channel 1 registers enables the TIM channel 1 registers to synchronously control the output after the TIM overflows. At each subsequent overflow, the TIM channel registers (0 or 1) that control the output are the ones written to last. TSC0 controls and monitors the buffered output compare function, and TIM channel 1 status and control register (TSC1) is unused. While the MS0B bit is set, the channel 1 pin, TCH1, is available as a general-purpose I/O pin.

## NOTE

In buffered output compare operation, do not write new output compare values to the currently active channel registers. User software should track the currently active channel to prevent writing a new value to the active channel. Writing to the active channel registers is the same as generating unbuffered output compares.

# 6.4.4 Pulse Width Modulation (PWM)

By using the toggle-on-overflow feature with an output compare channel, the TIM can generate a PWM signal. The value in the TIM counter modulo registers determines the period of the PWM signal. The channel pin toggles when the counter reaches the value in the TIM counter modulo registers. The time between overflows is the period of the PWM signal.

As Figure 6-3 shows, the output compare value in the TIM channel registers determines the pulse width of the PWM signal. The time between overflow and output compare is the pulse width. Program the TIM

#### **Timer Interface Module (TIM)**

to clear the channel pin on output compare if the state of the PWM pulse is logic 1. Program the TIM to set the pin if the state of the PWM pulse is logic 0.

The value in the TIM counter modulo registers and the selected prescaler output determines the frequency of the PWM output. The frequency of an 8-bit PWM signal is variable in 256 increments. Writing \$00FF (255) to the TIM counter modulo registers produces a PWM period of 256 times the internal bus clock period if the prescaler select value is \$000. See 6.9.1 TIM Status and Control Register.



Figure 6-3. PWM Period and Pulse Width

The value in the TIM channel registers determines the pulse width of the PWM output. The pulse width of an 8-bit PWM signal is variable in 256 increments. Writing \$0080 (128) to the TIM channel registers produces a duty cycle of 128/256 or 50%.

# 6.4.4.1 Unbuffered PWM Signal Generation

Any output compare channel can generate unbuffered PWM pulses as described in 6.4.4 Pulse Width Modulation (PWM). The pulses are unbuffered because changing the pulse width requires writing the new pulse width value over the old value currently in the TIM channel registers.

An unsynchronized write to the TIM channel registers to change a pulse width value could cause incorrect operation for up to two PWM periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that PWM period. Also, using a TIM overflow interrupt routine to write a new, smaller pulse width value may cause the compare to be missed. The TIM may pass the new value before it is written.

Use the following methods to synchronize unbuffered changes in the PWM pulse width on channel x:

- When changing to a shorter pulse width, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current pulse. The interrupt routine has until the end of the PWM period to write the new value.
- When changing to a longer pulse width, enable TIM overflow interrupts and write the new value in the TIM overflow interrupt routine. The TIM overflow interrupt occurs at the end of the current PWM period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same PWM period.

#### NOTE

In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the

MC68HC908JL16 Data Sheet, Rev. 1.1

event of software error or noise. Toggling on output compare also can cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value.

# 6.4.4.2 Buffered PWM Signal Generation

Channels 0 and 1 can be linked to form a buffered PWM channel whose output appears on the TCH0 pin. The TIM channel registers of the linked pair alternately control the pulse width of the output.

Setting the MS0B bit in TIM channel 0 status and control register (TSC0) links channel 0 and channel 1. The TIM channel 0 registers initially control the pulse width on the TCH0 pin. Writing to the TIM channel 1 registers enables the TIM channel 1 registers to synchronously control the pulse width at the beginning of the next PWM period. At each subsequent overflow, the TIM channel registers (0 or 1) that control the pulse width are the ones written to last. TSC0 controls and monitors the buffered PWM function, and TIM channel 1 status and control register (TSC1) is unused. While the MS0B bit is set, the channel 1 pin, TCH1, is available as a general-purpose I/O pin.

#### NOTE

In buffered PWM signal generation, do not write new pulse width values to the currently active channel registers. User software should track the currently active channel to prevent writing a new value to the active channel. Writing to the active channel registers is the same as generating unbuffered PWM signals.

#### 6.4.4.3 PWM Initialization

To ensure correct operation when generating unbuffered or buffered PWM signals, use the following initialization procedure:

- 1. In the TIM status and control register (TSC):
  - Stop the TIM counter by setting the TIM stop bit, TSTOP.
  - b. Reset the TIM counter and prescaler by setting the TIM reset bit, TRST.
- 2. In the TIM counter modulo registers (TMODH:TMODL), write the value for the required PWM period.
- 3. In the TIM channel x registers (TCHxH:TCHxL), write the value for the required pulse width.
- 4. In TIM channel x status and control register (TSCx):
  - a. Write 0:1 (for unbuffered output compare or PWM signals) or 1:0 (for buffered output compare or PWM signals) to the mode select bits, MSxB:MSxA. (See Table 6-3.)
  - b. Write 1 to the toggle-on-overflow bit, TOVx.
  - c. Write 1:0 (to clear output on compare) or 1:1 (to set output on compare) to the edge/level select bits, ELSxB:ELSxA. The output action on compare must force the output to the complement of the pulse width level. (See Table 6-3.)

#### NOTE

In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare can also cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value.

MC68HC908JL16 Data Sheet, Rev. 1.1

#### **Timer Interface Module (TIM)**

5. In the TIM status control register (TSC), clear the TIM stop bit, TSTOP.

Setting MS0B links channels 0 and 1 and configures them for buffered PWM operation. The TIM channel 0 registers (TCH0H:TCH0L) initially control the buffered PWM output. TIM status control register 0 (TSCR0) controls and monitors the PWM signal from the linked channels.

Clearing the toggle-on-overflow bit, TOVx, inhibits output toggles on TIM overflows. Subsequent output compares try to force the output to a state it is already in and have no effect. The result is a 0% duty cycle output.

Setting the channel x maximum duty cycle bit (CHxMAX) and setting the TOVx bit generates a 100% duty cycle output. (See 6.9.4 TIM Channel Status and Control Registers.)

# 6.5 Interrupts

The following TIM sources can generate interrupt requests:

- TIM overflow flag (TOF) The TOF bit is set when the TIM counter reaches the modulo value programmed in the TIM counter modulo registers. The TIM overflow interrupt enable bit, TOIE, enables TIM overflow CPU interrupt requests. TOF and TOIE are in the TIM status and control register.
- TIM channel flags (CH1F:CH0F) The CHxF bit is set when an input capture or output compare occurs on channel x. Channel x TIM CPU interrupt requests are controlled by the channel x interrupt enable bit, CHxIE. Channel x TIM CPU interrupt requests are enabled when CHxIE = 1. CHxF and CHxIE are in the TIM channel x status and control register.

# 6.6 Low-Power Modes

The WAIT and STOP instructions put the MCU in low power- consumption standby modes.

#### 6.6.1 Wait Mode

The TIM remains active after the execution of a WAIT instruction. In wait mode, the TIM registers are not accessible by the CPU. Any enabled CPU interrupt request from the TIM can bring the MCU out of wait mode.

If TIM functions are not required during wait mode, reduce power consumption by stopping the TIM before executing the WAIT instruction.

# 6.6.2 Stop Mode

The TIM is inactive after the execution of a STOP instruction. The STOP instruction does not affect register conditions or the state of the TIM counter. TIM operation resumes when the MCU exits stop mode after an external interrupt.

# 6.7 TIM During Break Interrupts

A break interrupt stops the TIM counter.

The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state. (See 16.2.6.4 Break Flag Control Register (BFCR).)

To allow software to clear status bits during a break interrupt, write a logic 1 to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state.

To protect status bits during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), software can read and write I/O registers during the break state without affecting status bits. Some status bits have a 2-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is at logic 0. After the break, doing the second step clears the status bit.

# 6.8 I/O Signals

Port D shares two of its pins with TIM1 and port E shares two of its pins with TIM2. The ADC12/T2CLK pin is an external clock input to TIM2. The four TIM channel I/O pins are T1CH0, T1CH1, T2CH0, and T2CH1.

# 6.8.1 TIM Clock Pin (ADC12/T2CLK)

ADC12/T2CLK is an external clock input that can be the clock source for the TIM2 counter instead of the prescaled internal bus clock. Select the ADC12/T2CLK input by writing logic 1's to the three prescaler select bits, PS[2:0]. (See 6.9.1 TIM Status and Control Register.) The minimum T2CLK pulse width, T2CLK<sub>I MIN</sub> or T2CLK<sub>HMIN</sub>, is:

$$\frac{1}{\text{bus frequency}} + t_{SU}$$

# The maximum T2CLK frequency is:

bus frequency ÷ 2

ADC12/T2CLK is available as a ADC input channel pin when not used as the TIM2 clock input.

# 6.8.2 TIM Channel I/O Pins (PTD4/T1CH0, PTD5/T1CH1, PTE0/T2CH0, PTE1/T2CH1)

Each channel I/O pin is programmable independently as an input capture pin or an output compare pin. T1CH0 and T2CH0 can be configured as buffered output compare or buffered PWM pins.

# 6.9 I/O Registers

#### NOTE

References to either timer 1 or timer 2 may be made in the following text by omitting the timer number. For example, TSC may generically refer to both T1SC AND T2SC.

These I/O registers control and monitor operation of the TIM:

- TIM status and control register (TSC)
- TIM counter registers (TCNTH:TCNTL)
- TIM counter modulo registers (TMODH:TMODL)
- TIM channel status and control registers (TSC0, TSC1)
- TIM channel registers (TCH0H:TCH0L, TCH1H:TCH1L)

**Timer Interface Module (TIM)** 

# 6.9.1 TIM Status and Control Register

The TIM status and control register (TSC):

- Enables TIM overflow interrupts
- Flags TIM overflows
- Stops the TIM counter
- Resets the TIM counter
- Prescales the TIM counter clock



Figure 6-4. TIM Status and Control Register (TSC)

# **TOF** — TIM Overflow Flag Bit

This read/write flag is set when the TIM counter reaches the modulo value programmed in the TIM counter modulo registers. Clear TOF by reading the TIM status and control register when TOF is set and then writing a logic 0 to TOF. If another TIM overflow occurs before the clearing sequence is complete, then writing logic 0 to TOF has no effect. Therefore, a TOF interrupt request cannot be lost due to inadvertent clearing of TOF. Reset clears the TOF bit. Writing a logic 1 to TOF has no effect.

- 1 = TIM counter has reached modulo value
- 0 = TIM counter has not reached modulo value

= Unimplemented

## **TOIE** — TIM Overflow Interrupt Enable Bit

This read/write bit enables TIM overflow interrupts when the TOF bit becomes set. Reset clears the TOIE bit.

- 1 = TIM overflow interrupts enabled
- 0 = TIM overflow interrupts disabled

## TSTOP — TIM Stop Bit

This read/write bit stops the TIM counter. Counting resumes when TSTOP is cleared. Reset sets the TSTOP bit, stopping the TIM counter until software clears the TSTOP bit.

- 1 = TIM counter stopped
- 0 = TIM counter active

# **NOTE**

Do not set the TSTOP bit before entering wait mode if the TIM is required to exit wait mode.

## TRST — TIM Reset Bit

Setting this write-only bit resets the TIM counter and the TIM prescaler. Setting TRST has no effect on any other registers. Counting resumes from \$0000. TRST is cleared automatically after the TIM counter is reset and always reads as logic 0. Reset clears the TRST bit.

- 1 = Prescaler and TIM counter cleared
- 0 = No effect

#### **NOTE**

Setting the TSTOP and TRST bits simultaneously stops the TIM counter at a value of \$0000.

MC68HC908JL16 Data Sheet, Rev. 1.1

79

## PS[2:0] — Prescaler Select Bits

These read/write bits select one of the seven prescaler outputs as the input to the TIM counter as Table 6-2 shows. Reset clears the PS[2:0] bits.

| PS2 | PS1 | PS0 | TIM Clock Source        |  |  |
|-----|-----|-----|-------------------------|--|--|
| 0   | 0   | 0   | Internal bus clock ÷ 1  |  |  |
| 0   | 0   | 1   | Internal bus clock ÷ 2  |  |  |
| 0   | 1   | 0   | Internal bus clock ÷ 4  |  |  |
| 0   | 1   | 1   | Internal bus clock ÷ 8  |  |  |
| 1   | 0   | 0   | Internal bus clock ÷ 16 |  |  |
| 1   | 0   | 1   | Internal bus clock ÷ 32 |  |  |
| 1   | 1   | 0   | Internal bus clock ÷ 64 |  |  |
| 1   | 1   | 1   | T2CLK (for TIM2 only)   |  |  |

**Table 6-2. Prescaler Selection** 

# 6.9.2 TIM Counter Registers

The two read-only TIM counter registers contain the high and low bytes of the value in the TIM counter. Reading the high byte (TCNTH) latches the contents of the low byte (TCNTL) into a buffer. Subsequent reads of TCNTH do not affect the latched TCNTL value until TCNTL is read. Reset clears the TIM counter registers. Setting the TIM reset bit (TRST) also clears the TIM counter registers.

#### **NOTE**

If you read TCNTH during a break interrupt, be sure to unlatch TCNTL by reading TCNTL before exiting the break interrupt. Otherwise, TCNTL retains the value latched during the break.



Figure 6-5. TIM Counter Registers High (TCNTH)



Figure 6-6. TIM Counter Registers Low (TCNTL)

# 6.9.3 TIM Counter Modulo Registers

The read/write TIM modulo registers contain the modulo value for the TIM counter. When the TIM counter reaches the modulo value, the overflow flag (TOF) becomes set, and the TIM counter resumes counting from \$0000 at the next timer clock. Writing to the high byte (TMODH) inhibits the TOF bit and overflow interrupts until the low byte (TMODL) is written. Reset sets the TIM counter modulo registers.



Figure 6-7. TIM Counter Modulo Register High (TMODH)



Figure 6-8. TIM Counter Modulo Register Low (TMODL)

#### NOTE

Reset the TIM counter before writing to the TIM counter modulo registers.

# 6.9.4 TIM Channel Status and Control Registers

Each of the TIM channel status and control registers:

- Flags input captures and output compares
- Enables input capture and output compare interrupts
- Selects input capture, output compare, or PWM operation
- Selects high, low, or toggling output on output compare
- Selects rising edge, falling edge, or any edge as the active input capture trigger
- Selects output toggling on TIM overflow
- Selects 0% and 100% PWM duty cycle
- Selects buffered or unbuffered output compare/PWM operation



Figure 6-9. TIM Channel 0 Status and Control Register (TSC0)

Address: T1SC1, \$0028 and T2SC1, \$0038 Bit 7 6 5 4 3 2 1 Bit 0 CH1F Read: 0 CH1IE MS1A ELS1B ELS1A TOV1 CH1MAX Write: 0 0 0 0 0 0 0 0 Reset:

Figure 6-10. TIM Channel 1 Status and Control Register (TSC1)

# CHxF — Channel x Flag Bit

When channel x is an input capture channel, this read/write bit is set when an active edge occurs on the channel x pin. When channel x is an output compare channel, CHxF is set when the value in the TIM counter registers matches the value in the TIM channel x registers.

When TIM CPU interrupt requests are enabled (CHxIE = 1), clear CHxF by reading TIM channel x status and control register with CHxF set and then writing a logic 0 to CHxF. If another interrupt request occurs before the clearing sequence is complete, then writing logic 0 to CHxF has no effect. Therefore, an interrupt request cannot be lost due to inadvertent clearing of CHxF.

Reset clears the CHxF bit. Writing a logic 1 to CHxF has no effect.

- 1 = Input capture or output compare on channel x
- 0 = No input capture or output compare on channel x

## CHxIE — Channel x Interrupt Enable Bit

This read/write bit enables TIM CPU interrupt service requests on channel x.

Reset clears the CHxIE bit.

- 1 = Channel x CPU interrupt requests enabled
- 0 = Channel x CPU interrupt requests disabled

#### MSxB — Mode Select Bit B

This read/write bit selects buffered output compare/PWM operation. MSxB exists only in the TIM1 channel 0 and TIM2 channel 0 status and control registers.

Setting MS0B disables the channel 1 status and control register and reverts TCH1 to general-purpose I/O.

Reset clears the MSxB bit.

- 1 = Buffered output compare/PWM operation enabled
- 0 = Buffered output compare/PWM operation disabled

#### MSxA — Mode Select Bit A

When ELSxB:ELSxA  $\neq$  0:0, this read/write bit selects either input capture operation or unbuffered output compare/PWM operation. See Table 6-3.

- 1 = Unbuffered output compare/PWM operation
- 0 = Input capture operation

When ELSxB:ELSxA = 0:0, this read/write bit selects the initial output level of the TCHx pin. See Table 6-3. Reset clears the MSxA bit.

- 1 = Initial output level low
- 0 = Initial output level high

#### NOTE

Before changing a channel function by writing to the MSxB or MSxA bit, set the TSTOP and TRST bits in the TIM status and control register (TSC).

MC68HC908JL16 Data Sheet, Rev. 1.1

**Timer Interface Module (TIM)** 

## ELSxB and ELSxA — Edge/Level Select Bits

When channel x is an input capture channel, these read/write bits control the active edge-sensing logic on channel x.

When channel x is an output compare channel, ELSxB and ELSxA control the channel x output behavior when an output compare occurs.

When ELSxB and ELSxA are both clear, channel x is not connected to an I/O port, and pin TCHx is available as a general-purpose I/O pin. Table 6-3 shows how ELSxB and ELSxA work. Reset clears the ELSxB and ELSxA bits.

| MSxB:MSxA | ELSxB:ELSxA | Mode                  | Configuration                                     |
|-----------|-------------|-----------------------|---------------------------------------------------|
| X0        | 00          | Output proopt         | Pin under port control; initial output level high |
| X1        | 00          | Output preset         | Pin under port control; initial output level low  |
| 00        | 01          |                       | Capture on rising edge only                       |
| 00        | 10          | Input capture         | Capture on falling edge only                      |
| 00        | 11          |                       | Capture on rising or falling edge                 |
| 01        | 01          |                       | Toggle output on compare                          |
| 01        | 10          | Output compare or PWM | Clear output on compare                           |
| 01        | 11          |                       | Set output on compare                             |
| 1X        | 01          | Buffered output       | Toggle output on compare                          |
| 1X        | 10          | compare or            | Clear output on compare                           |
| 1X        | 11          | buffered PWM          | Set output on compare                             |

Table 6-3. Mode, Edge, and Level Selection

#### NOTE

Before enabling a TIM channel register for input capture operation, make sure that the TCHx pin is stable for at least two bus clocks.

#### TOVx — Toggle On Overflow Bit

When channel x is an output compare channel, this read/write bit controls the behavior of the channel x output when the TIM counter overflows. When channel x is an input capture channel, TOVx has no effect.

Reset clears the TOVx bit.

- 1 = Channel x pin toggles on TIM counter overflow
- 0 = Channel x pin does not toggle on TIM counter overflow

#### NOTE

When TOVx is set, a TIM counter overflow takes precedence over a channel x output compare if both occur at the same time.

#### CHxMAX — Channel x Maximum Duty Cycle Bit

When the TOVx bit is at logic 1, setting the CHxMAX bit forces the duty cycle of buffered and unbuffered PWM signals to 100%. As Figure 6-11 shows, the CHxMAX bit takes effect in the cycle after it is set or cleared. The output stays at the 100% duty cycle level until the cycle after CHxMAX is cleared.



Figure 6-11. CHxMAX Latency

# 6.9.5 TIM Channel Registers

These read/write registers contain the captured TIM counter value of the input capture function or the output compare value of the output compare function. The state of the TIM channel registers after reset is unknown.

In input capture mode (MSxB:MSxA = 0:0), reading the high byte of the TIM channel x registers (TCHxH) inhibits input captures until the low byte (TCHxL) is read.

In output compare mode (MSxB:MSxA  $\neq$  0:0), writing to the high byte of the TIM channel x registers (TCHxH) inhibits output compares until the low byte (TCHxL) is written.



Figure 6-12. TIM Channel 0 Register High (TCH0H)



Figure 6-13. TIM Channel 0 Register Low (TCH0L)



Figure 6-14. TIM Channel 1 Register High (TCH1H)

# **Timer Interface Module (TIM)**

Address: T1CH1L, \$002A and T2CH1L, \$003A 5 Bit 7 6 4 3 2 1 Bit 0 Read: Bit 7 6 5 4 3 2 1 Bit 0 Write:

Reset: Indeterminate after reset

Figure 6-15. TIM Channel 1 Register Low (TCH1L)

# **Chapter 7 Serial Communications Interface (SCI)**

# 7.1 Introduction

This section describes the serial communications interface (SCI) module, which allows high-speed asynchronous communications with peripheral devices and other MCUs.

#### NOTE

References to DMA (direct-memory access) and associated functions are only valid if the MCU has a DMA module. This MCU does not have the DMA function. Any DMA-related register bits should be left in their reset state for normal MCU operation.

## 7.2 Features

Features of the SCI module include the following:

- Full-duplex operation
- Standard mark/space non-return-to-zero (NRZ) format
- 32 programmable baud rates
- Programmable 8-bit or 9-bit character length
- Separately enabled transmitter and receiver
- Separate receiver and transmitter CPU interrupt requests
- Programmable transmitter output polarity
- Two receiver wakeup methods:
  - Idle line wakeup
  - Address mark wakeup
- Interrupt-driven operation with eight interrupt flags:
  - Transmitter empty
  - Transmission complete
  - Receiver full
  - Idle receiver input
  - Receiver overrun
  - Noise error
  - Framing error
  - Parity error
- Receiver framing error detection
- Hardware parity checking
- 1/16 bit-time noise detection
- Bus clock as baud rate clock source

## 7.3 Pin Name Conventions

The generic names of the SCI I/O pins are:

- RxD (receive data)
- TxD (transmit data)

The SCI I/O (input/output) lines are dedicated pins for the SCI module. Table 7-1 shows the full names and the generic names of the SCI I/O pins.

The generic pin names appear in the text of this section.

**Table 7-1. Pin Name Conventions** 

| Generic Pin Names: | RxD                         | TxD                         |  |
|--------------------|-----------------------------|-----------------------------|--|
| Full Pin Names:    | PTD7/RxD/SDA <sup>(1)</sup> | PTD6/TxD/SCL <sup>(1)</sup> |  |

Position of MMIIC module pins (SDA and SCL) is user selectable using CONFIG2 option bit. Refer to Chapter 3 Configuration and Mask Option Registers (CONFIG and MOR) for additional information. SDA/SCL have priority over the RxD/TxD when MMIIC is enabled and using PTD7/PTD6 for its pins. For more information on MMIIC, (see Chapter 8 Multi-Master IIC Interface (MMIIC)).

# 7.4 Functional Description

Figure 7-2 shows the structure of the SCI module. The SCI allows full-duplex, asynchronous, NRZ serial communication among the MCU and remote devices, including other MCUs. The transmitter and receiver of the SCI operate independently, although they use the same baud rate generator. During normal operation, the CPU monitors the status of the SCI, writes the data to be transmitted, and processes received data. The baud rate clock source for the SCI is the bus clock.



Figure 7-1. SCI I/O Register Summary

86 Freescale Semiconductor

#### MC68HC908JL16 Data Sheet, Rev. 1.1



Figure 7-2. SCI Module Block Diagram

# 7.4.1 Data Format

The SCI uses the standard non-return-to-zero mark/space data format illustrated in Figure 7-3.



Figure 7-3. SCI Data Formats

# 7.4.2 Transmitter

Figure 7-4 shows the structure of the SCI transmitter.

The baud rate clock source for the SCI is the bus clock.



Figure 7-4. SCI Transmitter

MC68HC908JL16 Data Sheet, Rev. 1.1

## 7.4.2.1 Character Length

The transmitter can accommodate either 8-bit or 9-bit data. The state of the M bit in SCI control register 1 (SCC1) determines character length. When transmitting 9-bit data, bit T8 in SCI control register 3 (SCC3) is the ninth bit (bit 8).

#### 7.4.2.2 Character Transmission

During an SCI transmission, the transmit shift register shifts a character out to the TxD pin. The SCI data register (SCDR) is the write-only buffer between the internal data bus and the transmit shift register. To initiate an SCI transmission:

- 1. Enable the SCI by writing a logic 1 to the enable SCI bit (ENSCI) in SCI control register 1 (SCC1).
- 2. Enable the transmitter by writing a logic 1 to the transmitter enable bit (TE) in SCI control register 2 (SCC2).
- 3. Clear the SCI transmitter empty bit by first reading SCI status register 1 (SCS1) and then writing to the SCDR.
- 4. Repeat step 3 for each subsequent transmission.

At the start of a transmission, transmitter control logic automatically loads the transmit shift register with a preamble of logic 1s. After the preamble shifts out, control logic transfers the SCDR data into the transmit shift register. A logic 0 start bit automatically goes into the least significant bit position of the transmit shift register. A logic 1 stop bit goes into the most significant bit position.

The SCI transmitter empty bit, SCTE, in SCS1 becomes set when the SCDR transfers a byte to the transmit shift register. The SCTE bit indicates that the SCDR can accept new data from the internal data bus. If the SCI transmit interrupt enable bit, SCTIE, in SCC2 is also set, the SCTE bit generates a transmitter CPU interrupt request.

When the transmit shift register is not transmitting a character, the TxD pin goes to the idle condition, logic 1. If at any time software clears the ENSCI bit in SCI control register 1 (SCC1), the transmitter and receiver relinquish control of the port pin.

#### 7.4.2.3 Break Characters

Writing a logic 1 to the send break bit, SBK, in SCC2 loads the transmit shift register with a break character. A break character contains all logic 0s and has no start, stop, or parity bit. Break character length depends on the M bit in SCC1. As long as SBK is at logic 1, transmitter logic continuously loads break characters into the transmit shift register. After software clears the SBK bit, the shift register finishes transmitting the last break character and then transmits at least one logic 1. The automatic logic 1 at the end of a break character guarantees the recognition of the start bit of the next character.

The SCI recognizes a break character when a start bit is followed by eight or nine logic 0 data bits and a logic 0 where the stop bit should be.

Receiving a break character has these effects on SCI registers:

- Sets the framing error bit (FE) in SCS1
- Sets the SCI receiver full bit (SCRF) in SCS1
- Clears the SCI data register (SCDR)
- Clears the R8 bit in SCC3
- Sets the break flag bit (BKF) in SCS2
- May set the overrun (OR), noise flag (NF), parity error (PE), or reception in progress flag (RPF) bits

#### 7.4.2.4 Idle Characters

An idle character contains all logic 1s and has no start, stop, or parity bit. Idle character length depends on the M bit in SCC1. The preamble is a synchronizing idle character that begins every transmission.

If the TE bit is cleared during a transmission, the TxD pin becomes idle after completion of the transmission in progress. Clearing and then setting the TE bit during a transmission queues an idle character to be sent after the character currently being transmitted.

#### NOTE

When queueing an idle character, return the TE bit to logic 1 before the stop bit of the current character shifts out to the TxD pin. Setting TE after the stop bit appears on TxD causes data previously written to the SCDR to be lost. Toggle the TE bit for a queued idle character when the SCTE bit becomes set and just before writing the next byte to the SCDR.

## 7.4.2.5 Inversion of Transmitted Output

The transmit inversion bit (TXINV) in SCI control register 1 (SCC1) reverses the polarity of transmitted data. All transmitted values, including idle, break, start, and stop bits, are inverted when TXINV is at logic 1. (See 7.8.1 SCI Control Register 1.)

# 7.4.2.6 Transmitter Interrupts

These conditions can generate CPU interrupt requests from the SCI transmitter:

- SCI transmitter empty (SCTE) The SCTE bit in SCS1 indicates that the SCDR has transferred
  a character to the transmit shift register. SCTE can generate a transmitter CPU interrupt request.
  Setting the SCI transmit interrupt enable bit, SCTIE, in SCC2 enables the SCTE bit to generate
  transmitter CPU interrupt requests.
- Transmission complete (TC) The TC bit in SCS1 indicates that the transmit shift register and the SCDR are empty and that no break or idle character has been generated. The transmission complete interrupt enable bit, TCIE, in SCC2 enables the TC bit to generate transmitter CPU interrupt requests.

#### 7.4.3 Receiver

Figure 7-5 shows the structure of the SCI receiver.

#### 7.4.3.1 Character Length

The receiver can accommodate either 8-bit or 9-bit data. The state of the M bit in SCI control register 1 (SCC1) determines character length. When receiving 9-bit data, bit R8 in SCI control register 2 (SCC2) is the ninth bit (bit 8). When receiving 8-bit data, bit R8 is a copy of the eighth bit (bit 7).

#### 7.4.3.2 Character Reception

During an SCI reception, the receive shift register shifts characters in from the RxD pin. The SCI data register (SCDR) is the read-only buffer between the internal data bus and the receive shift register.

After a complete character shifts into the receive shift register, the data portion of the character transfers to the SCDR. The SCI receiver full bit, SCRF, in SCI status register 1 (SCS1) becomes set, indicating that the received byte can be read. If the SCI receive interrupt enable bit, SCRIE, in SCC2 is also set, the SCRF bit generates a receiver CPU interrupt request.

MC68HC908JL16 Data Sheet, Rev. 1.1



Figure 7-5. SCI Receiver Block Diagram

## 7.4.3.3 Data Sampling

The receiver samples the RxD pin at the RT clock rate. The RT clock is an internal signal with a frequency 16 times the baud rate. To adjust for baud rate mismatch, the RT clock is resynchronized at the following times (see Figure 7-6):

- After every start bit
- After the receiver detects a data bit change from logic 1 to logic 0 (after the majority of data bit samples at RT8, RT9, and RT10 returns a valid logic 1 and the majority of the next RT8, RT9, and RT10 samples returns a valid logic 0)

To locate the start bit, data recovery logic does an asynchronous search for a logic 0 preceded by three logic 1s. When the falling edge of a possible start bit occurs, the RT clock begins to count to 16.



Figure 7-6. Receiver Data Sampling

To verify the start bit and to detect noise, data recovery logic takes samples at RT3, RT5, and RT7. Table 7-2 summarizes the results of the start bit verification samples.

| RT3, RT5, and RT7<br>Samples | Start Bit<br>Verification | Noise Flag |
|------------------------------|---------------------------|------------|
| 000                          | Yes                       | 0          |
| 001                          | Yes                       | 1          |
| 010                          | Yes                       | 1          |
| 011                          | No                        | 0          |
| 100                          | Yes                       | 1          |
| 101                          | No                        | 0          |
| 110                          | No                        | 0          |
| 111                          | No                        | 0          |

Table 7-2. Start Bit Verification

Start bit verification is not successful if any two of the three verification samples are logic 1s. If start bit verification is not successful, the RT clock is reset and a new search for a start bit begins.

To determine the value of a data bit and to detect noise, recovery logic takes samples at RT8, RT9, and RT10. Table 7-3 summarizes the results of the data bit samples.

**Table 7-3. Data Bit Recovery** 

| RT8, RT9, and RT10<br>Samples | Data Bit<br>Determination | Noise Flag |
|-------------------------------|---------------------------|------------|
| 000                           | 0                         | 0          |
| 001                           | 0                         | 1          |
| 010                           | 0                         | 1          |
| 011                           | 1                         | 1          |
| 100                           | 0                         | 1          |
| 101                           | 1                         | 1          |
| 110                           | 1                         | 1          |
| 111                           | 1                         | 0          |

#### NOTE

The RT8, RT9, and RT10 samples do not affect start bit verification. If any or all of the RT8, RT9, and RT10 start bit samples are logic 1s following a successful start bit verification, the noise flag (NF) is set and the receiver assumes that the bit is a start bit.

To verify a stop bit and to detect noise, recovery logic takes samples at RT8, RT9, and RT10. Table 7-4 summarizes the results of the stop bit samples.

**Table 7-4. Stop Bit Recovery** 

| RT8, RT9, and RT10<br>Samples | Framing<br>Error Flag | Noise Flag |
|-------------------------------|-----------------------|------------|
| 000                           | 1                     | 0          |
| 001                           | 1                     | 1          |
| 010                           | 1                     | 1          |
| 011                           | 0                     | 1          |
| 100                           | 1                     | 1          |
| 101                           | 0                     | 1          |
| 110                           | 0                     | 1          |
| 111                           | 0                     | 0          |

#### 7.4.3.4 Framing Errors

If the data recovery logic does not detect a logic 1 where the stop bit should be in an incoming character, it sets the framing error bit, FE, in SCS1. A break character also sets the FE bit because a break character has no stop bit. The FE bit is set at the same time that the SCRF bit is set.

MC68HC908JL16 Data Sheet, Rev. 1.1

#### 7.4.3.5 Baud Rate Tolerance

A transmitting device may be operating at a baud rate below or above the receiver baud rate.

Accumulated bit time misalignment can cause one of the three stop bit data samples to fall outside the actual stop bit. Then a noise error occurs. If more than one of the samples is outside the stop bit, a framing error occurs. In most applications, the baud rate tolerance is much more than the degree of misalignment that is likely to occur.

As the receiver samples an incoming character, it resynchronizes the RT clock on any valid falling edge within the character. Resynchronization within characters corrects misalignments between transmitter bit times and receiver bit times.

#### **Slow Data Tolerance**

Figure 7-7 shows how much a slow received character can be misaligned without causing a noise error or a framing error. The slow stop bit begins at RT8 instead of RT1 but arrives in time for the stop bit data samples at RT8, RT9, and RT10.



Figure 7-7. Slow Data

For an 8-bit character, data sampling of the stop bit takes the receiver 9 bit times  $\times$  16 RT cycles + 10 RT cycles = 154 RT cycles.

With the misaligned character shown in Figure 7-7, the receiver counts 154 RT cycles at the point when the count of the transmitting device is

9 bit times  $\times$  16 RT cycles + 3 RT cycles = 147 RT cycles.

The maximum percent difference between the receiver count and the transmitter count of a slow 8-bit character with no errors is

$$\left| \frac{154 - 147}{154} \right| \times 100 = 4.54\%$$

For a 9-bit character, data sampling of the stop bit takes the receiver 10 bit times  $\times$  16 RT cycles + 10 RT cycles = 170 RT cycles.

With the misaligned character shown in Figure 7-7, the receiver counts 170 RT cycles at the point when the count of the transmitting device is

10 bit times  $\times$  16 RT cycles + 3 RT cycles = 163 RT cycles.

The maximum percent difference between the receiver count and the transmitter count of a slow 9-bit character with no errors is

$$\left| \frac{170 - 163}{170} \right| \times 100 = 4.12\%$$

95

#### **Fast Data Tolerance**

Figure 7-8 shows how much a fast received character can be misaligned without causing a noise error or a framing error. The fast stop bit ends at RT10 instead of RT16 but is still there for the stop bit data samples at RT8, RT9, and RT10.



Figure 7-8. Fast Data

For an 8-bit character, data sampling of the stop bit takes the receiver 9 bit times  $\times$  16 RT cycles + 10 RT cycles = 154 RT cycles.

With the misaligned character shown in Figure 7-8, the receiver counts 154 RT cycles at the point when the count of the transmitting device is

10 bit times  $\times$  16 RT cycles = 160 RT cycles.

The maximum percent difference between the receiver count and the transmitter count of a fast 8-bit character with no errors is

$$\left| \frac{154 - 160}{154} \right| \times 100 = 3.90\%$$

For a 9-bit character, data sampling of the stop bit takes the receiver 10 bit times  $\times$  16 RT cycles + 10 RT cycles = 170 RT cycles.

With the misaligned character shown in Figure 7-8, the receiver counts 170 RT cycles at the point when the count of the transmitting device is

11 bit times  $\times$  16 RT cycles = 176 RT cycles.

The maximum percent difference between the receiver count and the transmitter count of a fast 9-bit character with no errors is

$$\left| \frac{170 - 176}{170} \right| \times 100 = 3.53\%$$

#### 7.4.3.6 Receiver Wakeup

So that the MCU can ignore transmissions intended only for other receivers in multiple-receiver systems, the receiver can be put into a standby state. Setting the receiver wakeup bit, RWU, in SCC2 puts the receiver into a standby state during which receiver interrupts are disabled.

Depending on the state of the WAKE bit in SCC1, either of two conditions on the RxD pin can bring the receiver out of the standby state:

- Address mark An address mark is a logic 1 in the most significant bit position of a received character. When the WAKE bit is set, an address mark wakes the receiver from the standby state by clearing the RWU bit. The address mark also sets the SCI receiver full bit, SCRF. Software can then compare the character containing the address mark to the user-defined address of the receiver. If they are the same, the receiver remains awake and processes the characters that follow. If they are not the same, software can set the RWU bit and put the receiver back into the standby state.
- Idle input line condition When the WAKE bit is clear, an idle character on the RxD pin wakes the receiver from the standby state by clearing the RWU bit. The idle character that wakes the receiver does not set the receiver idle bit, IDLE, or the SCI receiver full bit, SCRF. The idle line type bit, ILTY, determines whether the receiver begins counting logic 1s as idle character bits after the start bit or after the stop bit.

#### **NOTE**

With the WAKE bit clear, setting the RWU bit after the RxD pin has been idle may cause the receiver to wake up immediately.

# 7.4.3.7 Receiver Interrupts

The following sources can generate CPU interrupt requests from the SCI receiver:

- SCI receiver full (SCRF) The SCRF bit in SCS1 indicates that the receive shift register has
  transferred a character to the SCDR. SCRF can generate a receiver CPU interrupt request. Setting
  the SCI receive interrupt enable bit, SCRIE, in SCC2 enables the SCRF bit to generate receiver
  CPU interrupts.
- Idle input (IDLE) The IDLE bit in SCS1 indicates that 10 or 11 consecutive logic 1s shifted in from the RxD pin. The idle line interrupt enable bit, ILIE, in SCC2 enables the IDLE bit to generate CPU interrupt requests.

## 7.4.3.8 Error Interrupts

The following receiver error flags in SCS1 can generate CPU interrupt requests:

- Receiver overrun (OR) The OR bit indicates that the receive shift register shifted in a new
  character before the previous character was read from the SCDR. The previous character remains
  in the SCDR, and the new character is lost. The overrun interrupt enable bit, ORIE, in SCC3
  enables OR to generate SCI error CPU interrupt requests.
- Noise flag (NF) The NF bit is set when the SCI detects noise on incoming data or break characters, including start, data, and stop bits. The noise error interrupt enable bit, NEIE, in SCC3 enables NF to generate SCI error CPU interrupt requests.
- Framing error (FE) The FE bit in SCS1 is set when a logic 0 occurs where the receiver expects
  a stop bit. The framing error interrupt enable bit, FEIE, in SCC3 enables FE to generate SCI error
  CPU interrupt requests.
- Parity error (PE) The PE bit in SCS1 is set when the SCI detects a parity error in incoming data.
   The parity error interrupt enable bit, PEIE, in SCC3 enables PE to generate SCI error CPU interrupt requests.

# 7.5 Low-Power Modes

The WAIT and STOP instructions put the MCU in low power- consumption standby modes.

#### 7.5.1 Wait Mode

The SCI module remains active after the execution of a WAIT instruction. In wait mode, the SCI module registers are not accessible by the CPU. Any enabled CPU interrupt request from the SCI module can bring the MCU out of wait mode.

If SCI module functions are not required during wait mode, reduce power consumption by disabling the module before executing the WAIT instruction.

Refer to 4.6 Low-Power Modes in for information on exiting wait mode.

# 7.5.2 Stop Mode

The SCI module is inactive after the execution of a STOP instruction. The STOP instruction does not affect SCI register states. SCI module operation resumes after an external interrupt.

Because the internal clock is inactive during stop mode, entering stop mode during an SCI transmission or reception results in invalid data.

Refer to 4.6 Low-Power Modes for information on exiting stop mode.

# 7.6 SCI During Break Module Interrupts

The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state.

To allow software to clear status bits during a break interrupt, write a logic 1 to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state.

To protect status bits during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), software can read and write I/O registers during the break state without affecting status bits. Some status bits have a 2-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is at logic 0. After the break, doing the second step clears the status bit.

# 7.7 I/O Signals

The two SCI I/O pins are:

- PTD6/TxD/SCL Transmit data
- PTD7/RxD/SDA Receive data

# 7.7.1 TxD (Transmit Data)

The PTD6/TxD/SCL pin is the serial data output from the SCI transmitter.

#### 7.7.2 RxD (Receive Data)

The PTD7/RxD/SDA pin is the serial data input to the SCI receiver.

MC68HC908JL16 Data Sheet, Rev. 1.1

# 7.8 I/O Registers

These I/O registers control and monitor SCI operation:

- SCI control register 1 (SCC1)
- SCI control register 2 (SCC2)
- SCI control register 3 (SCC3)
- SCI status register 1 (SCS1)
- SCI status register 2 (SCS2)
- SCI data register (SCDR)
- SCI baud rate register (SCBR)

# 7.8.1 SCI Control Register 1

SCI control register 1:

- Enables loop mode operation
- Enables the SCI
- Controls output polarity
- Controls character length
- Controls SCI wakeup method
- Controls idle character detection
- Enables parity function
- Controls parity type



Figure 7-9. SCI Control Register 1 (SCC1)

## LOOPS — Loop Mode Select Bit

This read/write bit enables loop mode operation. In loop mode the RxD pin is disconnected from the SCI, and the transmitter output goes into the receiver input. Both the transmitter and the receiver must be enabled to use loop mode. Reset clears the LOOPS bit.

- 1 = Loop mode enabled
- 0 = Normal operation enabled

#### **ENSCI** — Enable SCI Bit

This read/write bit enables the SCI and the SCI baud rate generator. Clearing ENSCI sets the SCTE and TC bits in SCI status register 1 and disables transmitter interrupts. Reset clears the ENSCI bit.

- 1 = SCI enabled
- 0 = SCI disabled

#### TXINV — Transmit Inversion Bit

This read/write bit reverses the polarity of transmitted data. Reset clears the TXINV bit.

- 1 = Transmitter output inverted
- 0 = Transmitter output not inverted

#### NOTE

Setting the TXINV bit inverts all transmitted values, including idle, break, start, and stop bits.

MC68HC908JL16 Data Sheet, Rev. 1.1

## M — Mode (Character Length) Bit

This read/write bit determines whether SCI characters are eight or nine bits long. (See Table 7-5.) The ninth bit can serve as an extra stop bit, as a receiver wakeup signal, or as a parity bit. Reset clears the M bit.

- 1 = 9-bit SCI characters
- 0 = 8-bit SCI characters

# **WAKE** — Wakeup Condition Bit

This read/write bit determines which condition wakes up the SCI: a logic 1 (address mark) in the most significant bit position of a received character or an idle condition on the RxD pin. Reset clears the WAKE bit.

- 1 = Address mark wakeup
- 0 = Idle line wakeup

# ILTY — Idle Line Type Bit

This read/write bit determines when the SCI starts counting logic 1s as idle character bits. The counting begins either after the start bit or after the stop bit. If the count begins after the start bit, then a string of logic 1s preceding the stop bit may cause false recognition of an idle character. Beginning the count after the stop bit avoids false idle character recognition, but requires properly synchronized transmissions. Reset clears the ILTY bit.

- 1 = Idle character bit count begins after stop bit
- 0 = Idle character bit count begins after start bit

## PEN — Parity Enable Bit

This read/write bit enables the SCI parity function. (See Table 7-5.) When enabled, the parity function inserts a parity bit in the most significant bit position. (See Figure 7-3.) Reset clears the PEN bit.

- 1 = Parity function enabled
- 0 = Parity function disabled

#### PTY — Parity Bit

This read/write bit determines whether the SCI generates and checks for odd parity or even parity. (See Table 7-5.) Reset clears the PTY bit.

- 1 = Odd parity
- 0 = Even parity

## NOTE

Table 7-5. Character Format Selection

Changing the PTY bit in the middle of a transmission or reception can generate a parity error.

| Control Bits |             | Character Format |           |        |           |                  |
|--------------|-------------|------------------|-----------|--------|-----------|------------------|
| M            | PEN and PTY | Start Bits       | Data Bits | Parity | Stop Bits | Character Length |
| 0            | 0X          | 1                | 8         | None   | 1         | 10 bits          |
| 1            | 0X          | 1                | 9         | None   | 1         | 11 bits          |
| 0            | 10          | 1                | 7         | Even   | 1         | 10 bits          |
| 0            | 11          | 1                | 7         | Odd    | 1         | 10 bits          |
| 1            | 10          | 1                | 8         | Even   | 1         | 11 bits          |
| 1            | 11          | 1                | 8         | Odd    | 1         | 11 bits          |

MC68HC908JL16 Data Sheet, Rev. 1.1

# 7.8.2 SCI Control Register 2

SCI control register 2:

- Enables the following CPU interrupt requests:
  - Enables the SCTE bit to generate transmitter CPU interrupt requests
  - Enables the TC bit to generate transmitter CPU interrupt requests
  - Enables the SCRF bit to generate receiver CPU interrupt requests
  - Enables the IDLE bit to generate receiver CPU interrupt requests
- Enables the transmitter
- Enables the receiver
- Enables SCI wakeup
- Transmits SCI break characters



Figure 7-10. SCI Control Register 2 (SCC2)

## **SCTIE** — **SCI** Transmit Interrupt Enable Bit

This read/write bit enables the SCTE bit to generate SCI transmitter CPU interrupt requests. Reset clears the SCTIE bit.

- 1 = SCTE enabled to generate CPU interrupt
- 0 = SCTE not enabled to generate CPU interrupt

## TCIE — Transmission Complete Interrupt Enable Bit

This read/write bit enables the TC bit to generate SCI transmitter CPU interrupt requests. Reset clears the TCIE bit.

- 1 = TC enabled to generate CPU interrupt requests
- 0 = TC not enabled to generate CPU interrupt requests

#### SCRIE — SCI Receive Interrupt Enable Bit

This read/write bit enables the SCRF bit to generate SCI receiver CPU interrupt requests. Reset clears the SCRIE bit.

- 1 = SCRF enabled to generate CPU interrupt
- 0 = SCRF not enabled to generate CPU interrupt

#### ILIE — Idle Line Interrupt Enable Bit

This read/write bit enables the IDLE bit to generate SCI receiver CPU interrupt requests. Reset clears the ILIE bit.

- 1 = IDLE enabled to generate CPU interrupt requests
- 0 = IDLE not enabled to generate CPU interrupt requests

#### TE — Transmitter Enable Bit

Setting this read/write bit begins the transmission by sending a preamble of 10 or 11 logic 1s from the transmit shift register to the TxD pin. If software clears the TE bit, the transmitter completes any transmission in progress before the TxD returns to the idle condition (logic 1). Clearing and then setting TE during a transmission queues an idle character to be sent after the character currently being transmitted. Reset clears the TE bit.

- 1 = Transmitter enabled
- 0 = Transmitter disabled

#### NOTE

Writing to the TE bit is not allowed when the enable SCI bit (ENSCI) is clear. ENSCI is in SCI control register 1.

#### RE — Receiver Enable Bit

Setting this read/write bit enables the receiver. Clearing the RE bit disables the receiver but does not affect receiver interrupt flag bits. Reset clears the RE bit.

- 1 = Receiver enabled
- 0 = Receiver disabled

#### NOTE

Writing to the RE bit is not allowed when the enable SCI bit (ENSCI) is clear. ENSCI is in SCI control register 1.

## **RWU** — Receiver Wakeup Bit

This read/write bit puts the receiver in a standby state during which receiver interrupts are disabled. The WAKE bit in SCC1 determines whether an idle input or an address mark brings the receiver out of the standby state and clears the RWU bit. Reset clears the RWU bit.

- 1 = Standby state
- 0 = Normal operation

#### SBK — Send Break Bit

Setting and then clearing this read/write bit transmits a break character followed by a logic 1. The logic 1 after the break character guarantees recognition of a valid start bit. If SBK remains set, the transmitter continuously transmits break characters with no logic 1s between them. Reset clears the SBK bit.

- 1 = Transmit break characters
- 0 = No break characters being transmitted

#### NOTE

Do not toggle the SBK bit immediately after setting the SCTE bit. Toggling SBK before the preamble begins causes the SCI to send a break character instead of a preamble.

# 7.8.3 SCI Control Register 3

SCI control register 3:

- Stores the ninth SCI data bit received and the ninth SCI data bit to be transmitted
- Enables these interrupts:
  - Receiver overrun interrupts
  - Noise error interrupts
  - Framing error interrupts
- Parity error interrupts



Figure 7-11. SCI Control Register 3 (SCC3)

#### R8 — Received Bit 8

When the SCI is receiving 9-bit characters, R8 is the read-only ninth bit (bit 8) of the received character. R8 is received at the same time that the SCDR receives the other 8 bits. When the SCI is receiving 8-bit characters, R8 is a copy of the eighth bit (bit 7). Reset has no effect on the R8 bit.

#### T8 — Transmitted Bit 8

When the SCI is transmitting 9-bit characters, T8 is the read/write ninth bit (bit 8) of the transmitted character. T8 is loaded into the transmit shift register at the same time that the SCDR is loaded into the transmit shift register. Reset has no effect on the T8 bit.

#### DMARE — DMA Receive Enable Bit

#### **CAUTION**

The DMA module is not included on this MCU. Writing a logic 1 to DMARE or DMATE may adversely affect MCU performance.

- 1 = DMA not enabled to service SCI receiver DMA service requests generated by the SCRF bit (SCI receiver CPU interrupt requests enabled)
- 0 = DMA not enabled to service SCI receiver DMA service requests generated by the SCRF bit (SCI receiver CPU interrupt requests enabled)

#### DMATE — DMA Transfer Enable Bit

#### **CAUTION**

The DMA module is not included on this MCU. Writing a logic 1 to DMARE or DMATE may adversely affect MCU performance.

- 1 = SCTE DMA service requests enabled; SCTE CPU interrupt requests disabled
- 0 = SCTE DMA service requests disabled; SCTE CPU interrupt requests enabled

#### **ORIE** — Receiver Overrun Interrupt Enable Bit

This read/write bit enables SCI error CPU interrupt requests generated by the receiver overrun bit, OR.

- 1 = SCI error CPU interrupt requests from OR bit enabled
- 0 = SCI error CPU interrupt requests from OR bit disabled

MC68HC908JL16 Data Sheet, Rev. 1.1

103

## **NEIE** — Receiver Noise Error Interrupt Enable Bit

This read/write bit enables SCI error CPU interrupt requests generated by the noise error bit, NE. Reset clears NEIE.

- 1 = SCI error CPU interrupt requests from NE bit enabled
- 0 = SCI error CPU interrupt requests from NE bit disabled

# FEIE — Receiver Framing Error Interrupt Enable Bit

This read/write bit enables SCI error CPU interrupt requests generated by the framing error bit, FE. Reset clears FEIE.

- 1 = SCI error CPU interrupt requests from FE bit enabled
- 0 = SCI error CPU interrupt requests from FE bit disabled

## PEIE — Receiver Parity Error Interrupt Enable Bit

This read/write bit enables SCI error CPU interrupt requests generated by the parity error bit, PE. (See 7.8.4 SCI Status Register 1.) Reset clears PEIE.

- 1 = SCI error CPU interrupt requests from PE bit enabled
- 0 = SCI error CPU interrupt requests from PE bit disabled

# 7.8.4 SCI Status Register 1

SCI status register 1 (SCS1) contains flags to signal these conditions:

- Transfer of SCDR data to transmit shift register complete
- Transmission complete
- Transfer of receive shift register data to SCDR complete
- Receiver input idle
- Receiver overrun
- Noisy data
- · Framing error
- Parity error



Figure 7-12. SCI Status Register 1 (SCS1)

#### **SCTE** — **SCI** Transmitter Empty Bit

This clearable, read-only bit is set when the SCDR transfers a character to the transmit shift register. SCTE can generate an SCI transmitter CPU interrupt request. When the SCTIE bit in SCC2 is set, SCTE generates an SCI transmitter CPU interrupt request. In normal operation, clear the SCTE bit by reading SCS1 with SCTE set and then writing to SCDR. Reset sets the SCTE bit.

- 1 = SCDR data transferred to transmit shift register
- 0 = SCDR data not transferred to transmit shift register

# TC — Transmission Complete Bit

This read-only bit is set when the SCTE bit is set, and no data, preamble, or break character is being transmitted. TC generates an SCI transmitter CPU interrupt request if the TCIE bit in SCC2 is also set. TC is automatically cleared when data, preamble or break is queued and ready to be sent. There may be up to 1.5 transmitter clocks of latency between queueing data, preamble, and break and the transmission actually starting. Reset sets the TC bit.

- 1 = No transmission in progress
- 0 = Transmission in progress

#### SCRF — SCI Receiver Full Bit

This clearable, read-only bit is set when the data in the receive shift register transfers to the SCI data register. SCRF can generate an SCI receiver CPU interrupt request. When the SCRIE bit in SCC2 is set, SCRF generates a CPU interrupt request. In normal operation, clear the SCRF bit by reading SCS1 with SCRF set and then reading the SCDR. Reset clears SCRF.

- 1 = Received data available in SCDR
- 0 = Data not available in SCDR

#### IDLE — Receiver Idle Bit

This clearable, read-only bit is set when 10 or 11 consecutive logic 1s appear on the receiver input. IDLE generates an SCI receiver CPU interrupt request if the ILIE bit in SCC2 is also set. Clear the IDLE bit by reading SCS1 with IDLE set and then reading the SCDR. After the receiver is enabled, it must receive a valid character that sets the SCRF bit before an idle condition can set the IDLE bit. Also, after the IDLE bit has been cleared, a valid character must again set the SCRF bit before an idle condition can set the IDLE bit. Reset clears the IDLE bit.

- 1 = Receiver input idle
- 0 = Receiver input active (or idle since the IDLE bit was cleared)

#### OR — Receiver Overrun Bit

This clearable, read-only bit is set when software fails to read the SCDR before the receive shift register receives the next character. The OR bit generates an SCI error CPU interrupt request if the ORIE bit in SCC3 is also set. The data in the shift register is lost, but the data already in the SCDR is not affected. Clear the OR bit by reading SCS1 with OR set and then reading the SCDR. Reset clears the OR bit.

- 1 = Receive shift register full and SCRF = 1
- 0 = No receiver overrun

Software latency may allow an overrun to occur between reads of SCS1 and SCDR in the flag-clearing sequence. Figure 7-13 shows the normal flag-clearing sequence and an example of an overrun caused by a delayed flag-clearing sequence. The delayed read of SCDR does not clear the OR bit because OR was not set when SCS1 was read. Byte 2 caused the overrun and is lost. The next flag-clearing sequence reads byte 3 in the SCDR instead of byte 2.

In applications that are subject to software latency or in which it is important to know which byte is lost due to an overrun, the flag-clearing routine can check the OR bit in a second read of SCS1 after reading the data register.

#### NF — Receiver Noise Flag Bit

This clearable, read-only bit is set when the SCI detects noise on the RxD pin. NF generates an SCI error CPU interrupt request if the NEIE bit in SCC3 is also set. Clear the NF bit by reading SCS1 and then reading the SCDR. Reset clears the NF bit.

- 1 = Noise detected
- 0 = No noise detected

## FE — Receiver Framing Error Bit

This clearable, read-only bit is set when a logic 0 is accepted as the stop bit. FE generates an SCI error CPU interrupt request if the FEIE bit in SCC3 also is set. Clear the FE bit by reading SCS1 with FE set and then reading the SCDR. Reset clears the FE bit.

- 1 = Framing error detected
- 0 = No framing error detected

# PE — Receiver Parity Error Bit

This clearable, read-only bit is set when the SCI detects a parity error in incoming data. PE generates an SCI error CPU interrupt request if the PEIE bit in SCC3 is also set. Clear the PE bit by reading SCS1 with PE set and then reading the SCDR. Reset clears the PE bit.

- 1 = Parity error detected
- 0 = No parity error detected



Figure 7-13. Flag Clearing Sequence

Freescale Semiconductor 105

MC68HC908JL16 Data Sheet, Rev. 1.1

# 7.8.5 SCI Status Register 2

SCI status register 2 contains flags to signal the following conditions:

- Break character detected
- Incoming data



Figure 7-14. SCI Status Register 2 (SCS2)

# **BKF** — Break Flag Bit

This clearable, read-only bit is set when the SCI detects a break character on the RxD pin. In SCS1, the FE and SCRF bits are also set. In 9-bit character transmissions, the R8 bit in SCC3 is cleared. BKF does not generate a CPU interrupt request. Clear BKF by reading SCS2 with BKF set and then reading the SCDR. Once cleared, BKF can become set again only after logic 1s again appear on the RxD pin followed by another break character. Reset clears the BKF bit.

- 1 = Break character detected
- 0 = No break character detected

# RPF — Reception in Progress Flag Bit

This read-only bit is set when the receiver detects a logic 0 during the RT1 time period of the start bit search. RPF does not generate an interrupt request. RPF is reset after the receiver detects false start bits (usually from noise or a baud rate mismatch) or when the receiver detects an idle character. Polling RPF before disabling the SCI module or entering stop mode can show whether a reception is in progress.

- 1 = Reception in progress
- 0 = No reception in progress

# 7.8.6 SCI Data Register

The SCI data register (SCDR) is the buffer between the internal data bus and the receive and transmit shift registers. Reset has no effect on data in the SCI data register.



Figure 7-15. SCI Data Register (SCDR)

## R7/T7-R0/T0 — Receive/Transmit Data Bits

Reading the SCDR accesses the read-only received data bits, R[7:0]. Writing to the SCDR writes the data to be transmitted, T[7:0]. Reset has no effect on the SCDR.

#### **NOTE**

Do not use read/modify/write instructions on the SCI data register.

MC68HC908JL16 Data Sheet, Rev. 1.1

# 7.8.7 SCI Baud Rate Register

The baud rate register (SCBR) selects the baud rate for both the receiver and the transmitter.



Figure 7-16. SCI Baud Rate Register (SCBR)

## SCP1 and SCP0 — SCI Baud Rate Prescaler Bits

These read/write bits select the baud rate prescaler divisor as shown in Table 7-6. Reset clears SCP1 and SCP0.

Table 7-6. SCI Baud Rate Prescaling

| SCP1 and SCP0 | Prescaler Divisor (PD) |
|---------------|------------------------|
| 00            | 1                      |
| 01            | 3                      |
| 10            | 4                      |
| 11            | 13                     |

#### SCR2-SCR0 — SCI Baud Rate Select Bits

These read/write bits select the SCI baud rate divisor as shown in Table 7-7. Reset clears SCR2–SCR0.

**Table 7-7. SCI Baud Rate Selection** 

| SCR2, SCR1, and SCR0 | Baud Rate Divisor (BD) |
|----------------------|------------------------|
| 000                  | 1                      |
| 001                  | 2                      |
| 010                  | 4                      |
| 011                  | 8                      |
| 100                  | 16                     |
| 101                  | 32                     |
| 110                  | 64                     |
| 111                  | 128                    |

Use this formula to calculate the SCI baud rate:

baud rate = 
$$\frac{SCI \text{ clock source}}{64 \times PD \times BD}$$

where:

SCI clock source = bus clock

PD = prescaler divisor

BD = baud rate divisor

Table 7-8 shows the SCI baud rates that can be generated with a 4.9152 MHz bus clock.

MC68HC908JL16 Data Sheet, Rev. 1.1

Table 7-8. SCI Baud Rate Selection Examples

| SCP1 and SCP0 | Prescaler<br>Divisor (PD) | SCR2, SCR1,<br>and SCR0 | Baud Rate<br>Divisor (BD) | Baud Rate<br>(BUS CLOCK= 4.9152 MHz) |
|---------------|---------------------------|-------------------------|---------------------------|--------------------------------------|
| 00            | 1                         | 000                     | 1                         | 76,800                               |
| 00            | 1                         | 001                     | 2                         | 38,400                               |
| 00            | 1                         | 010                     | 4                         | 19,200                               |
| 00            | 1                         | 011                     | 8                         | 9,600                                |
| 00            | 1                         | 100                     | 16                        | 4,800                                |
| 00            | 1                         | 101                     | 32                        | 2,400                                |
| 00            | 1                         | 110                     | 64                        | 1,200                                |
| 00            | 1                         | 111                     | 128                       | 600                                  |
| 01            | 3                         | 000                     | 1                         | 25,600                               |
| 01            | 3                         | 001                     | 2                         | 12,800                               |
| 01            | 3                         | 010                     | 4                         | 6,400                                |
| 01            | 3                         | 011                     | 8                         | 3,200                                |
| 01            | 3                         | 100                     | 16                        | 1,600                                |
| 01            | 3                         | 101                     | 32                        | 800                                  |
| 01            | 3                         | 110                     | 64                        | 400                                  |
| 01            | 3                         | 111                     | 128                       | 200                                  |
| 10            | 4                         | 000                     | 1                         | 19,200                               |
| 10            | 4                         | 001                     | 2                         | 9,600                                |
| 10            | 4                         | 010                     | 4                         | 4,800                                |
| 10            | 4                         | 011                     | 8                         | 2,400                                |
| 10            | 4                         | 100                     | 16                        | 1,200                                |
| 10            | 4                         | 101                     | 32                        | 600                                  |
| 10            | 4                         | 110                     | 64                        | 300                                  |
| 10            | 4                         | 111                     | 128                       | 150                                  |
| 11            | 13                        | 000                     | 1                         | 5,908                                |
| 11            | 13                        | 001                     | 2                         | 2,954                                |
| 11            | 13                        | 010                     | 4                         | 1,477                                |
| 11            | 13                        | 011                     | 8                         | 739                                  |
| 11            | 13                        | 100                     | 16                        | 369                                  |
| 11            | 13                        | 101                     | 32                        | 185                                  |
| 11            | 13                        | 110                     | 64                        | 92                                   |
| 11            | 13                        | 111                     | 128                       | 46                                   |

MC68HC908JL16 Data Sheet, Rev. 1.1

# Chapter 8 Multi-Master IIC Interface (MMIIC)

## 8.1 Introduction

The Multi-master IIC (MMIIC) Interface is designed for internal serial communication between the MCU and other IIC devices. A hardware circuit generates "start" and "stop" signal, while byte by byte data transfer is interrupt driven by the software algorithm. Therefore, it can greatly help the software in dealing with other devices to have higher system efficiency in a typical digital monitor system.

The MMIIC not only can be applied in internal communications, but can also be used as a typical command reception serial bus for factory setup and alignment purposes. It also provides the flexibility of hooking additional devices to an existing system for future expansion without adding extra hardware.

This Multi-master IIC module uses the SCL clock line and the SDA data line to communicate with external DDC host or IIC interface. These two pins are user selectable using the CONFIG2 register (see Figure 3-3. Configuration Register 2 (CONFIG2)) to share either PTA2/PTA3 or PTD6/PTD7 based on their application needs.

The maximum data rate typically is 400k-bps. The maximum communication length and the number of devices that can be connected are limited by a maximum bus capacitance of 400pF.

#### NOTE

The outputs of SCL and SDA pins are open-drain type, these pins contain ESD clamping diodes to  $V_{DD}$  and therefore cannot be driven to higher than  $V_{DD} + 0.3 \ V$ .

## 8.2 Features

- Compatibility with multi-master IIC bus standard
- Software controllable acknowledge bit generation
- Interrupt driven byte by byte data transfer
- Calling address identification interrupt
- Auto detection of R/W bit and switching of transmit or receive mode
- Detection of START, repeated START, and STOP signals
- Auto generation of START and STOP condition in master mode
- Arbitration loss detection and No-ACK awareness in master mode
- 8 selectable baud rate master clocks
- Automatic recognition of the received acknowledge bit

## Multi-Master IIC Interface (MMIIC)

# 8.3 I/O Pins

The MMIIC module uses two I/O pins, shared with standard port I/O pins. The full name of the MMIIC I/O pins are listed in Table 8-1. The generic pin name appear in the text that follows.

**Table 8-1. Pin Name Conventions** 

| MMIIC<br>Generic Pin Names: | Full MCU Pin Names:          |
|-----------------------------|------------------------------|
| SDA                         | PTA2/KBI2/SDA <sup>(1)</sup> |
| CBA                         | PTD7/RxD/SDA                 |
| SCL                         | PTA3/KBI3/SCL <sup>(1)</sup> |
|                             | PTD6/TxD/SCL                 |

Position of MMIIC module pins is user selectable using CONFIG2 option bit. Refer to Chapter 3 Configuration and Mask Option Registers (CONFIG and MOR) for additional information.



Figure 8-1. MMIIC I/O Register Summary

110 Freescale Semiconductor

MC68HC908JL16 Data Sheet, Rev. 1.1

# 8.4 Functional Description

The Multi-master IIC (MMIIC) Interface is designed for internal serial communication between the MCU and other IIC devices. The interface uses 2 pins, SCL and SDA for clocking and serial data.

## 8.4.1 IIC Protocol

The IIC bus system uses a Serial Data line (SDA) and a Serial Clock Line (SCL) for data transfer. All devices connected to it must have open drain or open collector outputs. Logic AND function is exercised on both lines with external pull-up resistors, the value of these resistors is system dependent.

Normally, a standard communication is composed of four parts: START signal, slave address transmission, data transfer and STOP signal. The STOP signal should not be confused with the CPU STOP instruction. The IIC bus system communication is described briefly in the following sections and illustrated in Figure 8-2.



Figure 8-2. IIC Bus Transmission Signals

## 8.4.2 START Signal

When the bus is free, i.e. no master device is engaging the bus (both SCL and SDA lines are at logical high), a master may initiate communication by sending a START signal. As shown in Figure 8-2, a START signal is defined as a high-to-low transition of SDA while SCL is high. This signal denotes the beginning of a new data transfer (each data transfer may contain several bytes of data) and brings all slaves out of their idle states.

**Multi-Master IIC Interface (MMIIC)** 

## 8.4.3 Slave Address Transmission

The first byte of data transfer immediately after the START signal is the slave address transmitted by the master. This is a seven-bit calling address followed by a R/W bit. The R/W bit tells the slave the desired direction of data transfer.

- 1 = Read transfer, the slave transmits data to the master.
- 0 = Write transfer, the master transmits data to the slave.

Only the slave with a calling address that matches the one transmitted by the master will respond by sending back an acknowledge bit. This is done by pulling the SDA low at the 9th clock (see Figure 8-2).

No two slaves in the system may have the same address. If the IIC is master and it transmits an address that is equal to its own slave address an interrupt flag is set. The IIC cannot be master and slave at the same time. However, if arbitration is lost during an address cycle the IIC will revert to slave mode and operate correctly even if it is being addressed by another master.

## 8.4.4 Data Transfer

Once successful slave addressing is achieved, the data transfer can proceed byte-by-byte in a direction specified by the R/W bit sent by the calling master.

All transfers that come after an address cycle are referred to as data transfers, even if they carry sub-address information for the slave device

Each data byte is 8 bits long. Data may be changed only while SCL is low and must be held stable while SCL is high as shown in Figure 8-2. There is one clock pulse on SCL for each data bit, the MSB being transferred first. Each data byte is followed by a 9th (acknowledge) bit, which is signalled from the receiving device. An acknowledge is signalled by pulling the SDA low at the ninth clock. In summary, one complete data transfer needs nine clock pulses.

If the slave receiver does not acknowledge the master in the 9th bit time, the SDA line must be left high by the slave. The master interprets the failed acknowledge as an unsuccessful data transfer.

If the master receiver does not acknowledge the slave transmitter after a data byte transmission, the slave interprets this as an end of data transfer and releases the SDA line.

In either case, the data transfer is aborted and the master does one of two things:

- Relinquishes the bus by generating a STOP signal.
- Commences a new calling by generating a repeated START signal.

# 8.4.5 STOP Signal

The master can terminate the communication by generating a STOP signal to free the bus. However, the master may generate a START signal followed by a calling command without generating a STOP signal first. This is called repeated START. A STOP signal is defined as a low-to-high transition of SDA while SCL at logical "1" (see Figure 8-2).

The master can generate a STOP even if the slave has generated an acknowledge at which point the slave must release the bus.

# 8.4.6 Repeated START Signal

As shown in Figure 8-2, a repeated START signal is a START signal generated without first generating a STOP signal to terminate the communication. This is used by the master to communicate with another slave or with the same slave in different mode (transmit/receive mode) without releasing the bus.

## 8.4.7 Arbitration Procedure

The IIC bus is a true multi-master bus that allows more than one master to be connected on it. If two or more masters try to control the bus at the same time, a clock synchronization procedure determines the bus clock, for which the low period is equal to the longest clock low period and the high is equal to the shortest one among the masters. The relative priority of the contending masters is determined by a data arbitration procedure, a bus master loses arbitration if it transmits logic "1" while another master transmits logic "0". The losing masters immediately switch over to slave receive mode and stop driving SDA output. In this case the transition from master to slave mode does not generate a STOP condition. Meanwhile, a status bit is set by hardware to indicate loss of arbitration.

# 8.4.8 Clock Synchronization

Since wire-AND logic is performed on SCL line, a high-to-low transition on SCL line affects all the devices connected on the bus. The devices start counting their low period and once a device's clock has gone low, it holds the SCL line low until the clock high state is reached. However, the change of low to high in this device clock may not change the state of the SCL line if another device clock is still within its low period. Therefore, synchronized clock SCL is held low by the device with the longest low period. Devices with shorter low periods enter a high wait state during this time (see Figure 8-3). When all devices concerned have counted off their low period, the synchronized clock SCL line is released and pulled high. There is then no difference between the device clocks and the state of the SCL line and all the devices start counting their high periods. The first device to complete its high period pulls the SCL line low again.



Figure 8-3. IIC Clock Synchronization

## **Multi-Master IIC Interface (MMIIC)**

# 8.4.9 Handshaking

The clock synchronization mechanism can be used as a handshake in data transfer. Slave devices may hold the SCL low after completion of one byte transfer (9 bits). In such case, it halts the bus clock and forces the master clock into wait states until the slave releases the SCL line.

# 8.4.10 Clock Stretching

The clock synchronization mechanism can be used by slaves to slow down the bit rate of a transfer. After the master has driven SCL low the slave can drive SCL low for the required period and then release it. If the slave SCL low period is greater than the master SCL low period then the resulting SCL bus signal low period is stretched.

# 8.4.11 Modes of Operation

The basic mode of operation for the IIC module is normal mode. When the MCU issues a STOP instruction, the IIC module will power down while the STOP mode signal is active. The STOP instruction does not affect IIC register states.

# 8.5 Interrupts

The following MMIIC source can generate interrupt requests:

- Multi-Master IIC Arbitration Lost Interrupt Flag (MMALIF) MMALIF is set when software attempt
  to set MMAST but the MMBB has been set by detecting the start condition on the lines or when the
  MMIIC is transmitting a "1" to SDA line but detected a "0" from SDA line in master mode an
  arbitration loss.
- Multi-Master IIC Receive Interrupt Flag (MMRXIF) MMRXIF is set after the data receive register (MMDRR) is loaded with a new received data. Once the MMDRR is loaded with received data, no more received data can be loaded to the MMDRR register until the CPU reads the data from the MMDRR to clear MMRXBF flag.
- Multi-Master IIC Transmit Interrupt Flag (MMTXIF) MMTXIF is set when data in the data transmit register (MMDTR) is downloaded to the output circuit, and that new data can be written to the MMDTR.

## 8.6 Low-Power Modes

The WAIT and STOP instructions put the MCU in low power-consumption standby modes.

## 8.6.1 Wait Mode

The MMIC module remains active in wait mode.

# 8.6.2 Stop Mode

The MMIIC module remains active in stop mode.

# 8.7 MMIIC During Break Interrupts

The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state. See BFCR in the SIM section of this data sheet.

To allow software to clear status bits during a break interrupt, write a 1 to BCFE. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state.

To protect status bits during the break state, write a 0 to BCFE. With BCFE cleared (its default state), software can read and write registers during the break state without affecting status bits. Some status bits have a two-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is cleared. After the break, doing the second step clears the status bit.

# 8.8 Multi-Master IIC Registers

Six registers are associated with the Multi-master IIC module, they are outlined in the following sections.

# 8.8.1 Multi-Master IIC Address Register (MMADR)



Figure 8-4. Multi-Master IIC Address Register (MMADR)

## MMAD[7:1] — Multi-Master Address

These seven bits represent the MMIIC interface's own specific slave address when in slave mode, and the calling address when in master mode. Software must update MMAD[7:1] as the calling address while entering master mode and restore its own slave address after master mode is relinquished. This register is cleared as \$A0 upon reset.

## MMEXTAD — Multi-Master Expanded Address

This bit is set to expand the address of the MMIIC in slave mode. When set, the MMIIC will acknowledge the following addresses from a calling master: \$MMAD[7:1], 0000000, and 0001100. Reset clears this bit.

- 1 = MMIIC responds to the following calling addresses: \$MMAD[7:1], 0000000, and 0001100.
- 0 = MMIIC responds to address \$MMAD[7:1]

For example, when MMADR is configured as:

| MMAD7 | MMAD6 | MMAD5 | MMAD4 | MMAD3 | MMAD2 | MMAD1 | MMEXTAD |  |
|-------|-------|-------|-------|-------|-------|-------|---------|--|
| 1     | 1     | 0     | 1     | 0     | 1     | 0     | 1       |  |

#### Multi-Master IIC Interface (MMIIC)

The MMIIC module will respond to the calling address:

|                                 | Bit 7 | 6 | 5 | 4 | 3 | 2 | Bit 1 |  |  |
|---------------------------------|-------|---|---|---|---|---|-------|--|--|
|                                 | 1     | 1 | 0 | 1 | 0 | 1 | 0     |  |  |
| or the general calling address: |       |   |   |   |   |   |       |  |  |
|                                 | 0     | 0 | 0 | 0 | 0 | 0 | 0     |  |  |
| or the calling address:         |       |   |   |   |   |   |       |  |  |
|                                 | 0     | 0 | 0 | 1 | 1 | 0 | 0     |  |  |

#### NOTE

Bit 0 of the 8-bit calling address is the MMRW bit from the calling master.

# 8.8.2 Multi-Master IIC Control Register (MMCR)



Figure 8-5. Multi-Master IIC Control Register (MMCR)

## **MMEN** — Multi-Master IIC Enable

This bit is set to enable the Multi-master IIC module. When MMEN = 0, module is disabled and all flags will restore to its power-on default states. Reset clears this bit.

- 1 = MMIIC module enabled
- 0 = MMIIC module disabled

# **MMIEN** — Multi-Master IIC Interrupt Enable

When this bit is set, the MMTXIF, MMRXIF, MMALIF, and MMNAKIF flags are enabled to generate an interrupt request to the CPU. When MMIEN is cleared, the these flags are prevented from generating an interrupt request. Reset clears this bit.

- 1 = MMTXIF, MMRXIF, MMALIF, and/or MMNAKIF bit set will generate interrupt request to CPU
- 0 = MMTXIF, MMRXIF, MMALIF, and/or MMNAKIF bit set will not generate interrupt request to CPU

## MMTXAK — Transmit Acknowledge Enable

This bit is set to disable the MMIIC from sending out an acknowledge signal to the bus at the 9th clock bit after receiving 8 data bits. When MMTXAK is cleared, an acknowledge signal will be sent at the 9th clock bit. Reset clears this bit.

- 1 = MMIIC does not send acknowledge signals at 9th clock bit
- 0 = MMIIC sends acknowledge signal at 9th clock bit

## **REPSEN** — Repeated Start Enable

This bit is set to enable repeated START signal to be generated when in master mode transfer (MMAST = 1). The REPSEN bit is cleared by hardware after the completion of repeated START signal or when the MMAST bit is cleared. Reset clears this bit.

- 1 = Repeated START signal will be generated if MMAST bit is set
- 0 = No repeated START signal will be generated

## MC68HC908JL16 Data Sheet, Rev. 1.1

# 8.8.3 Multi-Master IIC Master Control Register (MIMCR)



Figure 8-6. Multi-Master IIC Master Control Register (MIMCR)

## MMALIF — Multi-Master Arbitration Lost Interrupt Flag

This flag is set when software attempt to set MMAST but the MMBB has been set by detecting the start condition on the lines or when the MMIIC is transmitting a "1" to SDA line but detected a "0" from SDA line in master mode – an arbitration loss. This bit generates an interrupt request to the CPU if the MMIEN bit in MMCR is also set. This bit is cleared by writing "0" to it or by reset.

- 1 = Lost arbitration in master mode
- 0 = No arbitration lost

# MMNAKIF — No Acknowledge Interrupt Flag

This flag is only set in master mode (MMAST = 1) when there is no acknowledge bit detected after one data byte or calling address is transferred. This flag also clears MMAST. MMNAKIF generates an interrupt request to CPU if the MMIEN bit in MMCR is also set. This bit is cleared by writing "0" to it or by reset.

- 1 = No acknowledge bit detected
- 0 = Acknowledge bit detected

## MMBB — Bus Busy Flag

This flag is set after a start condition is detected (bus busy), and is cleared when a stop condition (bus idle) is detected. Reset clears this bit.

- 1 = Start condition detected
- 0 = Stop condition detected or MMIIC is disabled

## MMAST — Master Control Bit

This bit is set to initiate a master mode transfer. In master mode, the module generates a start condition to the SDA and SCL lines, followed by sending the calling address stored in MMADR. When the MMAST bit is cleared by MMNAKIF set (no acknowledge) or by software, the module generates the stop condition to the lines after the current byte is transmitted. If an arbitration loss occurs (MMALIF = 1), the module reverts to slave mode by clearing MMAST, and releasing SDA and SCL lines immediately. This bit is cleared by writing "0" to it or by reset.

- 1 = Master mode operation
- 0 = Slave mode operation

## MMRW — Master Read/Write

This bit will be transmitted out as bit 0 of the calling address when the module sets the MMAST bit to enter master mode. The MMRW bit determines the transfer direction of the data bytes that follows. When it is "1", the module is in master receive mode. When it is "0", the module is in master transmit mode. Reset clears this bit.

- 1 = Master mode receive
- 0 = Master mode transmit

#### Multi-Master IIC Interface (MMIIC)

## MMBR2-MMBR0 — Baud Rate Select

These three bits select one of eight clock rates as the master clock when the module is in master mode. Since this master clock is derived the CPU bus clock, the user program should not execute the WAIT instruction when the MMIIC module in master mode. This will cause the SDA and SCL lines to hang, as the WAIT instruction places the MCU in wait mode, with CPU clock is halted. These bits are cleared upon reset. (See Table 8-2.)

| MMBR2 | MMBR1 | MMBR0 | Baud Rate                 |
|-------|-------|-------|---------------------------|
| 0     | 0     | 0     | Internal bus clock ÷ 8    |
| 0     | 0     | 1     | Internal bus clock ÷ 16   |
| 0     | 1     | 0     | Internal bus clock ÷ 32   |
| 0     | 1     | 1     | Internal bus clock ÷ 64   |
| 1     | 0     | 0     | Internal bus clock ÷ 128  |
| 1     | 0     | 1     | Internal bus clock ÷ 256  |
| 1     | 1     | 0     | Internal bus clock ÷ 512  |
| 1     | 1     | 1     | Internal bus clock ÷ 1024 |

Table 8-2. Baud Rate Select

# 8.8.4 Multi-Master IIC Status Register (MMSR)

| Address:        | Address: \$0043 |        |        |       |        |   |        |        |  |  |
|-----------------|-----------------|--------|--------|-------|--------|---|--------|--------|--|--|
|                 | Bit 7           | 6      | 5      | 4     | 3      | 2 | 1      | Bit 0  |  |  |
| Read:           | MMRXIF          | MMTXIF | MMATCH | MMSRW | MMRXAK | 0 | MMTXBE | MMRXBF |  |  |
| Write:          | 0               | 0      |        |       |        |   |        |        |  |  |
| Reset:          | 0               | 0      | 0      | 0     | 1      | 0 | 1      | 0      |  |  |
| = Unimplemented |                 |        |        |       |        |   |        |        |  |  |

Figure 8-7. Multi-Master IIC Status Register (MMSR)

## MMRXIF — Multi-Master IIC Receive Interrupt Flag

This flag is set after the data receive register (MMDRR) is loaded with a new received data. Once the MMDRR is loaded with received data, no more received data can be loaded to the MMDRR register until the CPU reads the data from the MMDRR to clear MMRXBF flag. MMRXIF generates an interrupt request to CPU if the MMIEN bit in MMCR is also set. This bit is cleared by writing "0" to it or by reset; or when the MMEN = 0.

- 1 = New data in data receive register (MMDRR)
- 0 = No data received

## MMTXIF — Multi-Master Transmit Interrupt Flag

This flag is set when data in the data transmit register (MMDTR) is downloaded to the output circuit, and that new data can be written to the MMDTR. MMTXIF generates an interrupt request to CPU if the MMIEN bit in MMCR is also set. This bit is cleared by writing "0" to it or when the MMEN = 0.

- 1 = Data transfer completed
- 0 = Data transfer in progress

## MMATCH — Multi-Master Address Match

This flag is set when the received data in the data receive register (MMDRR) is an calling address which matches with the address or its extended addresses (MMEXTAD=1) specified in the MMADR register.

- 1 = Received address matches MMADR
- 0 = Received address does not match

## MC68HC908JL16 Data Sheet, Rev. 1.1

#### MMSRW — Multi-Master Slave Read/Write

This bit indicates the data direction when the module is in slave mode. It is updated after the calling address is received from a master device. MMSRW = 1 when the calling master is reading data from the module (slave transmit mode). MMSRW = 0 when the master is writing data to the module (receive mode).

- 1 = Slave mode transmit
- 0 = Slave mode receive

## MMRXAK — Multi-Master Receive Acknowledge

When this bit is cleared, it indicates an acknowledge signal has been received after the completion of 8 data bits transmission on the bus. When MMRXAK is set, it indicates no acknowledge signal has been detected at the 9th clock; the module will release the SDA line for the master to generate "stop" or "repeated start" condition. Reset sets this bit.

- 1 = No acknowledge signal received at 9th clock bit
- 0 = Acknowledge signal received at 9th clock bit

# MMTXBE — Multi-Master Transmit Buffer Empty

This flag indicates the status of the data transmit register (MMDTR). When the CPU writes the data to the MMDTR, the MMTXBE flag will be cleared. MMTXBE is set when MMDTR is emptied by a transfer of its data to the output circuit. Reset sets this bit.

- 1 = Data transmit register empty
- 0 = Data transmit register full

## MMRXBF — Multi-Master Receive Buffer Full

This flag indicates the status of the data receive register (MMDRR). When the CPU reads the data from the MMDRR, the MMRXBF flag will be cleared. MMRXBF is set when MMDRR is full by a transfer of data from the input circuit to the MMDRR. Reset clears this bit.

- 1 = Data receive register full
- 0 = Data receive register empty

# 8.8.5 Multi-Master IIC Data Transmit Register (MMDTR)



Figure 8-8. Multi-Master IIC Data Transmit Register (MMDTR)

When the MMIIC module is enabled, MMEN = 1, data written into this register depends on whether module is in master or slave mode.

In slave mode, the data in MMDTR will be transferred to the output circuit when:

- the module detects a matched calling address (MMATCH = 1), with the calling master requesting data (MMSRW = 1); or
- the previous data in the output circuit has be transmitted and the receiving master returns an acknowledge bit, indicated by a received acknowledge bit (MMRXAK = 0).

If the calling master does not return an acknowledge bit (MMRXAK = 1), the module will release the SDA line for master to generate a "stop" or "repeated start" condition. The data in the MMDTR will not be

## Multi-Master IIC Interface (MMIIC)

transferred to the output circuit until the next calling from a master. The transmit buffer empty flag remains cleared (MMTXBE = 0).

In master mode, the data in MMDTR will be transferred to the output circuit when:

- the module receives an acknowledge bit (MMRXAK = 0), after setting master transmit mode (MMRW = 0), and the calling address has been transmitted; or
- the previous data in the output circuit has be transmitted and the receiving slave returns an acknowledge bit, indicated by a received acknowledge bit (MMRXAK = 0).

If the slave does not return an acknowledge bit (MMRXAK = 1), the master will generate a "stop" or "repeated start" condition. The data in the MMDTR will not be transferred to the output circuit. The transmit buffer empty flag remains cleared (MMTXBE = 0).

The sequence of events for slave transmit and master transmit are illustrated in Figure 8-10.

# 8.8.6 Multi-Master IIC Data Receive Register (MMDRR)



Figure 8-9. Multi-Master IIC Data Receive Register (MMDRR)

When the MMIIC module is enabled, MMEN = 1, data in this read-only register depends on whether module is in master or slave mode.

In slave mode, the data in MMDRR is:

- the calling address from the master when the address match flag is set (MMATCH = 1); or
- the last data received when MMATCH = 0.

In master mode, the data in the MMDRR is:

the last data received.

When the MMDRR is read by the CPU, the receive buffer full flag is cleared (MMRXBF = 0), and the next received data is loaded to the MMDRR. Each time when new data is loaded to the MMDRR, the MMRXIF interrupt flag is set, indicating that new data is available in MMDRR.

The sequence of events for slave receive and master receive are illustrated in Figure 8-10.

# 8.9 Programming Considerations

When the MMIIC module detects an arbitration loss in master mode, it will release both SDA and SCL lines immediately. But if there are no further STOP conditions detected, the module will hang up. Therefore, it is recommended to have time-out software to recover from such ill condition. The software can start the time-out counter by looking at the MMBB (Bus Busy) flag in the MIMCR and reset the counter on the completion of one byte transmission. If a time-out occur, software can clear the MMEN bit (disable MMIIC module) to release the bus, and hence clearing the MMBB flag. This is the only way to clear the MMBB flag by software if the module hangs up due to a no STOP condition received. The MMIIC can resume operation again by setting the MMEN bit.

MC68HC908JL16 Data Sheet, Rev. 1.1

## (a) Master Transmit Mode



## (b) Master Receive Mode



## (c) Slave Transmit Mode



## (d) Slave Receive Mode



Shaded data packets indicate transmissions by the MCU

Figure 8-10. Data Transfer Sequences for Master/Slave Transmit/Receive Modes

**Multi-Master IIC Interface (MMIIC)** 

# Chapter 9 Analog-to-Digital Converter (ADC)

# 9.1 Introduction

This section describes the 10-bit successive approximation analog-to-digital converter (ADC10).

The ADC10 on this MCU uses  $V_{DD}$  and  $V_{SS}$  as its supply and reference pins. This MCU uses OSCOUT as its alternate clock source for the ADC. This MCU does not have a hardware conversion trigger.

## 9.2 Features

Features of the ADC10 module include:

- Linear successive approximation algorithm with 10-bit resolution
- Output formatted in 10- or 8-bit right-justified format
- Single or continuous conversion (automatic power-down in single conversion mode)
- Configurable sample time and conversion speed (to save power)
- Conversion complete flag and interrupt
- Input clock selectable from up to three sources
- Operation in wait and stop modes for lower noise operation
- Selectable asynchronous hardware conversion trigger

Figure 9-1 provides a summary of the input/output (I/O) registers.



Figure 9-1. ADC I/O Register Summary

Analog-to-Digital Converter (ADC)

# 9.3 Functional Description

The ADC10 uses successive approximation to convert the input sample taken from ADVIN to a digital representation. The approximation is taken and then rounded to the nearest 10- or 8-bit value to provide greater accuracy and to provide a more robust mechanism for achieving the ideal code-transition voltage.

Figure 9-2 shows a block diagram of the ADC10.



Figure 9-2. ADC10 Block Diagram

For proper conversion, the voltage on ADVIN must fall between  $V_{REFH}$  and  $V_{REFL}$ . If ADVIN is equal to or exceeds  $V_{REFH}$ , the converter circuit converts the signal to \$3FF for a 10-bit representation or \$FF for a 8-bit representation. If ADVIN is equal to or less than  $V_{REFL}$ , the converter circuit converts it to \$000. Input voltages between  $V_{REFH}$  and  $V_{REFH}$  are straight-line linear conversions.

## NOTE

Input voltage must not exceed the analog supply voltages.

The ADC10 can perform an analog-to-digital conversion on one of the software selectable channels. The output of the input multiplexer (ADVIN) is converted by a successive approximation algorithm into a 10-bit digital result. When the conversion is completed, the result is placed in the data registers (ADRH and ADRL). In 8-bit mode, the result is rounded to 8 bits and placed in ADRL. The conversion complete flag is then set and an interrupt is generated if the interrupt has been enabled.

## 9.3.1 Clock Select and Divide Circuit

The clock select and divide circuit selects one of three clock sources and divides it by a configurable value to generate the input clock to the converter (ADCK). The clock can be selected from one of the following sources:

- The asynchronous clock source (ACLK) This clock source is generated from a dedicated clock source which is enabled when the ADC10 is converting and the clock source is selected by setting the ACLKEN bit. When the ADLPC bit is clear, this clock operates from 1–2 MHz; when ADLPC is set it operates at 0.5–1 MHz. This clock is not disabled in STOP and allows conversions in stop mode for lower noise operation.
- Alternate Clock Source This clock source is equal to the external oscillator clock or a four times
  the bus clock. The alternate clock source is MCU specific, see Table 9-1 to determine source and
  availability of this clock source option. This clock is selected when ADICLK and ACLKEN are both
  low.
- The bus clock This clock source is equal to the bus frequency. This clock is selected when ADICLK is high and ACLKEN is low.

Whichever clock is selected, its frequency must fall within the acceptable frequency range for ADCK. If the available clocks are too slow, the ADC10 will not perform according to specifications. If the available clocks are too fast, then the clock must be divided to the appropriate frequency. This divider is specified by the ADIV[1:0] bits and can be divide-by 1, 2, 4, or 8.

# 9.3.2 Input Select and Pin Control

Only one analog input may be used for conversion at any given time. The channel select bits in ADCSC are used to select the input signal for conversion.

## 9.3.3 Conversion Control

Conversions can be performed in either 10-bit mode or 8-bit mode as determined by the MODE bits. Conversions can be initiated by either a software or hardware trigger. In addition, the ADC10 module can be configured for low power operation, long sample time, and continuous conversion.

## 9.3.3.1 Initiating Conversions

A conversion is initiated:

- Following a write to ADCSC (with ADCH bits not all 1s) if software triggered operation is selected.
- Following a hardware trigger event if hardware triggered operation is selected.
- Following the transfer of the result to the data registers when continuous conversion is enabled.

If continuous conversions are enabled a new conversion is automatically initiated after the completion of the current conversion. In software triggered operation, continuous conversions begin after ADCSC is written and continue until aborted. In hardware triggered operation, continuous conversions begin after a hardware trigger event and continue until aborted.

## 9.3.3.2 Completing Conversions

A conversion is completed when the result of the conversion is transferred into the data result registers, ADRH and ADRL. This is indicated by the setting of the COCO bit. An interrupt is generated if AIEN is high at the time that COCO is set.

#### Analog-to-Digital Converter (ADC)

A blocking mechanism prevents a new result from overwriting previous data in ADRH and ADRL if the previous data is in the process of being read while in 10-bit mode (ADRH has been read but ADRL has not). In this case the data transfer is blocked, COCO is not set, and the new result is lost. When a data transfer is blocked, another conversion is initiated regardless of the state of ADCO (single or continuous conversions enabled). If single conversions are enabled, this could result in several discarded conversions and excess power consumption. To avoid this issue, the data registers must not be read after initiating a single conversion until the conversion completes.

## 9.3.3.3 Aborting Conversions

Any conversion in progress will be aborted when:

- A write to ADCSC occurs (the current conversion will be aborted and a new conversion will be initiated, if ADCH are not all 1s).
- A write to ADCLK occurs.
- The MCU is reset.
- The MCU enters stop mode with ACLK not enabled.

When a conversion is aborted, the contents of the data registers, ADRH and ADRL, are not altered but continue to be the values transferred after the completion of the last successful conversion. In the case that the conversion was aborted by a reset, ADRH and ADRL return to their reset states.

Upon reset or when a conversion is otherwise aborted, the ADC10 module will enter a low power, inactive state. In this state, all internal clocks and references are disabled. This state is entered asynchronously and immediately upon aborting of a conversion.

#### 9.3.3.4 Total Conversion Time

The total conversion time depends on many factors such as sample time, bus frequency, whether ACLKEN is set, and synchronization time. The total conversion time is summarized in Table 9-1.

Table 9-1. Total Conversion Time versus Control Conditions

| Conversion Mode                                               | ACLKEN | Maximum Conversion Time      |
|---------------------------------------------------------------|--------|------------------------------|
| 8-Bit Mode (short sample — ADLSMP = 0):                       |        |                              |
| Single or 1st continuous                                      | 0      | 18 ADCK + 3 bus clock        |
| Single or 1st continuous                                      | 1      | 18 ADCK + 3 bus clock + 5 μs |
| Subsequent continuous ( $f_{Bus} \ge f_{ADCK}$ )              | X      | 16 ADCK                      |
| 8-Bit Mode (long sample — ADLSMP = 1):                        |        |                              |
| Single or 1st continuous                                      | 0      | 38 ADCK + 3 bus clock        |
| Single or 1st continuous                                      | 1      | 38 ADCK + 3 bus clock + 5 μs |
| Subsequent continuous ( $f_{Bus} \ge f_{ADCK}$ )              | X      | 36 ADCK                      |
| 10-Bit Mode (short sample — ADLSMP = 0):                      |        |                              |
| Single or 1st continuous                                      | 0      | 21 ADCK + 3 bus clock        |
| Single or 1st continuous                                      | 1      | 21 ADCK + 3 bus clock + 5 μs |
| Subsequent continuous ( $f_{Bus} \ge f_{ADCK}$ )              | X      | 19 ADCK                      |
| 10-Bit Mode (long sample — ADLSMP = 1):                       |        |                              |
| Single or 1st continuous                                      | 0      | 41 ADCK + 3 bus clock        |
| Single or 1st continuous                                      | 1      | 41 ADCK + 3 bus clock + 5 μs |
| Subsequent continuous (f <sub>Bus</sub> ≥ f <sub>ADCK</sub> ) | X      | 39 ADCK                      |

MC68HC908JL16 Data Sheet, Rev. 1.1

The maximum total conversion time for a single conversion or the first conversion in continuous conversion mode is determined by the clock source chosen and the divide ratio selected. The clock source is selectable by the ADICLK and ACLKEN bits, and the divide ratio is specified by the ADIV bits. For example, if the alternate clock source is 16 MHz and is selected as the input clock source, the input clock divide-by-8 ratio is selected and the bus frequency is 4 MHz, then the conversion time for a single 10-bit conversion is:

Maximum Conversion time = 
$$\frac{21 \text{ ADCK cycles}}{16 \text{ MHz/8}} + \frac{3 \text{ bus cycles}}{4 \text{ MHz}} = 11.25 \,\mu\text{s}$$

Number of bus cycles =  $11.25 \mu s \times 4 MHz = 45 cycles$ 

#### NOTE

The ADCK frequency must be between  $f_{ADCK}$  minimum and  $f_{ADCK}$  maximum to meet A/D specifications.

## 9.3.4 Sources of Error

Several sources of error exist for ADC conversions. These are discussed in the following sections.

# 9.3.4.1 Sampling Error

For proper conversions, the input must be sampled long enough to achieve the proper accuracy. Given the maximum input resistance of approximately 15 k $\Omega$  and input capacitance of approximately 10 pF, sampling to within

1/4LSB (at 10-bit resolution) can be achieved within the minimum sample window (3.5 cycles / 2 MHz maximum ADCK frequency) provided the resistance of the external analog source ( $R_{AS}$ ) is kept below 10 k $\Omega$ . Higher source resistances or higher-accuracy sampling is possible by setting ADLSMP (to increase the sample window to 23.5 cycles) or decreasing ADCK frequency to increase sample time.

## 9.3.4.2 Pin Leakage Error

Leakage on the I/O pins can cause conversion error if the external analog source resistance ( $R_{AS}$ ) is high. If this error cannot be tolerated by the application, keep  $R_{AS}$  lower than  $V_{ADVIN}$  / (4096\*I<sub>Leak</sub>) for less than 1/4LSB leakage error (at 10-bit resolution).

#### 9.3.4.3 Noise-Induced Errors

System noise which occurs during the sample or conversion process can affect the accuracy of the conversion. The ADC10 accuracy numbers are guaranteed as specified only if the following conditions are met:

- There is a 0.1μF low-ESR capacitor from V<sub>REFH</sub> to V<sub>REFI</sub> (if available).
- There is a  $0.1\mu F$  low-ESR capacitor from  $V_{DDA}$  to  $V_{SSA}$  (if available).
- If inductive isolation is used from the primary supply, an additional  $1\mu F$  capacitor is placed from  $V_{DDA}$  to  $V_{SSA}$  (if available).
- V<sub>SSA</sub> and V<sub>REFL</sub> (if available) is connected to V<sub>SS</sub> at a quiet point in the ground plane.
- The MCU is placed in wait mode immediately after initiating the conversion (next instruction after write to ADCSC).
- There is no I/O switching, input or output, on the MCU during the conversion.

#### Analog-to-Digital Converter (ADC)

There are some situations where external system activity causes radiated or conducted noise emissions or excessive  $V_{DD}$  noise is coupled into the ADC10. In these cases, or when the MCU cannot be placed in wait or I/O activity cannot be halted, the following recommendations may reduce the effect of noise on the accuracy:

- Place a 0.01 μF capacitor on the selected input channel to V<sub>REFL</sub> or V<sub>SSA</sub> (if available). This will
  improve noise issues but will affect sample rate based on the external analog source resistance.
- Operate the ADC10 in stop mode by setting ACLKEN, selecting the channel in ADCSC, and executing a STOP instruction. This will reduce V<sub>DD</sub> noise but will increase effective conversion time due to stop recovery.
- Average the input by converting the output many times in succession and dividing the sum of the results. Four samples are required to eliminate the effect of a 1LSB, one-time error.
- Reduce the effect of synchronous noise by operating off the asynchronous clock (ACLKEN=1) and averaging. Noise that is synchronous to the ADCK cannot be averaged out.

#### 9.3.4.4 Code Width and Quantization Error

The ADC10 quantizes the ideal straight-line transfer function into 1024 steps (in 10-bit mode). Each step ideally has the same height (1 code) and width. The width is defined as the delta between the transition points from one code to the next. The ideal code width for an N bit converter (in this case N can be 8 or 10), defined as 1LSB, is:

$$1LSB = (V_{REFH} - V_{REFL}) / 2^{N}$$

Because of this quantization, there is an inherent quantization error. Because the converter performs a conversion and then rounds to 8 or 10 bits, the code will transition when the voltage is at the midpoint between the points where the straight line transfer function is exactly represented by the actual transfer function. Therefore, the quantization error will be  $\pm$  1/2LSB in 8- or 10-bit mode. As a consequence, however, the code width of the first (\$000) conversion is only 1/2LSB and the code width of the last (\$FF or \$3FF) is 1.5LSB.

## 9.3.4.5 Linearity Errors

The ADC10 may also exhibit non-linearity of several forms. Every effort has been made to reduce these errors but the user should be aware of them because they affect overall accuracy. These errors are:

- Zero-Scale Error (E<sub>ZS</sub>) (sometimes called offset) This error is defined as the difference between
  the actual code width of the first conversion and the ideal code width (1/2LSB). Note, if the first
  conversion is \$001, then the difference between the actual \$001 code width and its ideal (1LSB) is
  used.
- Full-Scale Error (E<sub>FS</sub>) This error is defined as the difference between the actual code width of the last conversion and the ideal code width (1.5LSB). Note, if the last conversion is \$3FE, then the difference between the actual \$3FE code width and its ideal (1LSB) is used.
- Differential Non-Linearity (DNL) This error is defined as the worst-case difference between the actual code width and the ideal code width for all conversions.
- Integral Non-Linearity (INL) This error is defined as the highest-value the (absolute value of the) running sum of DNL achieves. More simply, this is the worst-case difference of the actual transition voltage to a given code and its corresponding ideal transition voltage, for all codes.
- Total Unadjusted Error (TUE) This error is defined as the difference between the actual transfer function and the ideal straight-line transfer function, and therefore includes all forms of error.

## 9.3.4.6 Code Jitter, Non-Monotonicity and Missing Codes

Analog-to-digital converters are susceptible to three special forms of error. These are code jitter, non-monotonicity, and missing codes.

- Code jitter is when, at certain points, a given input voltage converts to one of two values when sampled repeatedly. Ideally, when the input voltage is infinitesimally smaller than the transition voltage, the converter yields the lower code (and vice-versa). However, even very small amounts of system noise can cause the converter to be indeterminate (between two codes) for a range of input voltages around the transition voltage. This range is normally around ±1/2 LSB but will increase with noise.
- Non-monotonicity is defined as when, except for code jitter, the converter converts to a lower code for a higher input voltage.
- Missing codes are those which are never converted for any input value. In 8-bit or 10-bit mode, the ADC10 is guaranteed to be monotonic and to have no missing codes.

# 9.4 Interrupts

When AIEN is set, the ADC10 is capable of generating a CPU interrupt after each conversion. A CPU interrupt is generated when the conversion completes (indicated by COCO being set). COCO will set at the end of a conversion regardless of the state of AIEN.

## 9.5 Low-Power Modes

The WAIT and STOP instructions put the MCU in low power-consumption standby modes.

## 9.5.1 Wait Mode

The ADC10 will continue the conversion process and will generate an interrupt following a conversion if AIEN is set. If the ADC10 is not required to bring the MCU out of wait mode, ensure that the ADC10 is not in continuous conversion mode by clearing ADCO in the ADC10 status and Control Register before executing the WAIT instruction. In single conversion mode the ADC10 automatically enters a low-power state when the conversion is complete. It is not necessary to set the channel select bits (ADCH[4:0]) to all 1s to enter a low power state.

## 9.5.2 Stop Mode

If ACLKEN is clear, executing a STOP instruction will abort the current conversion and place the ADC10 in a low-power state. Upon return from stop mode, a write to ADCSC is required to resume conversions, and the result stored in ADRH and ADRL will represent the last completed conversion until the new conversion completes.

If ACLKEN is set, the ADC10 continues normal operation during stop mode. The ADC10 will continue the conversion process and will generate an interrupt following a conversion if AIEN is set. If the ADC10 is not required to bring the MCU out of stop mode, ensure that the ADC10 is not in continuous conversion mode by clearing ADC0 in the ADC10 status and Control Register before executing the STOP instruction. In single conversion mode the ADC10 automatically enters a low-power state when the conversion is complete. It is not necessary to set the channel select bits (ADCH[4:0]) to all 1s to enter a low-power state.

#### Analog-to-Digital Converter (ADC)

If ACLKEN is set, a conversion can be initiated while in stop using the external hardware trigger ADEXTCO when in external convert mode. The ADC10 will operate in a low-power mode until the trigger is asserted, at which point it will perform a conversion and assert the interrupt when complete (if AIEN is set).

# 9.6 ADC10 During Break Interrupts

The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. BCFE in the break flag control register (BFCR) enables software to clear status bits during the break state. See BFCR in the SIM section of this data sheet.

To allow software to clear status bits during a break interrupt, write a 1 to BCFE. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state.

To protect status bits during the break state, write a 0 to BCFE. With BCFE cleared (its default state), software can read and write registers during the break state without affecting status bits. Some status bits have a two-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is cleared. After the break, doing the second step clears the status bit.

# 9.7 Input/Output Signals

The ADC10 module shares its pins with general-purpose input/output (I/O) port pins. The ADC10 on this MCU uses  $V_{DD}$  and  $V_{SS}$  as its supply and reference pins. This MCU does not have an external trigger source.

# 9.7.1 ADC10 Analog Power Pin (VDDA)

The ADC10 analog portion uses  $V_{DDA}$  as its power pin. In some packages,  $V_{DDA}$  is connected internally to  $V_{DD}$ . If externally available, connect the  $V_{DDA}$  pin to the same voltage potential as  $V_{DD}$ . External filtering may be necessary to ensure clean  $V_{DDA}$  for good results.

#### NOTE

If externally available, route  $V_{DDA}$  carefully for maximum noise immunity and place bypass capacitors as near as possible to the package.

# 9.7.2 ADC10 Analog Ground Pin (V<sub>SSA</sub>)

The ADC10 analog portion uses  $V_{SSA}$  as its ground pin. In some packages,  $V_{SSA}$  is connected internally to  $V_{SS}$ . If externally available, connect the  $V_{SSA}$  pin to the same voltage potential as  $V_{SS}$ .

In cases where separate power supplies are used for analog and digital power, the ground connection between these supplies should be at the  $V_{SSA}$  pin. This should be the only ground connection between these supplies if possible. The  $V_{SSA}$  pin makes a good single point ground location.

# 9.7.3 ADC10 Voltage Reference High Pin (V<sub>REFH</sub>)

 $V_{REFH}$  is the power supply for setting the high-reference voltage for the converter. In some packages,  $V_{REFH}$  is connected internally to  $V_{DDA}$ . If externally available,  $V_{REFH}$  may be connected to the same potential as  $V_{DDA}$ , or may be driven by an external source that is between the minimum  $V_{DDA}$  spec and the  $V_{DDA}$  potential ( $V_{REFH}$  must never exceed  $V_{DDA}$ ).

#### NOTE

Route V<sub>REFH</sub> carefully for maximum noise immunity and place bypass capacitors as near as possible to the package.

AC current in the form of current spikes required to supply charge to the capacitor array at each successive approximation step is drawn through the  $V_{REFH}$  and  $V_{REFL}$  loop. The best external component to meet this current demand is a 0.1  $\mu$ F capacitor with good high frequency characteristics. This capacitor is connected between  $V_{REFH}$  and  $V_{REFL}$  and must be placed as close as possible to the package pins. Resistance in the path is not recommended because the current will cause a voltage drop which could result in conversion errors. Inductance in this path must be minimum (parasitic only).

# 9.7.4 ADC10 Voltage Reference Low Pin (V<sub>REFL</sub>)

 $V_{REFL}$  is the power supply for setting the low-reference voltage for the converter. In some packages,  $V_{REFL}$  is connected internally to  $V_{SSA}$ . If externally available, connect the  $V_{REFL}$  pin to the same voltage potential as  $V_{SSA}$ . There will be a brief current associated with  $V_{REFL}$  when the sampling capacitor is charging. If externally available, connect the  $V_{REFL}$  pin to the same potential as  $V_{SSA}$  at the single point ground location.

# 9.7.5 ADC10 Channel Pins (ADn)

The ADC10 has multiple input channels. Empirical data shows that capacitors on the analog inputs improve performance in the presence of noise or when the source impedance is high. 0.01  $\mu$ F capacitors with good high-frequency characteristics are sufficient. These capacitors are not necessary in all cases, but when used they must be placed as close as possible to the package pins and be referenced to  $V_{SSA}$ .

# 9.8 Registers

These registers control and monitor operation of the ADC10:

- ADC10 status and control register, ADCSC
- ADC10 data registers, ADRH and ADRL
- ADC10 clock register, ADCLK

## 9.8.1 ADC10 Status and Control Register

This section describes the function of the ADC10 status and control register (ADCSC). Writing ADCSC aborts the current conversion and initiates a new conversion (if the ADCH[4:0] bits are equal to a value other than all 1s).



Figure 9-3. ADC10 Status and Control Register (ADCSC)

## Analog-to-Digital Converter (ADC)

## COCO — Conversion Complete Bit

The COCO bit is a read-only bit which is set each time a conversion is completed. This bit is cleared whenever the status and control register is written or whenever the data register (low) is read.

- 1 = Conversion completed
- 0 = Conversion not completed

# AIEN — ADC10 Interrupt Enable Bit

When this bit is set, an interrupt is generated at the end of a conversion. The interrupt signal is cleared when the data register is read or the status/control register is written. Reset clears the AIEN bit.

- 1 = ADC10 interrupt enabled
- 0 = ADC10 interrupt disabled

## ADCO — ADC10 Continuous Conversion Bit

When written high, the ADC10 will begin to convert samples continuously (continuous conversion mode) and update the result registers at the end of each conversion, provided the ADCH[4:0] bits do not decode to all 1s. The ADC10 will continue to convert until the MCU enters reset, the MCU enters stop mode (if ACLKEN is clear), the ADCLK register is written, or until the ADCSC is written again. If Stop is entered (with ACLKEN low), continuous conversions will cease and can only be restarted with a write to the ADCSC. Any write to the ADCSC with the ADCO bit set and the ADCH bits not all 1s will abort the current conversion and begin continuous conversions.

If the bus frequency is less than the ADCK frequency, precise sample time for continuous conversions cannot be guaranteed in short-sample mode (ADLSMP = 0). If the bus frequency is less than 1/11th of the ADCK frequency, precise sample time for continuous conversions cannot be guaranteed in long-sample mode (ADLSMP = 1).

When clear, the ADC10 will perform a single conversion (single conversion mode) each time the ADCSC is written (assuming the ADCH[4:0] bits do not decode all 1s). Reset clears the ADCO bit.

- 1 = Continuous conversion following a write to the ADCSC
- 0 = One conversion following a write to the ADCSC

## ADCH[4:0] — Channel Select Bits

ADCH4, ADCH3, ADCH1, and ADCH0 form a 5-bit field which is used to select one of the input channels. The input channels are detailed in Table 9-2.

The successive approximation converter subsystem is turned off when the channel select bits are all set to 1. This feature allows for explicit disabling of the ADC10 and isolation of the input channel from the I/O pad. Terminating continuous convert mode this way will prevent an additional, single conversion from being performed. It is not necessary to set the channel select bits to all 1s to place the ADC10 in a low-power state, however, because the module is automatically placed in a low-power state when a conversion completes.

Table 9-2. Input Channel Select<sup>(1)</sup>

| ADCH4 | ADCH3 | ADCH2          | ADCH1 | ADCH0 | Input Select <sup>(2)</sup> |
|-------|-------|----------------|-------|-------|-----------------------------|
| 0     | 0     | 0              | 0     | 0     | AD0                         |
| 0     | 0     | 0              | 0     | 1     | AD1                         |
| 0     | 0     | 0              | 1     | 0     | AD2                         |
| 0     | 0     | 0              | 1     | 1     | AD3                         |
| 0     | 0     | 1              | 0     | 0     | AD4                         |
| 0     | 0     | 1              | 0     | 1     | AD5                         |
| 0     | 0     | 1              | 1     | 0     | AD6                         |
| 0     | 0     | 1              | 1     | 1     | AD7                         |
| 0     | 1     | 0              | 0     | 0     | AD8                         |
| 0     | 1     | 0              | 0     | 1     | AD9                         |
| 0     | 1     | 0              | 1     | 0     | AD10                        |
| 0     | 1     | 0              | 1     | 1     | AD11                        |
| 0     | 1     | 1              | 0     | 0     | AD12                        |
| 0     | 1     | 1              | 0     | 1     | Unused                      |
|       |       | Continuing to: |       |       | Unused                      |
| 1     | 1     | 0              | 0     | 1     | Unused                      |
| 1     | 1     | 0              | 1     | 0     | BANDGAP REF <sup>(3)</sup>  |
| 1     | 1     | 0              | 1     | 1     | Reserved                    |
| 1     | 1     | 1              | 0     | 0     | Reserved                    |
| 1     | 1     | 1              | 0     | 1     | V <sub>REFH</sub>           |
| 1     | 1     | 1              | 1     | 0     | V <sub>REFL</sub>           |
| 1     | 1     | 1              | 1     | 1     | Low-power state             |

<sup>1.</sup> Accuracy is guaranteed for conversions on the selected channel only if  $V_{\text{DDA}}$  falls in the specified range.

<sup>2.</sup> If any unused or reserved channels are selected, the resulting conversion will be unknown.

3. Requires LVI to be powered (LVID = 0 in CONFIG1).

# 9.8.2 ADC10 Result High Register (ADRH)

This register holds the MSB's of the result and is updated each time a conversion completes. All other bits read as 0s. Reading ADRH prevents the ADC10 from transferring subsequent conversion results into the results registers until ADRL is read. If ADRL is not read until the after next conversion is completed, then the intermediate conversion results will be lost. In 8-bit mode, this register contains no interlocking with ADRL.



Figure 9-4. ADC10 Data Register High (ADRH), 8-Bit Mode



Figure 9-5. ADC10 Data Register High (ADRH), 10-Bit Mode

# 9.8.3 ADC10 Result Low Register (ADRL)

This register holds the LSB's of the result. This register is updated each time a conversion completes. Reading ADRH prevents the ADC10 from transferring subsequent conversion results into the results registers until ADRL is read. If ADRL is not read until the after next conversion is completed, then the intermediate conversion results will be lost. In 8-bit mode, there is no interlocking with ADRH.



Figure 9-6. ADC10 Data Register Low (ADRL)

# 9.8.4 ADC10 Clock Register (ADCLK)

This register selects the clock frequency for the ADC10 and the modes of operation.



Figure 9-7. ADC10 Clock Register (ADCLK)

# ADLPC — ADC10 Low-Power Configuration Bit

ADLPC controls the speed and power configuration of the successive approximation converter. This is used to optimize power consumption when higher sample rates are not required.

- 1 = Low-power configuration: The power is reduced at the expense of maximum clock speed.
- 0 = High-speed configuration

# ADIV[1:0] — ADC10 Clock Divider Bits

ADIV1 and ADIV0 select the divide ratio used by the ADC10 to generate the internal clock ADCK. Table 9-3 shows the available clock configurations.

| ADIV1 | ADIV0 | Divide Ratio (ADIV) | Clock Rate      |
|-------|-------|---------------------|-----------------|
| 0     | 0     | 1                   | Input clock ÷ 1 |
| 0     | 1     | 2                   | Input clock ÷ 2 |
| 1     | 0     | 4                   | Input clock ÷ 4 |
| 1     | 1     | 8                   | Input clock ÷ 8 |

Table 9-3. ADC10 Clock Divide Ratio

## ADICLK — Input Clock Select Bit

If ACLKEN is clear, ADICLK selects either the bus clock or an alternate clock source as the input clock source to generate the internal clock ADCK. If the alternate clock source is less than the minimum clock speed, use the internally-generated bus clock as the clock source. As long as the internal clock ADCK, which is equal to the selected input clock divided by ADIV, is at a frequency (f<sub>ADCK</sub>) between the minimum and maximum clock speeds (considering ALPC), correct operation can be guaranteed.

- 1 = The internal bus clock is selected as the input clock source
- 0 = The alternate clock source IS SELECTED

## MODE[1:0] — 10- or 8-Bit or External-Triggered Mode Selection

This bit selects between 10- or 8-bit operation. The successive approximation converter generates a result which is rounded to 8- or 10-bit value based on the mode selection. This rounding process sets the transfer function to transition at the midpoint between the ideal code voltages, causing a quantization error of 1/2LSB.

Reset returns 8-bit mode.

**Table 9-4. Mode Selection** 

| MODE1 | MODE0 | Mode                                                        |  |  |  |
|-------|-------|-------------------------------------------------------------|--|--|--|
| 0     | 0     | 8-bit, right-justified, ADCSC write-triggered mode enabled  |  |  |  |
| 0     | 1     | 10-bit, right-justified, ADCSC write-triggered mode enabled |  |  |  |
| 1     | 0     | Reserved.                                                   |  |  |  |
| 1     | 1     | 10-bit, right-justified, external triggered mode enabled    |  |  |  |

MC68HC908JL16 Data Sheet, Rev. 1.1

## Analog-to-Digital Converter (ADC)

## **ADLSMP** — Long Sample Time Configuration

This bit configures the sample time of the ADC10 to either 3.5 or 23.5 ADCK clock cycles. This adjusts the sample period to allow higher impedance inputs to be accurately sampled or to maximize conversion speed for lower impedance inputs. Longer sample times can also be used to lower overall power consumption in continuous conversion mode if high conversion rates are not required.

- 1 = Long sample time (23.5 cycles)
- 0 = Short sample time (3.5 cycles)

## **ACLKEN** — Asynchronous Clock Source Enable

This bit enables the asynchronous clock source as the input clock to generate the internal clock ADCK, and allows operation in stop mode. The asynchronous clock source will operate between 1 MHz and 2 MHz if the ADLPC bit is clear, and between 0.5 MHz and 1 MHz if the ADLPC bit is set. As long as the internal clock ADCK, which is equal to the selected input clock divided by ADIV, is at a frequency (f<sub>ADCK</sub>) between the minimum and maximum required clock frequencies (considering ALPC), correct operation is guaranteed.

- 1 = The asynchronous clock is selected as the input clock source (the clock generator is only enabled during the conversion)
- 0 = The ADICLK bit specifies the input clock source and conversions will not continue in stop mode

# Chapter 10 Input/Output (I/O) Ports

# 10.1 Introduction

Twenty six (26) bidirectional input-output (I/O) pins form four parallel ports. All I/O pins are programmable as inputs or outputs.

## **NOTE**

Connect any unused I/O pins to an appropriate logic level, either  $V_{DD}$  or  $V_{SS}$ . Although the I/O ports do not require termination for proper operation, termination reduces excess current consumption and the possibility of electrostatic damage.

## Input/Output (I/O) Ports



Figure 10-1. I/O Port Register Summary

**Table 10-1. Port Control Register Bits Summary** 

| Port | Bit | DDR   |            | Pin                               |                 |                                 |
|------|-----|-------|------------|-----------------------------------|-----------------|---------------------------------|
| Port | BIL | DDR   | Module     | Register                          | Control Bit     | PIN                             |
|      | 0   | DDRA0 | KBI        | KBIER (\$001B)                    | KBIE0           | PTA0/KBI0                       |
|      | 1   | DDRA1 | KBI        | KBIER (\$001B)                    | KBIE1           | PTA1/KBI1                       |
|      |     | DDDAG | KBI        | KBIER (\$001B)                    | KBIE2           | PTA2/KBI2                       |
|      | 2   | DDRA2 | MMIIC      | MMCR                              | MMEN            | PTA2/KBI2/SDA <sup>(1)(2)</sup> |
|      | 0   | DDDAG | KBI        | KBIER (\$001B)                    | KBIE3           | PTA3/KBI3                       |
| Α    | 3   | DDRA3 | MMIIC      | MMCR                              | MMEN            | PTA3/KBI3/SCL <sup>(1)(2)</sup> |
|      | 4   | DDRA4 | KBI        | KBIER (\$001B)                    | KBIE4           | PTA4/KBI4                       |
|      | 5   | DDRA5 | KBI        | KBIER (\$001B)                    | KBIE5           | PTA5/KBI5                       |
|      | 6   | DDRA6 | OSC<br>KBI | PTAPUE (\$000D)<br>KBIER (\$001B) | PTA6EN<br>KBIE6 | RCCLK/PTA6/KBI6 <sup>(3)</sup>  |
|      | 7   | DDRA7 | KBI        | KBIER (\$001B)                    | KBIE7           | PTA7/KBI7                       |
|      | 0   | DDRB0 | ADC        | ADSCR (\$003C)                    | ADCH[4:0]       | PTB0/ADC0                       |
|      | 1   | DDRB1 | ADC        | ADSCR (\$003C)                    | ADCH[4:0]       | PTB1/ADC1                       |
|      | 2   | DDRB2 | ADC        | ADSCR (\$003C)                    | ADCH[4:0]       | PTB2/ADC2                       |
| В    | 3   | DDRB3 | ADC        | ADSCR (\$003C)                    | ADCH[4:0]       | PTB3/ADC3                       |
| Ь    | 4   | DDRB4 | ADC        | ADSCR (\$003C)                    | ADCH[4:0]       | PTB4/ADC4                       |
|      | 5   | DDRB5 | ADC        | ADSCR (\$003C)                    | ADCH[4:0]       | PTB5/ADC5                       |
|      | 6   | DDRB6 | ADC        | ADSCR (\$003C)                    | ADCH[4:0]       | PTB6/ADC6                       |
|      | 7   | DDRB7 | ADC        | ADSCR (\$003C)                    | ADCH[4:0]       | PTB7/ADC7                       |
|      | 0   | DDRD0 | ADC        | ADSCR (\$003C)                    | ADCH[4:0]       | PTD0/ADC11                      |
|      | 1   | DDRD1 | ADC        | ADSCR (\$003C)                    | ADCH[4:0]       | PTD1/ADC10                      |
|      | 2   | DDRD2 | ADC        | ADSCR (\$003C)                    | ADCH[4:0]       | PTD2/ADC9                       |
|      | 3   | DDRD3 | ADC        | ADSCR (\$003C)                    | ADCH[4:0]       | PTD3/ADC8                       |
|      | 4   | DDRD4 | TIM1       | T1SC0 (\$0025)                    | ELS/0B:ELS0A    | PTD4/T1CH0                      |
| D    | 5   | DDRD5 | TIM1       | T1SC1 (\$0028)                    | ELS1B:ELS1A     | PTD5/T1CH1                      |
|      | 6   | DDDDe | SCI        | SCC1 (\$0013)                     | ENSCI           | PTD6/TxD                        |
|      | 6   | DDRD6 | MMIIC      | MMCR                              | MMEN            | PTD6/TxD/SCL <sup>(1)(4)</sup>  |
|      | 7   | DDDDZ | SCI        | SCI                               | ENSCI           | PTD7/RxD                        |
|      | 7   | DDRD7 | MMIIC      | MMCR                              | MMEN            | PTD7/RxD/SDA <sup>(1)(4)</sup>  |
| E    | 0   | DDRE0 | TIM2       | T2SC0 (\$0035)                    | ELS0B:ELS0A     | PTE0/T2CH0                      |
|      | 1   | DDRE1 | TIM2       | T2SC1 (\$0038)                    | ELS1B:ELS1A     | PTE1/T2CH1                      |

- 1. Position of MMIIC module pins is user selectable using CONFIG2 option bit.
- 2. If MMIIC module is using the PTA2/PTA3 pairs for IIC (CONFIG2 IICSEL = 1, MMEN = 1), the MMIIC module will have priority over the KBI module.
- 3. RCCLK/PTA6/KBI6 pin is only available when OSCSEL=0 (RC option); PTAPUE register has priority control over the port pin. RCCLK/PTA6/KBI6 is the OSC2 pin when OSCSEL=1 (XTAL option).
- 4. If ESCI module is enabled (ENSCI = 1), the ESCI will have priority over the PTD6/PTD7 pins regardless of the state of the MMIIC module.

Input/Output (I/O) Ports

## 10.2 Port A

Port A is an 8-bit special function port that shares all of its pins with the keyboard interrupt (KBI) module (see Chapter 12 Keyboard Interrupt Module (KBI)) and two of its pins with the MMIIC module (see Chapter 8 Multi-Master IIC Interface (MMIIC)). Each port A pin also has software configurable pull-up device if the corresponding port pin is configured as input port. PTA0–PTA5 and PTA7 has direct LED drive capability.

## NOTE

PTA7 pin is available on 32-pin packages only.

# 10.2.1 Port A Data Register (PTA)

The port A data register (PTA) contains a data latch for each of the eight port A pins.



Figure 10-2. Port A Data Register (PTA)

## PTA[7:0] — Port A Data Bits

These read/write bits are software programmable. Data direction of each port A pin is under the control of the corresponding bit in data direction register A. Reset has no effect on port A data.

## KBI7-KBI0 — Port A Keyboard Interrupts

The keyboard interrupt enable bits, KBIE[7:0], in the keyboard interrupt control register (KBIER) enable the port A pins as external interrupt pins, Chapter 12 Keyboard Interrupt Module (KBI).

## SCL and SDA — MMIIC Module Pins

The MMIIC pins can be configured to use PTA2 and PTA3 as IIC communication pins, see Chapter 8 Multi-Master IIC Interface (MMIIC). The position of MMIIC module pins is user selectable using CONFIG2 option bit, to allow PTA2/PTA3 to be MMIIC pins (see 3.4Configuration Register 2 (CONFIG2)).

# 10.2.2 Data Direction Register A (DDRA)

Data direction register A determines whether each port A pin is an input or an output. Writing a logic 1 to a DDRA bit enables the output buffer for the corresponding port A pin; a logic 0 disables the output buffer.

#### NOTE

For those devices packaged in a 28-pin package, PTA7 is not connected. DDRA7 should be set to a 1 to configure PTA7 as an output.



Figure 10-3. Data Direction Register A (DDRA)

## DDRA[7:0] — Data Direction Register A Bits

These read/write bits control port A data direction. Reset clears DDRA[7:0], configuring all port A pins as inputs.

- 1 = Corresponding port A pin configured as output
- 0 = Corresponding port A pin configured as input

#### NOTE

Avoid glitches on port A pins by writing to the port A data register before changing data direction register A bits from 0 to 1.

Figure 10-4 shows the port A I/O logic.



Figure 10-4. Port A I/O Circuit

When DDRAx is a logic 1, reading address \$0000 reads the PTAx data latch. When DDRAx is a logic 0, reading address \$0000 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit.

MC68HC908JL16 Data Sheet, Rev. 1.1

Table 10-2 summarizes the operation of the port A pins.

| 1   | Table 10-2 | 2. Port A Pin F | Functions |   |
|-----|------------|-----------------|-----------|---|
|     |            |                 | Accesses  | Α |
| Rit | PTA Bit    | I/O Pin Mode    | to DDRA   |   |

| PTAPUE Bit | DDRA Bit | PTA Bit          | I/O Pin Mode                          | Accesses<br>to DDRA |          | esses<br>PTA            |
|------------|----------|------------------|---------------------------------------|---------------------|----------|-------------------------|
|            |          |                  |                                       | Read/Write          | Read     | Write                   |
| 1          | 0        | X <sup>(1)</sup> | Input, V <sub>DD</sub> <sup>(2)</sup> | DDRA[7:0]           | Pin      | PTA[7:0] <sup>(3)</sup> |
| 0          | 0        | Х                | Input, Hi-Z <sup>(4)</sup>            | DDRA[7:0]           | Pin      | PTA[7:0] <sup>(3)</sup> |
| Х          | 1        | Х                | Output                                | DDRA[7:0]           | PTA[7:0] | PTA[7:0]                |

- 1. X = Don't care.
- 2. Pin pulled to  $V_{\mbox{\scriptsize DD}}$  by internal pull-up.
- 3. Writing affects data register, but does not affect input.
- 4. Hi-Z = High impedance.

# 10.2.3 Port A Input Pull-Up Enable Registers

The port A input pull-up enable registers contain a software configurable pull-up device for each of the eight port A pins. Each bit is individually configurable and requires the corresponding data direction register, DDRAx be configured as input. Each pull-up device is automatically disabled when its corresponding DDRAx bit is configured as output.



Figure 10-5. Port A Input Pull-up Enable Register (PTAPUE)



Figure 10-6. PTA7 Input Pull-up Enable Register (PTA7PUE)

#### PTA6EN — Enable PTA6 on OSC2

This read/write bit configures the OSC2 pin function when RC oscillator option is selected. This bit has no effect for XTAL oscillator option.

- 1 = OSC2 pin configured for PTA6 I/O, and has all the interrupt and pull-up functions
- 0 = OSC2 pin outputs the RC oscillator clock (RCCLK)

## PTAPUE[7:0] — Port A Input Pull-up Enable Bits

These read/write bits are software programmable to enable pull-up devices on port A pins.

- 1 = Corresponding port A pin configured to have internal pull-up if its DDRA bit is set to 0
- 0 = Pull-up device is disconnected on the corresponding port A pin regardless of the state of its DDRA bit

MC68HC908JL16 Data Sheet, Rev. 1.1

143

## 10.3 Port B

Port B is an 8-bit special function port that shares all of its port pins with the analog-to-digital converter (ADC) module (see Chapter 9 Analog-to-Digital Converter (ADC)).

# 10.3.1 Port B Data Register (PTB)

The port B data register contains a data latch for each of the eight port B pins.



Figure 10-7. Port B Data Register (PTB)

## PTB[7:0] — Port B Data Bits

These read/write bits are software programmable. Data direction of each port B pin is under the control of the corresponding bit in data direction register B. Reset has no effect on port B data.

## ADC7-ADC0 — ADC channels 7 to 0

ADC7–ADC0 are pins used for the input channels to the analog-to-digital converter module. The channel select bits, ADCH[4:0], in the ADC status and control register define which port pin will be used as an ADC input. See Chapter 9 Analog-to-Digital Converter (ADC).

#### NOTE

When a pin is to be used as an ADC channel, the user must make sure that any pin that is shared with another module is disabled and pin is configured as input port.

## 10.3.2 Data Direction Register B (DDRB)

Data direction register B determines whether each port B pin is an input or an output. Writing a logic 1 to a DDRB bit enables the output buffer for the corresponding port B pin; a logic 0 disables the output buffer.



Figure 10-8. Data Direction Register B (DDRB)

## DDRB[7:0] — Data Direction Register B Bits

These read/write bits control port B data direction. Reset clears DDRB[7:0], configuring all port B pins as inputs.

- 1 = Corresponding port B pin configured as output
- 0 = Corresponding port B pin configured as input

#### NOTE

Avoid glitches on port B pins by writing to the port B data register before changing data direction register B bits from 0 to 1. Figure 10-9 shows the port B I/O logic.



Figure 10-9. Port B I/O Circuit

When DDRBx is a logic 1, reading address \$0001 reads the PTBx data latch. When DDRBx is a logic 0, reading address \$0001 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. Table 10-3 summarizes the operation of the port B pins.

| DDRB Bit | PTB Bit          | I/O Pin Mode               | Accesses to DDRB | Accesses to PTB |                         |
|----------|------------------|----------------------------|------------------|-----------------|-------------------------|
|          |                  |                            | Read/Write       | Read            | Write                   |
| 0        | X <sup>(1)</sup> | Input, Hi-Z <sup>(2)</sup> | DDRB[7:0]        | Pin             | PTB[7:0] <sup>(3)</sup> |
| 1        | Х                | Output                     | DDRB[7:0]        | PTB[7:0]        | PTB[7:0]                |

**Table 10-3. Port B Pin Functions** 

## 10.4 Port D

Port D is an 8-bit special function port that shares two of its pins with the serial communications interface module (see Chapter 7 Serial Communications Interface (SCI)), two of its pins with the timer 1 interface module (see Chapter 6 Timer Interface Module (TIM)), four of its pins with the analog-to-digital converter module (see Chapter 9 Analog-to-Digital Converter (ADC)), and two of its pins with the MMIIC module (see Chapter 8 Multi-Master IIC Interface (MMIIC)). PTD6 and PTD7 each has high current sink (25mA) and programmable pull-up. PTD2, PTD3, PTD6 and PTD7 each has LED sink capability.

<sup>1.</sup> X = don't care.

<sup>2.</sup> Hi-Z = high impedance.

<sup>3.</sup> Writing affects data register, but does not affect the input.

#### 10.4.1 Port D Data Register (PTD)

The port D data register contains a data latch for each of the eight port D pins.



Figure 10-10. Port D Data Register (PTD)

#### PTD[7:0] — Port D Data Bits

These read/write bits are software programmable. Data direction of each port D pin is under the control of the corresponding bit in data direction register D. Reset has no effect on port D data.

#### ADC11-ADC8 — ADC channels 11 to 8

ADC[11:8] are pins used for the input channels to the analog-to-digital converter module. The channel select bits, ADCH[4:0], in the ADC status and control register define which port pin will be used as an ADC input. See Chapter 9 Analog-to-Digital Converter (ADC).

#### NOTE

When a pin is to be used as an ADC channel, the user must make sure that any pin that is shared with another module is disabled and pin is configured as input port.

#### T1CH1, T1CH0 — Timer 1 Channel I/Os

The T1CH1 and T1CH0 pins are the TIM1 input capture/output compare pins. The edge/level select bits, ELSxB:ELSxA, determine whether the PTD4/T1CH0 and PTD5/T1CH1 pins are timer channel I/O pins or general-purpose I/O pins. See Chapter 6 Timer Interface Module (TIM).

#### TxD, RxD — SCI Data I/O Pins

The TxD and RxD pins are the transmit data output and receive data input for the SCI module. The enable SCI bit, ENSCI, in the SCI control register 1 enables the PTD6/TxD and PTD7/RxD pins as SCI TxD and RxD pins and overrides any control from the port I/O logic. See Chapter 7 Serial Communications Interface (SCI).

#### SDA and SCL — MMIIC Module Pins

The MMIIC pins can be configured to use PTD6 and PTD7 as IIC communication pins, see Chapter 8 Multi-Master IIC Interface (MMIIC). The position of MMIIC module pins is user selectable using CONFIG2 option bit, to allow PTD6/PTD7 to be MMIIC pins (see Figure 3-3. Configuration Register 2 (CONFIG2)).

MC68HC908JL16 Data Sheet, Rev. 1.1

Input/Output (I/O) Ports

#### 10.4.2 Data Direction Register D (DDRD)

Data direction register D determines whether each port D pin is an input or an output. Writing a logic 1 to a DDRD bit enables the output buffer for the corresponding port D pin; a logic 0 disables the output buffer.



Figure 10-11. Data Direction Register D (DDRD)

#### DDRD[7:0] — Data Direction Register D Bits

These read/write bits control port D data direction. Reset clears DDRD[7:0], configuring all port D pins as inputs.

- 1 = Corresponding port D pin configured as output
- 0 = Corresponding port D pin configured as input

#### NOTE

Avoid glitches on port D pins by writing to the port D data register before changing data direction register D bits from 0 to 1. Figure 10-12 shows the port D I/O logic.



Figure 10-12. Port D I/O Circuit

When DDRDx is a logic 1, reading address \$0003 reads the PTDx data latch. When DDRDx is a logic 0, reading address \$0003 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit.

Table 10-4 summarizes the operation of the port D pins.

| Table 1 | I ∩_/I | Dort | D Din             | <b>Functions</b> |
|---------|--------|------|-------------------|------------------|
| IAUH    | 117-4- | COLL | 1 <i>1</i> P II I |                  |

| DDRD Bit | PTD Bit          | I/O Pin Mode               | Accesses to DDRD | Access   | es to PTD               |
|----------|------------------|----------------------------|------------------|----------|-------------------------|
| טטאט פונ | FIDBIL           | I/O FIII Mode              | Read/Write       | Read     | Write                   |
| 0        | X <sup>(1)</sup> | Input, Hi-Z <sup>(2)</sup> | DDRD[7:0]        | Pin      | PTD[7:0] <sup>(3)</sup> |
| 1        | Х                | Output                     | DDRD[7:0]        | PTD[7:0] | PTD[7:0]                |

- 1. X = don't care.
- 2. Hi-Z = high impedance.
- 3. Writing affects data register, but does not affect the input.

### 10.4.3 Port D Control Register (PDCR)

The port D control register enables/disables the pull-up resistor and slow-edge high current capability of pins PTD6 and PTD7.



Figure 10-13. Port D Control Register (PDCR)

#### SLOWDx — Slow Edge Enable

The SLOWD6 and SLOWD7 bits enable the slow-edge, open-drain, high current output (25mA sink) of port pins PTD6 and PTD7 respectively. DDRDx bit is not affected by SLOWDx.

- 1 = Slow edge enabled; pin is open-drain output
- 0 = Slow edge disabled; pin is push-pull (standard I/O)

#### PTDPUx — Port D Pull-up Enable Bits

The PTDPU6 and PTDPU7 bits enable the pull-up device on PTD6 and PTD7 respectively, regardless the status of DDRDx bit.

- 1 = Enable pull-up device
- 0 = Disable pull-up device

### 10.5 Port E

Port E is a 2-bit special function port that shares its pins with the timer 2 interface module (see Chapter 6 Timer Interface Module (TIM)).

#### NOTE

PTE0-PTE1 are available on 32-pin packages only.

MC68HC908JL16 Data Sheet, Rev. 1.1

Input/Output (I/O) Ports

#### 10.5.1 Port E Data Register (PTE)

The port E data register contains a data latch for each of the two port E pins.



Figure 10-14. Port E Data Register (PTE)

#### PTE[1:0] — Port E Data Bits

These read/write bits are software programmable. Data direction of each port E pin is under the control of the corresponding bit in data direction register E. Reset has no effect on port D data.

#### T2CH1, T2CH0 — Timer 2 Channel I/Os

The T2CH1 and T2CH0 pins are the TIM2 input capture/output compare pins. The edge/level select bits, ELSxB:ELSxA, determine whether the PTE0/T2CH0 and PTE1/T2CH1 pins are timer channel I/O pins or general-purpose I/O pins. See Chapter 6 Timer Interface Module (TIM).

#### 10.5.2 Data Direction Register E (DDRE)

Data direction register E determines whether each port E pin is an input or an output. Writing a logic 1 to a DDRE bit enables the output buffer for the corresponding port E pin; a logic 0 disables the output buffer.



Figure 10-15. Data Direction Register E (DDRE)

#### DDRE[1:0] — Data Direction Register E Bits

These read/write bits control port E data direction. Reset clears DDRE[1:0], configuring all port E pins as inputs.

- 1 = Corresponding port E pin configured as output
- 0 = Corresponding port E pin configured as input

#### NOTE

Avoid glitches on port E pins by writing to the port E data register before changing data direction register E bits from 0 to 1. Figure 10-16 shows the port E I/O logic.



Figure 10-16. Port E I/O Circuit

When DDREx is a logic 1, reading address \$0008 reads the PTEx data latch. When DDREx is a logic 0, reading address \$0008 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. Table 10-5 summarizes the operation of the port E pins.

Table 10-5. Port E Pin Functions

| DDRE Bit | PTE Bit          | I/O Pin Mode               | Accesses to DDRE | Access   | es to PTE               |
|----------|------------------|----------------------------|------------------|----------|-------------------------|
| DDNL DIL | FILDI            | I/O FIII Mode              | Read/Write       | Read     | Write                   |
| 0        | X <sup>(1)</sup> | Input, Hi-Z <sup>(2)</sup> | DDRE[1:0]        | Pin      | PTE[1:0] <sup>(3)</sup> |
| 1        | Χ                | Output                     | DDRE[1:0]        | PTE[1:0] | PTE[1:0]                |

- 1. X = don't care.
- 2. Hi-Z = high impedance.
- 3. Writing affects data register, but does not affect the input.

MC68HC908JL16 Data Sheet, Rev. 1.1

Input/Output (I/O) Ports

MC68HC908JL16 Data Sheet, Rev. 1.1

# Chapter 11 External Interrupt (IRQ)

#### 11.1 Introduction

The external interrupt (IRQ) module provides a maskable interrupt input.

#### 11.2 Features

Features of the IRQ module include the following:

- A dedicated external interrupt pin (IRQ)
- IRQ interrupt control bits
- Hysteresis buffer
- Programmable edge-only or edge and level interrupt sensitivity
- Automatic interrupt acknowledge
- Selectable internal pullup resistor

## 11.3 Functional Description

A logic zero applied to the external interrupt pin can latch a CPU interrupt request. Figure 11-1 shows the structure of the IRQ module.

Interrupt signals on the  $\overline{IRQ}$  pin are latched into the IRQ latch. An interrupt latch remains set until one of the following actions occurs:

- Vector fetch A vector fetch automatically generates an interrupt acknowledge signal that clears the IRQ latch.
- Software clear Software can clear the interrupt latch by writing to the acknowledge bit in the interrupt status and control register (INTSCR). Writing a logic one to the ACK bit clears the IRQ latch.
- Reset A reset automatically clears the interrupt latch.

The external interrupt pin is falling-edge-triggered and is software-configurable to be either falling-edge or falling-edge and low-level-triggered. The MODE bit in the INTSCR controls the triggering sensitivity of the IRQ pin.

When the interrupt pin is edge-triggered only, the CPU interrupt request remains set until a vector fetch, software clear, or reset occurs.

When the interrupt pin is both falling-edge and low-level-triggered, the CPU interrupt request remains set until both of the following occur:

- Vector fetch or software clear
- Return of the interrupt pin to logic one

#### External Interrupt (IRQ)

The vector fetch or software clear may occur before or after the interrupt pin returns to logic one. As long as the pin is low, the interrupt request remains pending. A reset will clear the latch and the MODE control bit, thereby clearing the interrupt even if the pin stays low.

When set, the IMASK bit in the INTSCR mask all external interrupt requests. A latched interrupt request is not presented to the interrupt priority logic unless the IMASK bit is clear.

#### NOTE

The interrupt mask (I) in the condition code register (CCR) masks all interrupt requests, including external interrupt requests. (See 4.5 Exception Control.)



Figure 11-1. IRQ Module Block Diagram



Figure 11-2. IRQ I/O Register Summary

#### 11.3.1 **IRQ** Pin

A logic zero on the IRQ pin can latch an interrupt request into the IRQ latch. A vector fetch, software clear, or reset clears the IRQ latch.

If the MODE bit is set, the  $\overline{IRQ}$  pin is both falling-edge-sensitive and low-level-sensitive. With MODE set, both of the following actions must occur to clear IRQ:

- Vector fetch or software clear A vector fetch generates an interrupt acknowledge signal to clear the latch. Software may generate the interrupt acknowledge signal by writing a logic one to the ACK bit in the interrupt status and control register (INTSCR). The ACK bit is useful in applications that poll the IRQ pin and require software to clear the IRQ latch. Writing to the ACK bit prior to leaving an interrupt service routine can also prevent spurious interrupts due to noise. Setting ACK does not affect subsequent transitions on the IRQ pin. A falling edge that occurs after writing to the ACK bit latches another interrupt request. If the IRQ mask bit, IMASK, is clear, the CPU loads the program counter with the vector address at locations \$FFFA and \$FFFB.
- Return of the IRQ pin to logic one As long as the IRQ pin is at logic zero, IRQ remains active.

The vector fetch or software clear and the return of the  $\overline{IRQ}$  pin to logic one may occur in any order. The interrupt request remains pending as long as the  $\overline{IRQ}$  pin is at logic zero. A reset will clear the latch and the MODE control bit, thereby clearing the interrupt even if the pin stays low.

If the MODE bit is clear, the  $\overline{IRQ}$  pin is falling-edge-sensitive only. With MODE clear, a vector fetch or software clear immediately clears the IRQ latch.

The IRQF bit in the INTSCR register can be used to check for pending interrupts. The IRQF bit is not affected by the IMASK bit, which makes it useful in applications where polling is preferred.

Use the BIH or BIL instruction to read the logic level on the IRQ pin.

#### NOTE

When using the level-sensitive interrupt trigger, avoid false interrupts by masking interrupt requests in the interrupt routine.

#### NOTE

An internal pull-up resistor to  $V_{DD}$  is connected to the  $\overline{IRQ}$  pin; this can be disabled by setting the IRQPUD bit in the CONFIG2 register (\$001E).

## 11.4 IRQ Module During Break Interrupts

The system integration module (SIM) controls whether the IRQ latch can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear the latches during the break state. (See Chapter 4 System Integration Module (SIM).)

To allow software to clear the IRQ latch during a break interrupt, write a logic one to the BCFE bit. If a latch is cleared during the break state, it remains cleared when the MCU exits the break state.

To protect the latches during the break state, write a logic zero to the BCFE bit. With BCFE at logic zero (its default state), writing to the ACK bit in the IRQ status and control register during the break state has no effect on the IRQ latch.

## 11.5 IRQ Status and Control Register (INTSCR)

The IRQ status and control register (INTSCR) controls and monitors operation of the IRQ module. The INTSCR has the following functions:

- Shows the state of the IRQ flag
- · Clears the IRQ latch
- Masks IRQ and interrupt request
- Controls triggering sensitivity of the IRQ interrupt pin



Figure 11-3. IRQ Status and Control Register (INTSCR)

#### IRQF — IRQ Flag Bit

This read-only status bit is high when the IRQ interrupt is pending.

- $1 = \overline{IRQ}$  interrupt pending
- $0 = \overline{IRQ}$  interrupt not pending

#### ACK — IRQ Interrupt Request Acknowledge Bit

Writing a logic one to this write-only bit clears the IRQ latch. ACK always reads as logic zero. Reset clears ACK.

#### IMASK — IRQ Interrupt Mask Bit

Writing a logic one to this read/write bit disables IRQ interrupt requests. Reset clears IMASK.

- 1 = IRQ interrupt requests disabled
- 0 = IRQ interrupt requests enabled

#### MODE — IRQ Edge/Level Select Bit

This read/write bit controls the triggering sensitivity of the IRQ pin. Reset clears MODE.

- $1 = \overline{IRQ}$  interrupt requests on falling edges and low levels
- $0 = \overline{IRQ}$  interrupt requests on falling edges only



Figure 11-4. Configuration Register 2 (CONFIG2)

#### IRQPUD — IRQ Pin Pull-Up Disable Bit

IRQPUD disconnects the internal pull-up on the IRQ pin.

- 1 = Internal pull-up is disconnected
- $0 = Internal pull-up is connected between <math>\overline{IRQ}$  pin and  $V_{DD}$

MC68HC908JL16 Data Sheet, Rev. 1.1

# **Chapter 12 Keyboard Interrupt Module (KBI)**

#### 12.1 Introduction

The keyboard interrupt module (KBI) provides eight independently maskable external interrupts which are accessible via PTA0-PTA7. When a port pin is enabled for keyboard interrupt function, an internal pull-up device is also enabled on the pin.

#### 12.2 Features

Features of the keyboard interrupt module include the following:

- Eight keyboard interrupt pins with pull-up devices
- Separate keyboard interrupt enable bits and one keyboard interrupt mask
- Programmable edge-only or edge- and level- interrupt sensitivity
- Exit from low-power modes



Figure 12-1. KBI I/O Register Summary

#### 12.3 I/O Pins

The eight keyboard interrupt pins are shared with standard port I/O pins. The full name of the KBI pins are listed in Table 12-1. The generic pin name appear in the text that follows.

| KBI Generic Pin Name | Full MCU Pin Name                   | Pin Selected for KBI Function<br>by KBIEx Bit in KBIER |
|----------------------|-------------------------------------|--------------------------------------------------------|
| KBI0-KBI5            | PTA0/KBI0-PTA5/KBI5                 | KBIE0-KBIE5                                            |
| KBI6                 | OSC2/RCCLK/PTA6/KBI6 <sup>(1)</sup> | KBIE6                                                  |
| KBI7                 | PTA7/KBI7                           | KBIE7                                                  |

**Table 12-1. Pin Name Conventions** 

<sup>1.</sup> PTA6/KBI6 is only available when OSCSEL=0 at \$FFD0 (RC option), and PTA6EN=1 at \$000D.

## 12.4 Functional Description



Figure 12-2. Keyboard Interrupt Block Diagram

Writing to the KBIE7–KBIE0 bits in the keyboard interrupt enable register independently enables or disables each port A pin as a keyboard interrupt pin. Enabling a keyboard interrupt pin in port A also enables its internal pull-up device regardless of PTAPUEx bits in the port A input pull-up enable register (see 10.2.3 Port A Input Pull-Up Enable Registers). A logic 0 applied to an enabled keyboard interrupt pin latches a keyboard interrupt request.

A keyboard interrupt is latched when one or more keyboard pins goes low after all were high. The MODEK bit in the keyboard status and control register controls the triggering mode of the keyboard interrupt.

- If the keyboard interrupt is edge-sensitive only, a falling edge on a keyboard pin does not latch an interrupt request if another keyboard pin is already low. To prevent losing an interrupt request on one pin because another pin is still low, software can disable the latter pin while it is low.
- If the keyboard interrupt is falling edge- and low level-sensitive, an interrupt request is present as long as any keyboard pin is low.

If the MODEK bit is set, the keyboard interrupt pins are both falling edge- and low level-sensitive, and both of the following actions must occur to clear a keyboard interrupt request:

- Vector fetch or software clear A vector fetch generates an interrupt acknowledge signal to clear the interrupt request. Software may generate the interrupt acknowledge signal by writing a logic 1 to the ACKK bit in the keyboard status and control register KBSCR. The ACKK bit is useful in applications that poll the keyboard interrupt pins and require software to clear the keyboard interrupt request. Writing to the ACKK bit prior to leaving an interrupt service routine can also prevent spurious interrupts due to noise. Setting ACKK does not affect subsequent transitions on the keyboard interrupt pins. A falling edge that occurs after writing to the ACKK bit latches another interrupt request. If the keyboard interrupt mask bit, IMASKK, is clear, the CPU loads the program counter with the vector address at locations \$FFE0 and \$FFE1.
- Return of all enabled keyboard interrupt pins to logic 1 As long as any enabled keyboard interrupt pin is at logic 0, the keyboard interrupt remains set.

The vector fetch or software clear and the return of all enabled keyboard interrupt pins to logic 1 may occur in any order.

If the MODEK bit is clear, the keyboard interrupt pin is falling-edge-sensitive only. With MODEK clear, a vector fetch or software clear immediately clears the keyboard interrupt request.

Reset clears the keyboard interrupt request and the MODEK bit, clearing the interrupt request even if a keyboard interrupt pin stays at logic 0.

The keyboard flag bit (KEYF) in the keyboard status and control register can be used to see if a pending interrupt exists. The KEYF bit is not affected by the keyboard interrupt mask bit (IMASKK) which makes it useful in applications where polling is preferred.

To determine the logic level on a keyboard interrupt pin, disable the pull-up device, use the data direction register to configure the pin as an input and then read the data register.

#### NOTE

Setting a keyboard interrupt enable bit (KBIEx) forces the corresponding keyboard interrupt pin to be an input, overriding the data direction register. However, the data direction register bit must be a logic 0 for software to read the pin.

#### 12.4.1 Keyboard Initialization

When a keyboard interrupt pin is enabled, it takes time for the internal pull-up to reach a logic 1. Therefore a false interrupt can occur as soon as the pin is enabled.

To prevent a false interrupt on keyboard initialization:

- 1. Mask keyboard interrupts by setting the IMASKK bit in the keyboard status and control register.
- 2. Enable the KBI pins by setting the appropriate KBIEx bits in the keyboard interrupt enable register.
- 3. Write to the ACKK bit in the keyboard status and control register to clear any false interrupts.
- 4. Clear the IMASKK bit.

An interrupt signal on an edge-triggered pin can be acknowledged immediately after enabling the pin. An interrupt signal on an edge- and level-triggered interrupt pin must be acknowledged after a delay that depends on the external load.

Another way to avoid a false interrupt:

- 1. Configure the keyboard pins as outputs by setting the appropriate DDRA bits in the data direction register A.
- 2. Write logic 1's to the appropriate port A data register bits.
- 3. Enable the KBI pins by setting the appropriate KBIEx bits in the keyboard interrupt enable register.

## 12.5 Keyboard Interrupt Registers

Two registers control the operation of the keyboard interrupt module:

- Keyboard status and control register
- Keyboard interrupt enable register

#### 12.5.1 Keyboard Status and Control Register

- Flags keyboard interrupt requests
- Acknowledges keyboard interrupt requests
- Masks keyboard interrupt requests
- Controls keyboard interrupt triggering sensitivity



Figure 12-3. Keyboard Status and Control Register (KBSCR)

#### **KEYF** — Keyboard Flag Bit

This read-only bit is set when a keyboard interrupt is pending on port A. Reset clears the KEYF bit.

- 1 = Keyboard interrupt pending
- 0 = No keyboard interrupt pending

#### ACKK — Keyboard Acknowledge Bit

Writing a logic 1 to this write-only bit clears the keyboard interrupt request on port A. ACKK always reads as logic 0. Reset clears ACKK.

#### **IMASKK**— Keyboard Interrupt Mask Bit

Writing a logic 1 to this read/write bit prevents the output of the keyboard interrupt mask from generating interrupt requests on port A. Reset clears the IMASKK bit.

- 1 = Keyboard interrupt requests masked
- 0 = Keyboard interrupt requests not masked

#### **MODEK** — Keyboard Triggering Sensitivity Bit

This read/write bit controls the triggering sensitivity of the keyboard interrupt pins on port A. Reset clears MODEK.

- 1 = Keyboard interrupt requests on falling edges and low levels
- 0 = Keyboard interrupt requests on falling edges only

### 12.5.2 Keyboard Interrupt Enable Register

The port-A keyboard interrupt enable register enables or disables each port-A pin to operate as a keyboard interrupt pin.



Figure 12-4. Keyboard Interrupt Enable Register (KBIER)

#### KBIE7-KBIE0 — Port-A Keyboard Interrupt Enable Bits

Each of these read/write bits enables the corresponding keyboard interrupt pin on port-A to latch interrupt requests. Reset clears the keyboard interrupt enable register.

- 1 = KBIx pin enabled as keyboard interrupt pin
- 0 = KBIx pin not enabled as keyboard interrupt pin

#### 12.6 Low-Power Modes

The WAIT and STOP instructions put the MCU in low power-consumption standby modes.

#### 12.6.1 Wait Mode

The keyboard modules remain active in wait mode. Clearing the IMASKK bit in the keyboard status and control register enables keyboard interrupt requests to bring the MCU out of wait mode.

#### 12.6.2 Stop Mode

The keyboard module remains active in stop mode. Clearing the IMASKK bit in the keyboard status and control register enables keyboard interrupt requests to bring the MCU out of stop mode.

### 12.7 Keyboard Module During Break Interrupts

The system integration module (SIM) controls whether the keyboard interrupt latch can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state.

To allow software to clear the keyboard interrupt latch during a break interrupt, write a logic 1 to the BCFE bit. If a latch is cleared during the break state, it remains cleared when the MCU exits the break state.

To protect the latch during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), writing to the keyboard acknowledge bit (ACKK) in the keyboard status and control register during the break state has no effect.

**Keyboard Interrupt Module (KBI)** 

MC68HC908JL16 Data Sheet, Rev. 1.1

# **Chapter 13 Computer Operating Properly (COP)**

#### 13.1 Introduction

The computer operating properly (COP) module contains a free-running counter that generates a reset if allowed to overflow. The COP module helps software recover from runaway code. Prevent a COP reset by clearing the COP counter periodically. The COP module can be disabled through the COPD bit in the CONFIG1 register.

## 13.2 Functional Description

Figure 13-1 shows the structure of the COP module.



Figure 13-1. COP Block Diagram

#### **Computer Operating Properly (COP)**

The COP counter is a free-running 6-bit counter preceded by the 12-bit system integration module (SIM) counter. If not cleared by software, the COP counter overflows and generates an asynchronous reset after  $2^{18} - 2^4$  or  $2^{13} - 2^4$  ICLK cycles; depending on the state of the COP rate select bit, COPRS, in configuration register 1. Writing any value to location \$FFFF before an overflow occurs prevents a COP reset by clearing the COP counter and stages 12 through 5 of the SIM counter.

#### NOTE

Service the COP immediately after reset and before entering or after exiting stop mode to guarantee the maximum time before the first COP counter overflow.

A COP reset pulls the  $\overline{RST}$  pin low for 32 × ICLK cycles and sets the COP bit in the reset status register (RSR). (See 4.7.2 Reset Status Register (RSR).).

#### NOTE

Place COP clearing instructions in the main program and not in an interrupt subroutine. Such an interrupt subroutine could keep the COP from generating a reset even while the main program is not working properly.

### 13.3 I/O Signals

The following paragraphs describe the signals shown in Figure 13-1.

#### 13.3.1 ICLK

ICLK is the internal oscillator output signal, typically 50-kHz. The ICLK frequency varies depending on the supply voltage. See Chapter 17 Electrical Specifications for ICLK parameters.

#### 13.3.2 COPCTL Write

Writing any value to the COP control register (COPCTL) (see 13.4 COP Control Register) clears the COP counter and clears bits 12 through 5 of the SIM counter. Reading the COP control register returns the low byte of the reset vector.

#### 13.3.3 Power-On Reset

The power-on reset (POR) circuit in the SIM clears the SIM counter 4096 × ICLK cycles after power-up.

#### 13.3.4 Internal Reset

An internal reset clears the SIM counter and the COP counter.

#### 13.3.5 Reset Vector Fetch

A reset vector fetch occurs when the vector address appears on the data bus. A reset vector fetch clears the SIM counter.

#### 13.3.6 COPD (COP Disable)

The COPD signal reflects the state of the COP disable bit (COPD) in the configuration register 1 (CONFIG1). (See Chapter 3 Configuration and Mask Option Registers (CONFIG and MOR).)

163

#### 13.3.7 COPRS (COP Rate Select)

The COPRS signal reflects the state of the COP rate select bit (COPRS) in the configuration register 1.



Figure 13-2. Configuration Register 1 (CONFIG1)

#### COPRS — COP Rate Select Bit

COPRS selects the COP timeout period. Reset clears COPRS.

- 1 = COP timeout period is  $(2^{13} 2^4)$  ICLK cycles
- 0 = COP timeout period is  $(2^{18} 2^4)$  ICLK cycles

#### COPD — COP Disable Bit

COPD disables the COP module.

- 1 = COP module disabled
- 0 = COP module enabled

## 13.4 COP Control Register

The COP control register is located at address \$FFFF and overlaps the reset vector. Writing any value to \$FFFF clears the COP counter and starts a new timeout period. Reading location \$FFFF returns the low byte of the reset vector.



Figure 13-3. COP Control Register (COPCTL)

## 13.5 Interrupts

The COP does not generate CPU interrupt requests.

#### 13.6 Monitor Mode

The COP is disabled in monitor mode when  $V_{TST}$  is present on the  $\overline{IRQ}$  pin or on the  $\overline{RST}$  pin.

#### 13.7 Low-Power Modes

The WAIT and STOP instructions put the MCU in low-power consumption standby modes.

#### **Computer Operating Properly (COP)**

#### **13.7.1 Wait Mode**

The COP continues to operate during wait mode. To prevent a COP reset during wait mode, periodically clear the COP counter in a CPU interrupt routine.

#### **13.7.2 Stop Mode**

Stop mode turns off the ICLK input to the COP and clears the COP prescaler. Service the COP immediately before entering or after exiting stop mode to ensure a full COP timeout period after entering or exiting stop mode.

To prevent inadvertently turning off the COP with a STOP instruction, a configuration option is available that disables the STOP instruction. When the STOP bit in the configuration register has the STOP instruction is disabled, execution of a STOP instruction results in an illegal opcode reset.

## 13.8 COP Module During Break Mode

The COP is disabled during a break interrupt when  $V_{TST}$  is present on the  $\overline{RST}$  pin.

MC68HC908JL16 Data Sheet, Rev. 1.1

## Chapter 14 Low-Voltage Inhibit (LVI)

#### 14.1 Introduction

This section describes the low-voltage inhibit module (LVI), which monitors the voltage on the  $V_{DD}$  pin and generates a reset when the  $V_{DD}$  voltage falls to the LVI trip (LVI<sub>TRIP</sub>) voltage.

#### 14.2 Features

Features of the LVI module include the following:

- Selectable LVI trip voltage
- Selectable LVI circuit disable

## 14.3 Functional Description

Figure 14-1 shows the structure of the LVI module. The LVI is enabled after a reset. The LVI module contains a bandgap reference circuit and comparator. Setting LVI disable bit (LVID) disables the LVI to monitor  $V_{DD}$  voltage. The LVI trip voltage selection bits (LVIT1, LVIT0) determine at which  $V_{DD}$  level the LVI module should take actions.

The LVI module generates one output signal:

**LVI Reset** — an reset signal will be generated to reset the CPU when V<sub>DD</sub> drops to below the set trip point.



Figure 14-1. LVI Module Block Diagram

## 14.4 LVI Control Register (CONFIG2/CONFIG1)

The LVI module is controlled by three bits in the configuration registers, CONFIG1 and CONFIG2.



Figure 14-2. Configuration Register 2 (CONFIG2)



Figure 14-3. Configuration Register 1 (CONFIG1)

#### LVID — Low Voltage Inhibit Disable Bit

LVID disables the LVI module. Reset clears LVID.

- 1 = Low voltage inhibit disabled
- 0 = Low voltage inhibit enabled

#### LVIT1, LVIT0 — LVI Trip Voltage Selection Bits

These two bits determine at which level of  $V_{DD}$  the LVI module will come into action. LVIT1 and LVIT0 are cleared by a power-on reset only.

 LVIT1
 LVIT0
 Comments<sup>(1)</sup>

 0
 0
 For V<sub>DD</sub> = 3 V operation

 0
 1
 For V<sub>DD</sub> = 3 V operation

 1
 0
 For V<sub>DD</sub> = 5 V operation

 1
 1
 Reserved

**Table 14-1. Trip Voltage Selection** 

#### 14.5 Low-Power Modes

The STOP and WAIT instructions put the MCU in low power-consumption standby modes.

#### 14.5.1 Wait Mode

The LVI module, when enabled, will continue to operate in wait mode.

#### **14.5.2 Stop Mode**

The LVI module, when enabled, will continue to operate in stop mode.

MC68HC908JL16 Data Sheet, Rev. 1.1

<sup>1.</sup> See Chapter 17 Electrical Specifications for full parameters.

## **Chapter 15 Central Processor Unit (CPU)**

#### 15.1 Introduction

The M68HC08 CPU (central processor unit) is an enhanced and fully object-code-compatible version of the M68HC05 CPU. The *CPU08 Reference Manual* (document order number CPU08RM/AD) contains a description of the CPU instruction set, addressing modes, and architecture.

#### 15.2 Features

Features of the CPU include:

- Object code fully upward-compatible with M68HC05 Family
- 16-bit stack pointer with stack manipulation instructions
- 16-bit index register with x-register manipulation instructions
- 8-MHz CPU internal bus frequency
- 64-Kbyte program/data memory space
- 16 addressing modes
- Memory-to-memory data moves without using accumulator
- Fast 8-bit by 8-bit multiply and 16-bit by 8-bit divide instructions
- Enhanced binary-coded decimal (BCD) data handling
- Modular architecture with expandable internal bus definition for extension of addressing range beyond 64 Kbytes
- Low-power stop and wait modes

## 15.3 CPU Registers

Figure 15-1 shows the five CPU registers. CPU registers are not part of the memory map.

MC68HC908JL16 Data Sheet, Rev. 1.1

167

#### **Central Processor Unit (CPU)**



Figure 15-1. CPU Registers

#### 15.3.1 Accumulator

The accumulator is a general-purpose 8-bit register. The CPU uses the accumulator to hold operands and the results of arithmetic/logic operations.



Figure 15-2. Accumulator (A)

#### 15.3.2 Index Register

The 16-bit index register allows indexed addressing of a 64-Kbyte memory space. H is the upper byte of the index register, and X is the lower byte. H:X is the concatenated 16-bit index register.

In the indexed addressing modes, the CPU uses the contents of the index register to determine the conditional address of the operand.

The index register can serve also as a temporary data storage location.



Figure 15-3. Index Register (H:X)

MC68HC908JL16 Data Sheet, Rev. 1.1

#### 15.3.3 Stack Pointer

The stack pointer is a 16-bit register that contains the address of the next location on the stack. During a reset, the stack pointer is preset to \$00FF. The reset stack pointer (RSP) instruction sets the least significant byte to \$FF and does not affect the most significant byte. The stack pointer decrements as data is pushed onto the stack and increments as data is pulled from the stack.

In the stack pointer 8-bit offset and 16-bit offset addressing modes, the stack pointer can function as an index register to access data on the stack. The CPU uses the contents of the stack pointer to determine the conditional address of the operand.



Figure 15-4. Stack Pointer (SP)

#### NOTE

The location of the stack is arbitrary and may be relocated anywhere in random-access memory (RAM). Moving the SP out of page 0 (\$0000 to \$00FF) frees direct address (page 0) space. For correct operation, the stack pointer must point only to RAM locations.

#### 15.3.4 Program Counter

The program counter is a 16-bit register that contains the address of the next instruction or operand to be fetched.

Normally, the program counter automatically increments to the next sequential memory location every time an instruction or operand is fetched. Jump, branch, and interrupt operations load the program counter with an address other than that of the next sequential location.

During reset, the program counter is loaded with the reset vector address located at \$FFFE and \$FFFF. The vector address is the address of the first instruction to be executed after exiting the reset state.



Figure 15-5. Program Counter (PC)

**Central Processor Unit (CPU)** 

#### 15.3.5 Condition Code Register

The 8-bit condition code register contains the interrupt mask and five flags that indicate the results of the instruction just executed. Bits 6 and 5 are set permanently to 1. The following paragraphs describe the functions of the condition code register.



Figure 15-6. Condition Code Register (CCR)

#### V — Overflow Flag

The CPU sets the overflow flag when a two's complement overflow occurs. The signed branch instructions BGT, BGE, BLE, and BLT use the overflow flag.

- 1 = Overflow
- 0 = No overflow

#### H — Half-Carry Flag

The CPU sets the half-carry flag when a carry occurs between accumulator bits 3 and 4 during an add-without-carry (ADD) or add-with-carry (ADC) operation. The half-carry flag is required for binary-coded decimal (BCD) arithmetic operations. The DAA instruction uses the states of the H and C flags to determine the appropriate correction factor.

- 1 = Carry between bits 3 and 4
- 0 = No carry between bits 3 and 4

#### I — Interrupt Mask

When the interrupt mask is set, all maskable CPU interrupts are disabled. CPU interrupts are enabled when the interrupt mask is cleared. When a CPU interrupt occurs, the interrupt mask is set automatically after the CPU registers are saved on the stack, but before the interrupt vector is fetched.

- 1 = Interrupts disabled
- 0 = Interrupts enabled

#### NOTE

To maintain M6805 Family compatibility, the upper byte of the index register (H) is not stacked automatically. If the interrupt service routine modifies H, then the user must stack and unstack H using the PSHH and PULH instructions.

After the I bit is cleared, the highest-priority interrupt request is serviced first.

A return-from-interrupt (RTI) instruction pulls the CPU registers from the stack and restores the interrupt mask from the stack. After any reset, the interrupt mask is set and can be cleared only by the clear interrupt mask software instruction (CLI).

#### N — Negative Flag

The CPU sets the negative flag when an arithmetic operation, logic operation, or data manipulation produces a negative result, setting bit 7 of the result.

- 1 = Negative result
- 0 = Non-negative result

#### Z — Zero Flag

The CPU sets the zero flag when an arithmetic operation, logic operation, or data manipulation produces a result of \$00.

- 1 = Zero result
- 0 = Non-zero result

#### C — Carry/Borrow Flag

The CPU sets the carry/borrow flag when an addition operation produces a carry out of bit 7 of the accumulator or when a subtraction operation requires a borrow. Some instructions — such as bit test and branch, shift, and rotate — also clear or set the carry/borrow flag.

- 1 = Carry out of bit 7
- 0 = No carry out of bit 7

## 15.4 Arithmetic/Logic Unit (ALU)

The ALU performs the arithmetic and logic operations defined by the instruction set.

Refer to the *CPU08 Reference Manual* (document order number CPU08RM/AD) for a description of the instructions and addressing modes and more detail about the architecture of the CPU.

#### 15.5 Low-Power Modes

The WAIT and STOP instructions put the MCU in low power-consumption standby modes.

#### 15.5.1 Wait Mode

The WAIT instruction:

- Clears the interrupt mask (I bit) in the condition code register, enabling interrupts. After exit from wait mode by interrupt, the I bit remains clear. After exit by reset, the I bit is set.
- Disables the CPU clock

#### **15.5.2 Stop Mode**

The STOP instruction:

- Clears the interrupt mask (I bit) in the condition code register, enabling external interrupts. After exit from stop mode by external interrupt, the I bit remains clear. After exit by reset, the I bit is set.
- Disables the CPU clock

After exiting stop mode, the CPU clock begins running after the oscillator stabilization delay.

## 15.6 CPU During Break Interrupts

If a break module is present on the MCU, the CPU starts a break interrupt by:

- Loading the instruction register with the SWI instruction
- Loading the program counter with \$FFFC:\$FFFD or with \$FEFC:\$FEFD in monitor mode

The break interrupt begins after completion of the CPU instruction in progress. If the break address register match occurs on the last cycle of a CPU instruction, the break interrupt begins immediately.

A return-from-interrupt instruction (RTI) in the break routine ends the break interrupt and returns the MCU to normal operation if the break interrupt has been deasserted.

MC68HC908JL16 Data Sheet, Rev. 1.1

## 15.7 Instruction Set Summary

Table 15-1 provides a summary of the M68HC08 instruction set.

Table 15-1. Instruction Set Summary (Sheet 1 of 6)

| Source                                                                                         | Operation                                            | Description                                              |           |   | Eff<br>n ( |          |          |   | Address<br>Mode                                                                              | Opcode                                           | Operand                                         | les                                  |
|------------------------------------------------------------------------------------------------|------------------------------------------------------|----------------------------------------------------------|-----------|---|------------|----------|----------|---|----------------------------------------------------------------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------|
| Form                                                                                           | - Political                                          |                                                          | ٧         | Н | I          | N        | Z        | С | Add                                                                                          | Opc                                              | Ope                                             | Cycles                               |
| ADC #opr<br>ADC opr<br>ADC opr<br>ADC opr,X<br>ADC opr,X<br>ADC, X<br>ADC opr,SP<br>ADC opr,SP | Add with Carry                                       | A ← (A) + (M) + (C)                                      | 1         | ‡ |            | 1        | 1        | ‡ | IMM DIR EXT IX2 IX1 IX SP1 SP2                                                               | A9<br>B9<br>C9<br>D9<br>E9<br>F9<br>9EE9<br>9ED9 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff       | 2 3 4 4 3 2 4 5                      |
| ADD #opr<br>ADD opr<br>ADD opr,X<br>ADD opr,X<br>ADD opr,X<br>ADD opr,SP<br>ADD opr,SP         | Add without Carry                                    | $A \leftarrow (A) + (M)$                                 | 1         | ‡ | -          | <b>‡</b> | 1        | 1 | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2                                          | AB<br>BB<br>CB<br>DB<br>EB<br>FB<br>9EEB<br>9EDB |                                                 | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| AIS #opr                                                                                       | Add Immediate Value (Signed) to SP                   | SP ← (SP) + (16 « M)                                     | -         | _ | _          | _        | _        | - | IMM                                                                                          | A7                                               | ii                                              | 2                                    |
| AIX #opr                                                                                       | Add Immediate Value (Signed) to H:X                  | $H:X \leftarrow (H:X) + (16 \ll M)$                      | _         | _ | -          | _        | _        | _ | IMM                                                                                          | AF                                               | ii                                              | 2                                    |
| AND #opr<br>AND opr<br>AND opr<br>AND opr,X<br>AND opr,X<br>AND,X<br>AND opr,SP<br>AND opr,SP  | Logical AND                                          | A ← (A) & (M)                                            | 0         | _ | _          | <b>‡</b> | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2                                          | A4<br>B4<br>C4<br>D4<br>E4<br>F4<br>9EE4<br>9ED4 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| ASL opr<br>ASLA<br>ASLX<br>ASL opr,X<br>ASL ,X<br>ASL opr,SP                                   | Arithmetic Shift Left<br>(Same as LSL)               | © <b>→</b> 0 b7 b0                                       | 1         | _ | -          | <b>1</b> | Į.       | Î | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1                                                        | 38<br>48<br>58<br>68<br>78<br>9E68               | dd<br>ff<br>ff                                  | 4<br>1<br>1<br>4<br>3<br>5           |
| ASR opr<br>ASRA<br>ASRX<br>ASR opr,X<br>ASR opr,X<br>ASR opr,SP                                | Arithmetic Shift Right                               | b7 b0                                                    | ţ         | _ | -          | <b>‡</b> | ‡        | ‡ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1                                                        | 37<br>47<br>57<br>67<br>77<br>9E67               | dd<br>ff<br>ff                                  | 4<br>1<br>1<br>4<br>3<br>5           |
| BCC rel                                                                                        | Branch if Carry Bit Clear                            | $PC \leftarrow (PC) + 2 + rel ? (C) = 0$                 | _         | _ | _          | _        | -        | - | REL                                                                                          | 24                                               | rr                                              | 3                                    |
| BCLR n, opr                                                                                    | Clear Bit n in M                                     | Mn ← 0                                                   | _         | _ | _          | _        | _        | _ | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 11<br>13<br>15<br>17<br>19<br>1B<br>1D<br>1F     | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd    | 4<br>4<br>4<br>4<br>4<br>4           |
| BCS rel                                                                                        | Branch if Carry Bit Set (Same as BLO)                | PC ← (PC) + 2 + rel? (C) = 1                             | _         | _ | _          | _        | _        | _ | REL                                                                                          | 25                                               | rr                                              | 3                                    |
| BEQ rel                                                                                        | Branch if Equal                                      | $PC \leftarrow (PC) + 2 + rel? (Z) = 1$                  | _         | _ | _          | _        | -        | _ | REL                                                                                          | 27                                               | rr                                              | 3                                    |
| BGE opr                                                                                        | Branch if Greater Than or Equal To (Signed Operands) | $PC \leftarrow (PC) + 2 + rel? (N \oplus V) = 0$         | _         | - | _          | _        | _        | _ | REL                                                                                          | 90                                               | rr                                              | 3                                    |
| BGT opr                                                                                        | Branch if Greater Than (Signed Operands)             | $PC \leftarrow (PC) + 2 + rel?(Z) \mid (N \oplus V) = 0$ | _         | - | _          | _        | -        | _ | REL                                                                                          | 92                                               | rr                                              | 3                                    |
| BHCC rel                                                                                       | Branch if Half Carry Bit Clear                       | $PC \leftarrow (PC) + 2 + rel? (H) = 0$                  | _         | _ | _          | _        | _        | _ | REL                                                                                          | 28                                               | rr                                              | 3                                    |
| BHCS rel                                                                                       | Branch if Half Carry Bit Set                         | $PC \leftarrow (PC) + 2 + rel? (H) = 1$                  | <u> -</u> | _ | _          | _        | _        | _ | REL                                                                                          | 29                                               | rr                                              | 3                                    |
| BHI rel                                                                                        | Branch if Higher                                     | $PC \leftarrow (PC) + 2 + rel? (C) \mid (Z) = 0$         | -         | - | _          | _        | _        | _ | REL                                                                                          | 22                                               | rr                                              | 3                                    |

Table 15-1. Instruction Set Summary (Sheet 2 of 6)

| Source                                                                                                | Operation                                         | Description                                                                                                                                                                                                                                                                                                                                                                          |   |   | Eff |   |   |   | Address<br>Mode                                                                              | Opcode                                       | Operand                                                              | es                         |
|-------------------------------------------------------------------------------------------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|-----|---|---|---|----------------------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------------------------------|----------------------------|
| Form                                                                                                  | Operation                                         | Bescription                                                                                                                                                                                                                                                                                                                                                                          | ٧ | Н | I   | N | z | С | Add                                                                                          | Opc                                          | Ope                                                                  | Cycles                     |
| BHS rel                                                                                               | Branch if Higher or Same (Same as BCC)            | PC ← (PC) + 2 + rel? (C) = 0                                                                                                                                                                                                                                                                                                                                                         | _ | - | -   | - | _ | _ | REL                                                                                          | 24                                           | rr                                                                   | 3                          |
| BIH rel                                                                                               | Branch if IRQ Pin High                            | PC ← (PC) + 2 + <i>rel</i> ? IRQ = 1                                                                                                                                                                                                                                                                                                                                                 | _ | - | -   | - | _ | _ | REL                                                                                          | 2F                                           | rr                                                                   | 3                          |
| BIL rel                                                                                               | Branch if IRQ Pin Low                             | $PC \leftarrow (PC) + 2 + rel ? \overline{IRQ} = 0$                                                                                                                                                                                                                                                                                                                                  | _ | - | ı   | ı | _ | - | REL                                                                                          | 2E                                           | rr                                                                   | 3                          |
| BIT #opr<br>BIT opr<br>BIT opr<br>BIT opr,X<br>BIT opr,X<br>BIT opr,SP<br>BIT opr,SP                  | Bit Test                                          | (A) & (M)                                                                                                                                                                                                                                                                                                                                                                            | 0 | _ | ĺ   | 1 | 1 | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2                                          | A5<br>B5<br>C5<br>D5<br>E5<br>F5<br>9ED5     |                                                                      | 23443245                   |
| BLE opr                                                                                               | Branch if Less Than or Equal To (Signed Operands) | $PC \leftarrow (PC) + 2 + rel?(Z) \mid (N \oplus V) = 1$                                                                                                                                                                                                                                                                                                                             | - | - | ı   | ı | - | - | REL                                                                                          | 93                                           | rr                                                                   | 3                          |
| BLO rel                                                                                               | Branch if Lower (Same as BCS)                     | $PC \leftarrow (PC) + 2 + rel? (C) = 1$                                                                                                                                                                                                                                                                                                                                              | _ | - | _   | - | _ | _ | REL                                                                                          | 25                                           | rr                                                                   | 3                          |
| BLS rel                                                                                               | Branch if Lower or Same                           | $PC \leftarrow (PC) + 2 + rel? (C) \mid (Z) = 1$                                                                                                                                                                                                                                                                                                                                     | _ | - | _   | ı | - | - | REL                                                                                          | 23                                           | rr                                                                   | 3                          |
| BLT opr                                                                                               | Branch if Less Than (Signed Operands)             | $PC \leftarrow (PC) + 2 + rel? (N \oplus V) = 1$                                                                                                                                                                                                                                                                                                                                     | - | _ | -   | - | - | - | REL                                                                                          | 91                                           | rr                                                                   | 3                          |
| BMC rel                                                                                               | Branch if Interrupt Mask Clear                    | $PC \leftarrow (PC) + 2 + rel? (I) = 0$                                                                                                                                                                                                                                                                                                                                              | _ | - | -   | - | - | - | REL                                                                                          | 2C                                           | rr                                                                   | 3                          |
| BMI rel                                                                                               | Branch if Minus                                   | $PC \leftarrow (PC) + 2 + rel? (N) = 1$                                                                                                                                                                                                                                                                                                                                              | _ | - | _   | _ | _ | _ | REL                                                                                          | 2B                                           | rr                                                                   | 3                          |
| BMS rel                                                                                               | Branch if Interrupt Mask Set                      | $PC \leftarrow (PC) + 2 + rel? (I) = 1$                                                                                                                                                                                                                                                                                                                                              | _ | - | _   | _ | _ | _ | REL                                                                                          | 2D                                           | rr                                                                   | 3                          |
| BNE rel                                                                                               | Branch if Not Equal                               | $PC \leftarrow (PC) + 2 + rel? (Z) = 0$                                                                                                                                                                                                                                                                                                                                              | _ | _ | _   | _ | _ | _ | REL                                                                                          | 26                                           | rr                                                                   | 3                          |
| BPL rel                                                                                               | Branch if Plus                                    | $PC \leftarrow (PC) + 2 + rel? (N) = 0$                                                                                                                                                                                                                                                                                                                                              | _ | - | _   | _ | _ | _ | REL                                                                                          | 2A                                           | rr                                                                   | 3                          |
| BRA rel                                                                                               | Branch Always                                     | PC ← (PC) + 2 + <i>rel</i>                                                                                                                                                                                                                                                                                                                                                           | _ | _ | _   | _ | _ | _ | REL                                                                                          | 20                                           | rr                                                                   | 3                          |
| BRCLR n,opr,rel                                                                                       | Branch if Bit <i>n</i> in M Clear                 | PC ← (PC) + 3 + <i>rel</i> ? (Mn) = 0                                                                                                                                                                                                                                                                                                                                                | _ | _ | _   | _ | _ | ‡ | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 01<br>03<br>05<br>07<br>09<br>0B<br>0D<br>0F | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 55555555                   |
| BRN rel                                                                                               | Branch Never                                      | PC ← (PC) + 2                                                                                                                                                                                                                                                                                                                                                                        | _ | _ | _   | - | _ | _ | REL                                                                                          | 21                                           | rr                                                                   | 3                          |
| BRSET n,opr,rel                                                                                       | Branch if Bit <i>n</i> in M Set                   | PC ← (PC) + 3 + <i>rel</i> ? (Mn) = 1                                                                                                                                                                                                                                                                                                                                                | _ | _ | -   | _ | _ | ‡ | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 00<br>02<br>04<br>06<br>08<br>0A<br>0C<br>0E | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 55555555                   |
| BSET n,opr                                                                                            | Set Bit <i>n</i> in M                             | Mn ← 1                                                                                                                                                                                                                                                                                                                                                                               | _ | _ | _   | _ | _ | _ | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 10<br>12<br>14<br>16<br>18<br>1A<br>1C<br>1E | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd                         | 4<br>4<br>4<br>4<br>4<br>4 |
| BSR rel                                                                                               | Branch to Subroutine                              | $ \begin{array}{l} PC \leftarrow (PC) + 2;  push  (PCL) \\ SP \leftarrow (SP) - 1;  push  (PCH) \\ SP \leftarrow (SP) - 1 \\ PC \leftarrow (PC) + \mathit{rel} \end{array} $                                                                                                                                                                                                         | _ | - | -   | - | _ | _ | REL                                                                                          | AD                                           | rr                                                                   | 4                          |
| CBEQ opr,rel<br>CBEQA #opr,rel<br>CBEQX #opr,rel<br>CBEQ opr,X+,rel<br>CBEQ X+,rel<br>CBEQ opr,SP,rel | Compare and Branch if Equal                       | $\begin{array}{l} PC \leftarrow (PC) + 3 + rel \; ? \; (A) - (M) = \$00 \\ PC \leftarrow (PC) + 3 + rel \; ? \; (A) - (M) = \$00 \\ PC \leftarrow (PC) + 3 + rel \; ? \; (X) - (M) = \$00 \\ PC \leftarrow (PC) + 3 + rel \; ? \; (A) - (M) = \$00 \\ PC \leftarrow (PC) + 2 + rel \; ? \; (A) - (M) = \$00 \\ PC \leftarrow (PC) + 4 + rel \; ? \; (A) - (M) = \$00 \\ \end{array}$ | _ | _ | -   | - | _ | _ | DIR<br>IMM<br>IMM<br>IX1+<br>IX+<br>SP1                                                      | 31<br>41<br>51<br>61<br>71<br>9E61           | dd rr<br>ii rr<br>ii rr<br>ff rr<br>rr<br>ff rr                      | 5<br>4<br>4<br>5<br>4<br>6 |
| CLC                                                                                                   | Clear Carry Bit                                   | C ← 0                                                                                                                                                                                                                                                                                                                                                                                | _ | _ | _   | _ | _ | 0 | INH                                                                                          | 98                                           |                                                                      | 1                          |
| CLI                                                                                                   | Clear Interrupt Mask                              | I ← 0                                                                                                                                                                                                                                                                                                                                                                                | _ | - | 0   | _ | _ | - | INH                                                                                          | 9A                                           |                                                                      | 2                          |

#### **Central Processor Unit (CPU)**

Table 15-1. Instruction Set Summary (Sheet 3 of 6)

| Source                                                                                         | Operation                        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |   |   |   | ec |          |   | Address<br>Mode                                     | Opcode                                           | Operand                                         | es                                   |
|------------------------------------------------------------------------------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|----|----------|---|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------|
| Form                                                                                           | Operation                        | Boompton                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ٧ | Н | I | N  | z        | С | Add                                                 | Opc                                              | Ope                                             | Cycles                               |
| CLR opr<br>CLRA<br>CLRX<br>CLRH<br>CLR opr,X<br>CLR ,X<br>CLR opr,SP                           | Clear                            | M ← \$00<br>A ← \$00<br>X ← \$00<br>H ← \$00<br>M ← \$00<br>M ← \$00<br>M ← \$00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0 | _ | ı | 0  | 1        | _ | DIR<br>INH<br>INH<br>INH<br>IX1<br>IX<br>SP1        | 3F<br>4F<br>5F<br>8C<br>6F<br>7F<br>9E6F         | dd<br>ff<br>ff                                  | 3<br>1<br>1<br>3<br>2<br>4           |
| CMP #opr<br>CMP opr<br>CMP opr,<br>CMP opr,X<br>CMP opr,X<br>CMP,X<br>CMP opr,SP<br>CMP opr,SP | Compare A with M                 | (A) – (M)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1 | _ | ı | ‡  | 1        | ‡ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A1<br>B1<br>C1<br>D1<br>E1<br>F1<br>9EE1         | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff       | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| COM opr<br>COMA<br>COMX<br>COM opr,X<br>COM ,X<br>COM opr,SP                                   | Complement (One's Complement)    | $\begin{array}{l} M \leftarrow (\overline{M}) = SFF - (M) \\ A \leftarrow (\overline{A}) = SFF - (M) \\ X \leftarrow (\overline{X}) = SFF - (M) \\ M \leftarrow (\overline{M}) = SFF - (M) \end{array}$                                                                                                                                                                                                                          | 0 | _ | ı | ‡  | <b>‡</b> | 1 | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 33<br>43<br>53<br>63<br>73<br>9E63               | dd<br>ff<br>ff                                  | 4<br>1<br>1<br>4<br>3<br>5           |
| CPHX #opr<br>CPHX opr                                                                          | Compare H:X with M               | (H:X) – (M:M + 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1 | - | - | ‡  | 1        | ‡ | IMM<br>DIR                                          | 65<br>75                                         | ii ii+1<br>dd                                   | 3 4                                  |
| CPX #opr<br>CPX opr<br>CPX opr<br>CPX ,X<br>CPX opr,X<br>CPX opr,X<br>CPX opr,SP<br>CPX opr,SP | Compare X with M                 | (X) – (M)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1 | _ | _ | ‡  | ‡        | ‡ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A3<br>B3<br>C3<br>D3<br>E3<br>F3<br>9EE3<br>9ED3 |                                                 | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| DAA                                                                                            | Decimal Adjust A                 | (A) <sub>10</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | U | - | _ | 1  | 1        | ‡ | INH                                                 | 72                                               |                                                 | 2                                    |
| DBNZ opr,rel<br>DBNZA rel<br>DBNZX rel<br>DBNZ opr,X,rel<br>DBNZ X,rel<br>DBNZ opr,SP,rel      | Decrement and Branch if Not Zero | $\begin{array}{l} A \leftarrow (A)-1 \text{ or } M \leftarrow (M)-1 \text{ or } X \leftarrow (X)-1 \\ PC \leftarrow (PC)+3+\mathit{rel}? \text{ (result)} \neq 0 \\ PC \leftarrow (PC)+2+\mathit{rel}? \text{ (result)} \neq 0 \\ PC \leftarrow (PC)+2+\mathit{rel}? \text{ (result)} \neq 0 \\ PC \leftarrow (PC)+3+\mathit{rel}? \text{ (result)} \neq 0 \\ PC \leftarrow (PC)+2+\mathit{rel}? \text{ (result)} \neq 0 \\ PC \leftarrow (PC)+2+\mathit{rel}? \text{ (result)} \neq 0 \\ PC \leftarrow (PC)+4+\mathit{rel}? \text{ (result)} \neq 0 \end{array}$ | _ | _ | - | _  | _        | _ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 3B<br>4B<br>5B<br>6B<br>7B<br>9E6B               | dd rr<br>rr<br>rr<br>ff rr<br>rr<br>ff rr       | 5<br>3<br>3<br>5<br>4<br>6           |
| DEC opr<br>DECA<br>DECX<br>DEC opr,X<br>DEC ,X<br>DEC opr,SP                                   | Decrement                        | $\begin{array}{l} M \leftarrow (M) - 1 \\ A \leftarrow (A) - 1 \\ X \leftarrow (X) - 1 \\ M \leftarrow (M) - 1 \\ M \leftarrow (M) - 1 \\ M \leftarrow (M) - 1 \end{array}$                                                                                                                                                                                                                                                                                                                                                                                       | 1 | - | - | 1  | 1        | - | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 3A<br>4A<br>5A<br>6A<br>7A<br>9E6A               | dd<br>ff<br>ff                                  | 4<br>1<br>1<br>4<br>3<br>5           |
| DIV                                                                                            | Divide                           | A ← (H:A)/(X)<br>H ← Remainder                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | - | - | - | -  | 1        | ‡ | INH                                                 | 52                                               |                                                 | 7                                    |
| EOR #opr<br>EOR opr<br>EOR opr,<br>EOR opr,X<br>EOR opr,X<br>EOR,X<br>EOR opr,SP<br>EOR opr,SP | Exclusive OR M with A            | $A \leftarrow (A \oplus M)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0 | _ | ı | ‡  | ‡        | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A8<br>B8<br>C8<br>D8<br>E8<br>F8<br>9EE8<br>9ED8 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| INC opr<br>INCA<br>INCX<br>INC opr,X<br>INC ,X<br>INC opr,SP                                   | Increment                        | $M \leftarrow (M) + 1$<br>$A \leftarrow (A) + 1$<br>$X \leftarrow (X) + 1$<br>$M \leftarrow (M) + 1$<br>$M \leftarrow (M) + 1$<br>$M \leftarrow (M) + 1$                                                                                                                                                                                                                                                                                                                                                                                                          | ‡ | _ | 1 | ‡  | ‡        | _ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 3C<br>4C<br>5C<br>6C<br>7C<br>9E6C               | dd<br>ff<br>ff                                  | 4<br>1<br>1<br>4<br>3<br>5           |

Table 15-1. Instruction Set Summary (Sheet 4 of 6)

| Source                                                                                        | Operation                           | Description                                                                                                                                                                                           |            |          |    | ec<br>CC |            |          | Address<br>Mode                                     | Opcode                                           | Operand                    | les                        |
|-----------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------|----|----------|------------|----------|-----------------------------------------------------|--------------------------------------------------|----------------------------|----------------------------|
| Form                                                                                          |                                     |                                                                                                                                                                                                       | ٧          | Н        | I  | N        | z          | С        | Add                                                 | odo                                              | Ope                        | Cycles                     |
| JMP opr<br>JMP opr<br>JMP opr,X<br>JMP opr,X<br>JMP ,X                                        | Jump                                | PC ← Jump Address                                                                                                                                                                                     | _          | _        | _  | _        | -          | _        | DIR<br>EXT<br>IX2<br>IX1<br>IX                      | BC<br>CC<br>DC<br>EC<br>FC                       | dd<br>hh II<br>ee ff<br>ff | 23432                      |
| JSR opr<br>JSR opr<br>JSR opr,X<br>JSR opr,X<br>JSR ,X                                        | Jump to Subroutine                  | $PC \leftarrow (PC) + n (n = 1, 2, \text{ or } 3)$<br>$Push (PCL); SP \leftarrow (SP) - 1$<br>$Push (PCH); SP \leftarrow (SP) - 1$<br>$PC \leftarrow Unconditional Address$                           | -          | _        | _  | _        | _          | -        | DIR<br>EXT<br>IX2<br>IX1<br>IX                      | BD<br>CD<br>DD<br>ED<br>FD                       | dd<br>hh II<br>ee ff<br>ff | 45654                      |
| LDA #opr<br>LDA opr<br>LDA opr,X<br>LDA opr,X<br>LDA opr,X<br>LDA opr,SP<br>LDA opr,SP        | Load A from M                       | A ← (M)                                                                                                                                                                                               | 0          | -        | -  | Į.       | 1          | -        | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A6<br>B6<br>C6<br>D6<br>E6<br>F6<br>9EE6<br>9ED6 |                            | 23443245                   |
| LDHX #opr<br>LDHX opr                                                                         | Load H:X from M                     | H:X ← (M:M + 1)                                                                                                                                                                                       | 0          | -        | -  | 1        | 1          | -        | IMM<br>DIR                                          | 45<br>55                                         | ii jj<br>dd                | 3 4                        |
| LDX #opr<br>LDX opr<br>LDX opr<br>LDX opr,X<br>LDX opr,X<br>LDX,X<br>LDX opr,SP<br>LDX opr,SP | Load X from M                       | X ← (M)                                                                                                                                                                                               | 0          | -        | -  | 1        | 1          | -        | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | AE<br>BE<br>CE<br>DE<br>EE<br>FE<br>9EEE<br>9EDE |                            | 23443245                   |
| LSL opr<br>LSLA<br>LSLX<br>LSL opr,X<br>LSL ,X<br>LSL opr,SP                                  | Logical Shift Left<br>(Same as ASL) | C ← 0 b7 b0                                                                                                                                                                                           | t          | _        | _  | 1        | 1          | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 38<br>48<br>58<br>68<br>78<br>9E68               | dd<br>ff<br>ff             | 4<br>1<br>1<br>4<br>3<br>5 |
| LSR opr<br>LSRA<br>LSRX<br>LSR opr,X<br>LSR ,X<br>LSR opr,SP                                  | Logical Shift Right                 | 0 - C<br>b7 b0                                                                                                                                                                                        | 1          | _        | _  | 0        | ‡          | ‡        | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 34<br>44<br>54<br>64<br>74<br>9E64               | dd<br>ff<br>ff             | 411435                     |
| MOV opr,opr<br>MOV opr,X+<br>MOV #opr,opr<br>MOV X+,opr                                       | Move                                | $(M)_{Destination} \leftarrow (M)_{Source}$ $H:X \leftarrow (H:X) + 1 (IX+D, DIX+)$                                                                                                                   | 0          | _        | -  | 1        | 1          | -        | DD<br>DIX+<br>IMD<br>IX+D                           | 4E<br>5E<br>6E<br>7E                             | dd dd<br>dd<br>ii dd<br>dd | 5<br>4<br>4<br>4           |
| MUL                                                                                           | Unsigned multiply                   | $X:A \leftarrow (X) \times (A)$                                                                                                                                                                       | -          | 0        | _  | _        | _          | 0        | INH                                                 | 42                                               |                            | 5                          |
| NEG opr<br>NEGA<br>NEGX<br>NEG opr,X<br>NEG ,X<br>NEG opr,SP                                  | Negate (Two's Complement)           | $\begin{array}{l} M \leftarrow -(M) = \$00 - (M) \\ A \leftarrow -(A) = \$00 - (A) \\ X \leftarrow -(X) = \$00 - (X) \\ M \leftarrow -(M) = \$00 - (M) \\ M \leftarrow -(M) = \$00 - (M) \end{array}$ | 1          | _        | _  | 1        | ‡          | ‡        | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 30<br>40<br>50<br>60<br>70<br>9E60               | dd<br>ff<br>ff             | 4<br>1<br>1<br>4<br>3<br>5 |
| NOP                                                                                           | No Operation                        | None                                                                                                                                                                                                  | -          | -        | _  | _        | _          | -        | INH                                                 | 9D                                               |                            | 1                          |
| NSA                                                                                           | Nibble Swap A                       | A ← (A[3:0]:A[7:4])                                                                                                                                                                                   | <u> </u> - | _        | [- | [-       | _          | _        | INH                                                 | 62                                               |                            | 3                          |
| ORA #opr<br>ORA opr<br>ORA opr<br>ORA opr,X<br>ORA opr,X<br>ORA,X<br>ORA opr,SP<br>ORA opr,SP | Inclusive OR A and M                | A ← (A)   (M)                                                                                                                                                                                         | 0          | _        | _  | 1        | 1          | _        | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | AA<br>BA<br>CA<br>DA<br>EA<br>FA<br>9EEA<br>9EDA |                            | 23443245                   |
| PSHA                                                                                          | Push A onto Stack                   | Push (A); SP ← (SP) – 1                                                                                                                                                                               | <u> </u> - | -        | -  | -        | -          | -        | INH                                                 | 87                                               |                            | 2                          |
| PSHH                                                                                          | Push H onto Stack                   | Push (H); SP ← (SP) – 1                                                                                                                                                                               | 1-         | -        | -  | -        | _          | -        | INH                                                 | 8B                                               |                            | 2                          |
| PSHX                                                                                          | Push X onto Stack                   | Push (X); SP ← (SP) – 1                                                                                                                                                                               | -          | <u> </u> | -  | -        | <u> </u> – | -        | INH                                                 | 89                                               |                            | 2                          |

#### **Central Processor Unit (CPU)**

Table 15-1. Instruction Set Summary (Sheet 5 of 6)

| Source                                                                                         | Operation                                                      | Description                                                                                                                                                                                                                     |   |   |   | ect      |          |          | Address<br>Mode                                     | Opcode                                           | Operand                                         | les                                  |
|------------------------------------------------------------------------------------------------|----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|----------|----------|----------|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------|
| Form                                                                                           | - CF STATES                                                    |                                                                                                                                                                                                                                 | ٧ | Н | I | N        | Z        | С        | Add                                                 | Opc                                              | Ope                                             | Cycles                               |
| PULA                                                                                           | Pull A from Stack                                              | $SP \leftarrow (SP + 1); Pull (A)$                                                                                                                                                                                              | - | - | - | -        | -        | -        | INH                                                 | 86                                               |                                                 | 2                                    |
| PULH                                                                                           | Pull H from Stack                                              | SP ← (SP + 1); Pull (H)                                                                                                                                                                                                         | - | - | - | -        | -        | -        | INH                                                 | 8A                                               |                                                 | 2                                    |
| PULX                                                                                           | Pull X from Stack                                              | $SP \leftarrow (SP + 1); Pull (X)$                                                                                                                                                                                              | - | - | _ | _        | _        | _        | INH                                                 | 88                                               |                                                 | 2                                    |
| ROL opr<br>ROLA<br>ROLX<br>ROL opr,X<br>ROL ,X<br>ROL opr,SP                                   | Rotate Left through Carry                                      | b7 b0                                                                                                                                                                                                                           | t | _ | _ | 1        | 1        | 1        | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 39<br>49<br>59<br>69<br>79<br>9E69               | dd<br>ff<br>ff                                  | 4<br>1<br>1<br>4<br>3<br>5           |
| ROR opr<br>RORA<br>RORX<br>ROR opr,X<br>ROR ,X<br>ROR opr,SP                                   | Rotate Right through Carry                                     | b7 b0                                                                                                                                                                                                                           | 1 | _ | _ | ‡        | <b>‡</b> | ‡        | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 36<br>46<br>56<br>66<br>76<br>9E66               | dd<br>ff<br>ff                                  | 4<br>1<br>1<br>4<br>3<br>5           |
| RSP                                                                                            | Reset Stack Pointer                                            | $SP \leftarrow \$FF$                                                                                                                                                                                                            | - | - | - | _        | -        | _        | INH                                                 | 9C                                               |                                                 | 1                                    |
| RTI                                                                                            | Return from Interrupt                                          | $\begin{array}{l} SP \leftarrow (SP) + 1;  Pull  (CCR) \\ SP \leftarrow (SP) + 1;  Pull  (A) \\ SP \leftarrow (SP) + 1;  Pull  (X) \\ SP \leftarrow (SP) + 1;  Pull  (PCH) \\ SP \leftarrow (SP) + 1;  Pull  (PCL) \end{array}$ | ţ | ţ | 1 | <b>‡</b> | 1        | <b>‡</b> | INH                                                 | 80                                               |                                                 | 7                                    |
| RTS                                                                                            | Return from Subroutine                                         | $SP \leftarrow SP + 1$ ; Pull (PCH)<br>$SP \leftarrow SP + 1$ ; Pull (PCL)                                                                                                                                                      | _ | - | - | _        | ı        | _        | INH                                                 | 81                                               |                                                 | 4                                    |
| SBC #opr<br>SBC opr<br>SBC opr,<br>SBC opr,X<br>SBC opr,X<br>SBC,X<br>SBC opr,SP<br>SBC opr,SP | Subtract with Carry                                            | $A \leftarrow (A) - (M) - (C)$                                                                                                                                                                                                  | t | _ | _ | ‡        | ‡        | ‡        | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A2<br>B2<br>C2<br>D2<br>E2<br>F2<br>9EE2<br>9ED2 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 23443245                             |
| SEC                                                                                            | Set Carry Bit                                                  | C ← 1                                                                                                                                                                                                                           | - | - | - | -        | -        | 1        | INH                                                 | 99                                               |                                                 | 1                                    |
| SEI                                                                                            | Set Interrupt Mask                                             | l ← 1                                                                                                                                                                                                                           | - | - | 1 | -        | -        | -        | INH                                                 | 9B                                               |                                                 | 2                                    |
| STA opr<br>STA opr,<br>STA opr,X<br>STA opr,X<br>STA,X<br>STA opr,SP<br>STA opr,SP             | Store A in M                                                   | $M \leftarrow (A)$                                                                                                                                                                                                              | 0 | _ | _ | ‡        | <b>‡</b> | -        | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2        | B7<br>C7<br>D7<br>E7<br>F7<br>9EE7<br>9ED7       | dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff       | 3<br>4<br>4<br>3<br>2<br>4<br>5      |
| STHX opr                                                                                       | Store H:X in M                                                 | $(M:M+1) \leftarrow (H:X)$                                                                                                                                                                                                      | 0 | - | - | 1        | ‡        | -        | DIR                                                 | 35                                               | dd                                              | 4                                    |
| STOP                                                                                           | Enable Interrupts, Stop Processing, Refer to MCU Documentation | $I \leftarrow 0$ ; Stop Processing                                                                                                                                                                                              | - | - | 0 | -        | ı        | -        | INH                                                 | 8E                                               |                                                 | 1                                    |
| STX opr<br>STX opr,<br>STX opr,X<br>STX opr,X<br>STX,X<br>STX, opr,SP<br>STX opr,SP            | Store X in M                                                   | $M \leftarrow (X)$                                                                                                                                                                                                              | 0 | _ | _ | ‡        | <b>‡</b> | _        | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2        | BF<br>CF<br>DF<br>EF<br>FF<br>9EEF<br>9EDF       | dd<br>hh II<br>ee ff<br>ff<br>ee ff             | 3<br>4<br>4<br>3<br>2<br>4<br>5      |
| SUB #opr<br>SUB opr<br>SUB opr<br>SUB opr,X<br>SUB opr,X<br>SUB,X<br>SUB opr,SP<br>SUB opr,SP  | Subtract                                                       | $A \leftarrow (A) - (M)$                                                                                                                                                                                                        | t | _ | _ | ‡        | <b>‡</b> | ‡        | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A0<br>B0<br>C0<br>D0<br>E0<br>F0<br>9EE0<br>9ED0 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff       | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |

Table 15-1. Instruction Set Summary (Sheet 6 of 6)

| Source                                                       | Operation                             | Description                                                                                                                                                                                                                                                                                                                                                                  |   |   |   | ec<br>CC | - |   | Address<br>Mode                       | Opcode                             | Operand        | es                         |
|--------------------------------------------------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|----------|---|---|---------------------------------------|------------------------------------|----------------|----------------------------|
| Form                                                         | opolation.                            | 2000p.i.o                                                                                                                                                                                                                                                                                                                                                                    | ٧ | Н | I | N        | z | С | Add                                   | Opc                                | Ope            | Cycles                     |
| SWI                                                          | Software Interrupt                    | $\begin{array}{c} PC \leftarrow (PC) + 1;  Push  (PCL) \\ SP \leftarrow (SP) - 1;  Push  (PCH) \\ SP \leftarrow (SP) - 1;  Push  (X) \\ SP \leftarrow (SP) - 1;  Push  (A) \\ SP \leftarrow (SP) - 1;  Push  (CCR) \\ SP \leftarrow (SP) - 1;  I \leftarrow 1 \\ PCH \leftarrow Interrupt  Vector  High  Byte \\ PCL \leftarrow Interrupt  Vector  Low  Byte \\ \end{array}$ | _ | _ | 1 | _        | _ | _ | INH                                   | 83                                 |                | 9                          |
| TAP                                                          | Transfer A to CCR                     | CCR ← (A)                                                                                                                                                                                                                                                                                                                                                                    | 1 | 1 | 1 | 1        | 1 | 1 | INH                                   | 84                                 |                | 2                          |
| TAX                                                          | Transfer A to X                       | X ← (A)                                                                                                                                                                                                                                                                                                                                                                      | - | - | - | -        | - | - | INH                                   | 97                                 |                | 1                          |
| TPA                                                          | Transfer CCR to A                     | A ← (CCR)                                                                                                                                                                                                                                                                                                                                                                    | - | - | - | -        | - | - | INH                                   | 85                                 |                | 1                          |
| TST opr<br>TSTA<br>TSTX<br>TST opr,X<br>TST ,X<br>TST opr,SP | Test for Negative or Zero             | (A) – \$00 or (X) – \$00 or (M) – \$00                                                                                                                                                                                                                                                                                                                                       | 0 | _ | ı | <b>‡</b> | ţ | _ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3D<br>4D<br>5D<br>6D<br>7D<br>9E6D | dd<br>ff<br>ff | 3<br>1<br>1<br>3<br>2<br>4 |
| TSX                                                          | Transfer SP to H:X                    | H:X ← (SP) + 1                                                                                                                                                                                                                                                                                                                                                               | _ | _ | _ | _        | _ | _ | INH                                   | 95                                 |                | 2                          |
| TXA                                                          | Transfer X to A                       | A ← (X)                                                                                                                                                                                                                                                                                                                                                                      | - | - | _ | _        | _ | _ | INH                                   | 9F                                 |                | 1                          |
| TXS                                                          | Transfer H:X to SP                    | (SP) ← (H:X) – 1                                                                                                                                                                                                                                                                                                                                                             | - | - | - | _        | _ | - | INH                                   | 94                                 |                | 2                          |
| WAIT                                                         | Enable Interrupts; Wait for Interrupt | I bit ← 0; Inhibit CPU clocking until interrupted                                                                                                                                                                                                                                                                                                                            | - | - | 0 | _        | _ | _ | INH                                   | 8F                                 |                | 1                          |

| Α     | Accumulator                                                         | n               | Any bit                                     |
|-------|---------------------------------------------------------------------|-----------------|---------------------------------------------|
| С     | Carry/borrow bit                                                    | opr             | Operand (one or two bytes)                  |
| CCR   | Condition code register                                             | PC              | Program counter                             |
| dd    | Direct address of operand                                           | PCH             | Program counter high byte                   |
| dd rr | Direct address of operand and relative offset of branch instruction |                 | Program counter low byte                    |
| DD    | Direct to direct addressing mode                                    | REL             | Relative addressing mode                    |
| DIR   | Direct addressing mode                                              | rel             | Relative program counter offset byte        |
| DIX+  | Direct to indexed with post increment addressing mode               | rr              | Relative program counter offset byte        |
| ee ff | High and low bytes of offset in indexed, 16-bit offset addressing   | SP1             |                                             |
| EXT   | Extended addressing mode                                            | SP2             | Stack pointer 16-bit offset addressing mode |
| ff    | Offset byte in indexed, 8-bit offset addressing                     | SP              | Stack pointer                               |
| Н     | Half-carry bit                                                      | U               | Undefined                                   |
| Н     | Index register high byte                                            | V               | Overflow bit                                |
| hh II | High and low bytes of operand address in extended addressing        | Χ               | Index register low byte                     |
|       | Interrupt mask                                                      | Z               | Zero bit                                    |
| ii    | Immediate operand byte                                              | &               | Logical AND                                 |
| IMD   | Immediate source to direct destination addressing mode              |                 | Logical OR                                  |
| IMM   | Immediate addressing mode                                           | $\oplus$        | Logical EXCLUSIVE OR                        |
| INH   | Inherent addressing mode                                            | ()              | Contents of                                 |
| IX    | Indexed, no offset addressing mode                                  | <del>-</del> () | Negation (two's complement)                 |
| IX+   | Indexed, no offset, post increment addressing mode                  | #               | Immediate value                             |
| IX+D  | Indexed with post increment to direct addressing mode               | **              | Sign extend                                 |
| IX1   | Indexed, 8-bit offset addressing mode                               | $\leftarrow$    | Loaded with                                 |
| IX1+  | Indexed, 8-bit offset, post increment addressing mode               | ?               | If                                          |
| IX2   | Indexed, 16-bit offset addressing mode                              | :               | Concatenated with                           |
| M     | Memory location                                                     | <b>‡</b>        | Set or cleared                              |
| N     | Negative bit                                                        | _               | Not affected                                |

## 15.8 Opcode Map

See Table 15-2.

| 0             |
|---------------|
| lap           |
| 2             |
| de            |
| pco<br>(      |
| ŏ             |
| $\overline{}$ |
| O             |
| O             |
| 15-2. O       |
| O             |
| 15-2. C       |

|                                                                                                  | Bit Mani                                                                                | Bit Manipulation                 | Branch                                                                                                                                                       |                                                               |                                                   | Read-Modify-Write                                                                                                                                    | ifv-Write                                                                     |                   |               | Control                           | trol              |                   |                   |                           | Register/Memory                             | Memory                                                                                               |                         |              |             |
|--------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------|---------------|-----------------------------------|-------------------|-------------------|-------------------|---------------------------|---------------------------------------------|------------------------------------------------------------------------------------------------------|-------------------------|--------------|-------------|
|                                                                                                  | DIR                                                                                     | +                                | REL                                                                                                                                                          | DIR                                                           | H                                                 | H                                                                                                                                                    | ΪX                                                                            | SP1               | ×             | H                                 | H                 | IMM               | DIR               | EXT                       | X2                                          | SP2                                                                                                  | IX1                     | SP1          | ×           |
| MSB                                                                                              | 0                                                                                       | 1                                | 2                                                                                                                                                            | 3                                                             | 4                                                 | 2                                                                                                                                                    | 9                                                                             | 9E6               | 7             | 8                                 | 6                 | ۷                 |                   | ပ                         |                                             | 9ED                                                                                                  |                         | 9EE          | ш           |
| 0                                                                                                | 5<br>BRSET0<br>3 DIR                                                                    | 4<br>BSET0<br>2 DIR              | BRA<br>2 REL                                                                                                                                                 | 4<br>NEG<br>2 DIR                                             | NEGA<br>1 INH                                     | NEGX<br>1 INH                                                                                                                                        | NEG<br>2 IX1                                                                  | 5<br>NEG<br>3 SP1 | NEG<br>1 IX   | RTI<br>1 INH                      | 3<br>BGE<br>2 REL | SUB<br>2 IMM      | 3<br>SUB<br>2 DIR | SUB<br>3 EXT              | SUB<br>3 IX2                                | 5<br>SUB<br>4 SP2                                                                                    | 3<br>SUB<br>2 IX1       | SUB<br>3 SP1 | SUB<br>1 IX |
| 1                                                                                                | 5<br>BRCLR0<br>3 DIR                                                                    | 4<br>BCLR0<br>2 DIR              | ٠,                                                                                                                                                           | CBEQ<br>3 DIR                                                 | CBEQA<br>3 IMM                                    | CBEQX<br>3 IMM                                                                                                                                       | CBEQ<br>3 IX1+                                                                |                   | CBEQ<br>2 IX+ | RTS<br>1 INH                      |                   | CMP<br>2 IMM      | C/I               | CMP<br>3 EXT              | CMP<br>3 IX2                                | S<br>CMP<br>4 SP2                                                                                    | 3<br>CMP<br>2 IX1       | CMP<br>3 SP1 | CMP<br>1 IX |
| 2                                                                                                | 5<br>BRSET1<br>3 DIR                                                                    | BSET1<br>2 DIR                   | BHI<br>2 REL                                                                                                                                                 |                                                               | MUL<br>1 INH                                      | DIV<br>1 INH                                                                                                                                         | NSA<br>1 INH                                                                  |                   | DAA<br>1 INH  |                                   | BGT<br>2 REL      | SBC<br>2 IMM      | 3<br>SBC<br>2 DIR | SBC<br>3 EXT              | SBC<br>3 IX2                                | SBC<br>4 SP2                                                                                         | SBC<br>2 IX1            | SBC<br>3 SP1 | SBC<br>1 IX |
| 3                                                                                                | 5<br>BRCLR1<br>3 DIR                                                                    | BCLR1<br>2 DIR                   | 3<br>BLS<br>2 REL 2                                                                                                                                          | COM<br>2 DIR                                                  | COMA<br>1 INH                                     | COMX<br>1 INH                                                                                                                                        | COM<br>2 IX1                                                                  | COM<br>3 SP1      | COM<br>1 IX   | SWI<br>1 INH                      | 3<br>BLE<br>2 REL | CPX<br>2 IMM      |                   | CPX<br>CPX<br>EXT         | 4<br>CPX<br>3 IX2                           | CPX<br>4 SP2                                                                                         | 3<br>CPX<br>2 IX1       | CPX<br>3 SP1 | CPX<br>IX   |
| 4                                                                                                | 5<br>BRSET2<br>3 DIR                                                                    | 4<br>BSET2<br>2 DIR              | BCC<br>2 REL                                                                                                                                                 | 4<br>LSR<br>2 DIR                                             | LSRA<br>1 INH                                     | LSRX<br>1 INH                                                                                                                                        | LSR<br>2 IX1                                                                  | LSR<br>3 SP1      | LSR<br>1 IX   | TAP<br>1 INH                      | TXS<br>1 INH      | 2<br>AND<br>2 IMM | $\sim$ 1          | AND<br>B EXT              | AND<br>3 IX2                                | AND<br>A SP2                                                                                         | 3<br>AND<br>2 IX1       | AND<br>3 SP1 | AND IX      |
| 5                                                                                                | 5<br>BRCLR2<br>3 DIR                                                                    | 4<br>BCLR2<br>2 DIR              | BCS<br>2 REL                                                                                                                                                 | STHX<br>2 DIR                                                 | 3<br>LDHX<br>3 IMM                                | LDHX<br>2 DIR                                                                                                                                        | CPHX<br>3 IMM                                                                 |                   | CPHX<br>DIR   | TPA<br>1 INH                      | TSX<br>1 INH      | BIT<br>2 IMM      |                   | BIT<br>BEXT               | 4<br>BIT<br>3 IX2                           | 5<br>BIT<br>4 SP2                                                                                    | 3<br>BIT<br>2 IX1       | BIT<br>3 SP1 | BIT<br>IX   |
| 9                                                                                                | 5<br>BRSET3<br>3 DIR                                                                    | 4<br>BSET3<br>2 DIR              | BNE<br>2 REL                                                                                                                                                 | A<br>ROR<br>2 DIR                                             | RORA<br>1 INH                                     | RORX<br>1 INH                                                                                                                                        | ROR<br>2 IX1                                                                  | ROR<br>3 SP1      | 3<br>ROR<br>1 | PULA<br>1 INH                     |                   | LDA<br>2 IMM      | $\sim$ 1          | LDA<br>3 EXT              | 4<br>LDA<br>3 IX2                           | 5<br>LDA<br>4 SP2                                                                                    | OI.                     | LDA<br>3 SP1 | LDA<br>1    |
| 7                                                                                                | BRCLR3<br>3 DIR                                                                         | BCLR3<br>2 DIR                   | BEQ<br>2 REL                                                                                                                                                 | 4<br>ASR<br>2 DIR                                             | ASBA<br>1 INH                                     | ASRX<br>1 INH                                                                                                                                        | ASR 2 IX1                                                                     | ASR 3 SP1         | ASR<br>1 IX   | PSHA<br>1 INH                     | L TAX L           | AIS<br>2 IMM      |                   | STA<br>3 EXT              | STA<br>3 IX2                                | STA<br>4 SP2                                                                                         | C)                      | STA<br>3 SP1 | STA<br>XIX  |
| 80                                                                                               | 5<br>BRSET4<br>3 DIR                                                                    | 4<br>BSET4<br>2 DIR              | BHCC<br>2 REL 2                                                                                                                                              | 4<br>LSL<br>2 DIR                                             | LSLA<br>1 INH                                     | LSLX<br>1 INH                                                                                                                                        | LSL<br>2 IX1                                                                  | LSL<br>3 SP1      | LSL<br>X      | PULX<br>INH                       |                   | EOR<br>2 IMM      |                   | EOR<br>B EXT              | EOR<br>3 IX2                                | 5<br>EOR<br>4 SP2                                                                                    | 3<br>EOR<br>2 IX1       | EOR<br>3 SP1 | EOR<br>IX   |
| 6                                                                                                | 5<br>BRCLR4<br>3 DIR                                                                    | 4<br>BCLR4<br>2 DIR              | BHCS<br>2 REL                                                                                                                                                |                                                               | ROLA<br>1 INH                                     | ROLX<br>1 INH                                                                                                                                        |                                                                               | BOL<br>3 SP1      | BOL<br>1 IX   | PSHX<br>1 INH                     |                   | ADC<br>2 IMM      |                   | ADC<br>3 EXT              | ADC<br>3 IX2                                | 5<br>ADC<br>4 SP2                                                                                    | C/I                     | ADC<br>3 SP1 | ADC<br>1    |
| Α                                                                                                | 5<br>BRSET5<br>3 DIR                                                                    | BSET5<br>2 DIR                   |                                                                                                                                                              | DEC<br>DIR                                                    | DECA<br>1 INH                                     | DECX                                                                                                                                                 | DEC 2 IX1                                                                     | 5<br>DEC<br>3 SP1 | DEC<br>1 IX   | PULH<br>1 INH                     | CLI<br>INH        | 2<br>ORA<br>2 IMM |                   | ORA<br>S EXT              | 4<br>ORA<br>3 IX2                           | 5<br>ORA<br>4 SP2                                                                                    | 3<br>ORA<br>2 IX1       | ORA<br>3 SP1 | ORA<br>1 IX |
| В                                                                                                | 5<br>BRCLR5<br>3 DIR                                                                    | 4<br>BCLR5<br>2 DIR              | BMI<br>2 REL                                                                                                                                                 | 5<br>DBNZ<br>3 DIR                                            | 3<br>DBNZA<br>2 INH                               | 3<br>DBNZX<br>2 INH 3                                                                                                                                |                                                                               |                   | DBNZ<br>2 IX  | PSHH<br>1 INH                     | SEI<br>1 INH      | ADD<br>2 IMM      | 3<br>ADD<br>2 DIR |                           | ADD<br>3 IX2                                | 5<br>ADD<br>4 SP2                                                                                    | 3<br>ADD<br>2 IX1       | ADD<br>3 SP1 | ADD<br>1 IX |
| C                                                                                                | 5<br>BRSET6<br>3 DIR                                                                    | 4<br>BSET6<br>2 DIR              |                                                                                                                                                              | 4<br>INC<br>2 DIR                                             | INCA<br>1 INH                                     | INCX<br>1 INH                                                                                                                                        |                                                                               | 1NC<br>3 SP1      | 1 INC         | CLRH<br>1 INH                     | RSP<br>1 INH      |                   | 2<br>JMP<br>2 DIR | JMP<br>3 EXT              |                                             |                                                                                                      | 3<br>JMP<br>2 IX1       |              | JMP<br>IX   |
| D                                                                                                | 5<br>BRCLR6<br>3 DIR                                                                    | 4<br>BCLR6<br>2 DIR              | BMS<br>2 REL                                                                                                                                                 | 3<br>TST<br>2 DIR                                             | TSTA<br>1 INH                                     | TSTX<br>1 INH                                                                                                                                        |                                                                               | TST<br>3 SP1      | TST<br>1 IX   |                                   | NOP<br>HNI        | BSR<br>2 REL      | 4<br>JSR<br>2 DIR | JSR<br>3 EXT              | 3                                           |                                                                                                      | 5<br>JSR<br>2 IX1       |              | 4 SI IX     |
| ш                                                                                                | BRSET7<br>3 DIR                                                                         | BSET7<br>2 DIR                   | BIL<br>2 REL                                                                                                                                                 |                                                               | MOV<br>3 DD                                       | MOV<br>2 DIX+                                                                                                                                        | MOV<br>3 IMD                                                                  |                   | MOV<br>2 IX+D | STOP<br>1 INH                     | *                 |                   |                   | LDX<br>3 EXT              | 4<br>LDX<br>3 IX2                           | LDX<br>4 SP2                                                                                         | 3<br>LDX<br>2 IX1       | LDX<br>3 SP1 | - ZX        |
| н                                                                                                | 5<br>BRCLR7<br>3 DIR                                                                    | 4<br>BCLR7<br>2 DIR              |                                                                                                                                                              | CLR<br>2 DIR                                                  |                                                   | CLRX<br>1 INH                                                                                                                                        | CLR<br>2 IX1                                                                  | CLR<br>3 SP1      | CLR<br>1 IX   | - WAIT                            | L AX<br>HN        | AIX<br>2 MIX      | STX<br>2 DIR      | STX<br>3 EXT              | STX<br>3 IX2                                | STX<br>4 SP2                                                                                         | 3<br>STX<br>2 IX1       | STX<br>3 SP1 | STX 1       |
| INH Inhere<br>IMM Immed<br>DIR Direct<br>EXT Extend<br>DD Direct:<br>IX+D Indexe<br>*Pre-byte fo | INH Inherent IMM Immediate DIR Direct EXT Extended DD Direct-Direct IX+D Indexed-Direct | REL<br>IX1<br>IX2<br>IMD<br>DIX+ | REL Relative IX Indexed, No Offset IX1 Indexed, 8-Bit Offset IX2 Indexed, 16-Bit Offset IMD Immediate-Direct DIX+ Direct-Indexed sinter indexed instructions | Offset<br>3it Offset<br>-Bit Offset<br>Direct<br>ed<br>ctions | SP2<br>SP2<br>X<br>+<br>X<br>+<br>X<br>1 X<br>1 X | stack Pointer, 8-Bit Offset<br>dack Pointer, 16-Bit Offset<br>dacked, No Offset with<br>ost Increment<br>dacked, 1-Byte Offset with<br>ost Increment | r, 8-Bit Off<br>r, 16-Bit O<br>Offset with<br>ont<br>yte Offset<br>yte Offset | set<br>الالا      | Low By        | Low Byte of Opcode in Hexadecimal | ode in Hexi       | adecimal          | MSB NSB           | 0<br>5<br>BRSETO<br>3 DIR | High Byte<br>Cycles<br>Opcode M<br>Number o | High Byte of Opcode in Hexadecimal<br>Cycles<br>Opcode Mnemonic<br>Number of Bytes / Addressing Mode | e in Hexad<br>Adressing | ecimal       |             |

#### MC68HC908JL16 Data Sheet, Rev. 1.1

## **Chapter 16 Development Support**

#### 16.1 Introduction

This section describes the break module, the monitor read-only memory (MON), and the monitor mode entry methods.

## 16.2 Break Module (BRK)

The break module can generate a break interrupt that stops normal program flow at a defined address to enter a background program.

Features include:

- Accessible input/output (I/O) registers during the break Interrupt
- Central processor unit (CPU) generated break interrupts
- Software-generated break interrupts
- Computer operating properly (COP) disabling during break interrupts

#### 16.2.1 Functional Description

When the internal address bus matches the value written in the break address registers, the break module issues a breakpoint signal (BKPT) to the SIM. The SIM then causes the CPU to load the instruction register with a software interrupt instruction (SWI) after completion of the current CPU instruction. The program counter vectors to \$FFFC and \$FFFD (\$FEFC and \$FEFD in monitor mode).

The following events can cause a break interrupt to occur:

- A CPU-generated address (the address in the program counter) matches the contents of the break address registers.
- Software writes a logic one to the BRKA bit in the break status and control register.

When a CPU generated address matches the contents of the break address registers, the break interrupt begins after the CPU completes its current instruction. A return from interrupt instruction (RTI) in the break routine ends the break interrupt and returns the MCU to normal operation.

Figure 16-1 shows the structure of the break module.

#### **Development Support**



Figure 16-1. Break Module Block Diagram



Figure 16-2. Break I/O Register Summary

#### 16.2.2 Flag Protection During Break Interrupts

The system integration module (SIM) controls whether or not module status bits can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state. (See 16.2.6.4 Break Flag Control Register (BFCR) and see the **Break Interrupts** subsection for each module.)

MC68HC908JL16 Data Sheet, Rev. 1.1

## 16.2.3 CPU During Break Interrupts

The CPU starts a break interrupt by:

- Loading the instruction register with the SWI instruction
- Loading the program counter with \$FFFC:\$FFFD (\$FEFC in monitor mode)

The break interrupt begins after completion of the CPU instruction in progress. If the break address register match occurs on the last cycle of a CPU instruction, the break interrupt begins immediately.

## 16.2.4 TIM During Break Interrupts

A break interrupt stops the timer counter.

## 16.2.5 COP During Break Interrupts

The COP is disabled during a break interrupt when  $V_{TST}$  is present on the  $\overline{RST}$  pin.

## 16.2.6 Break Module Registers

These registers control and monitor operation of the break module:

- Break status and control register (BRKSCR)
- Break address register high (BRKH)
- Break address register low (BRKL)
- Break status register (BSR)
- Break flag control register (BFCR)

## 16.2.6.1 Break Status and Control Register (BRKSCR)

The break status and control register contains break module enable and status bits.



Figure 16-3. Break Status and Control Register (BRKSCR)

#### **BRKE** — Break Enable Bit

This read/write bit enables breaks on break address register matches. Clear BRKE by writing a logic zero to bit 7. Reset clears the BRKE bit.

- 1 = Breaks enabled on 16-bit address match
- 0 = Breaks disabled

#### **BRKA** — Break Active Bit

This read/write status and control bit is set when a break address match occurs. Writing a logic one to BRKA generates a break interrupt. Clear BRKA by writing a logic zero to it before exiting the break routine. Reset clears the BRKA bit.

- 1 = Break address match
- 0 = No break address match

MC68HC908JL16 Data Sheet, Rev. 1.1

### 16.2.6.2 Break Address Registers

The break address registers contain the high and low bytes of the desired breakpoint address. Reset clears the break address registers.



Figure 16-5. Break Address Register Low (BRKL)

4

3

0

2

1

Bit 0

0

5

0

### 16.2.6.3 Break Status Register

Write: Reset: Bit 7

6

The break status register contains a flag to indicate that a break caused an exit from stop or wait mode.



Figure 16-6. Break Status Register (BSR)

#### SBSW — SIM Break Stop/Wait

This status bit is useful in applications requiring a return to wait or stop mode after exiting from a break interrupt. Clear SBSW by writing a logic zero to it. Reset clears SBSW.

- 1 = Stop mode or wait mode was exited by break interrupt
- 0 = Stop mode or wait mode was not exited by break interrupt

SBSW can be read within the break state SWI routine. The user can modify the return address on the stack by subtracting one from it.

## 16.2.6.4 Break Flag Control Register (BFCR)

The break control register contains a bit that enables software to clear status bits while the MCU is in a break state.

183



Figure 16-7. Break Flag Control Register (BFCR)

## **BCFE** — Break Clear Flag Enable Bit

This read/write bit enables software to clear status bits by accessing status registers while the MCU is in a break state. To clear status bits during the break state, the BCFE bit must be set.

- 1 = Status bits clearable during break
- 0 = Status bits not clearable during break

### 16.2.7 Low-Power Modes

The WAIT and STOP instructions put the MCU in low-power-consumption standby modes.

#### 16.2.7.1 Wait Mode

If enabled, the break module is active in wait mode. In the break routine, the user can subtract one from the return address on the stack if SBSW is set (see 4.6 Low-Power Modes). Clear the SBSW bit by writing logic zero to it.

#### 16.2.7.2 Stop Mode

A break interrupt causes exit from stop mode and sets the SBSW bit in the break status register. See 4.7 SIM Registers.

## 16.3 Monitor Module (MON)

This section describes the monitor ROM (MON) and the monitor mode entry methods. The monitor ROM allows complete testing of the MCU through a single-wire interface with a host computer. This mode is also used for programming and erasing of FLASH memory in the MCU. Monitor mode entry can be achieved without use of the higher test voltage,  $V_{TST}$ , as long as vector addresses \$FFFE and \$FFFF are blank, thus reducing the hardware requirements for in-circuit programming.

#### Features include:

- Normal user-mode pin functionality
- One pin dedicated to serial communication between monitor ROM and host computer
- Standard mark/space non-return-to-zero (NRZ) communication with host computer
- Execution of code in RAM or FLASH
- FLASH memory security feature<sup>(1)</sup>
- FLASH memory programming interface
- 959 bytes monitor ROM code size
- Monitor mode entry without high voltage, V<sub>TST</sub>, if reset vector is blank (\$FFFE and \$FFFF contain \$FF)
- Standard monitor mode entry if high voltage, V<sub>TST</sub>, is applied to IRQ
- Resident routines for FLASH programming and EEPROM emulation

## 16.3.1 Functional Description

The monitor ROM receives and executes commands from a host computer. Figure 16-8 shows a example circuit used to enter monitor mode and communicate with a host computer via a standard RS-232 interface.

Simple monitor commands can access any memory address. In monitor mode, the MCU can execute host-computer code in RAM while most MCU pins retain normal operating mode functions. All communication between the host computer and the MCU is through the PTB0 pin. A level-shifting and multiplexing interface is required between PTB0 and the host computer. PTB0 is used in a wired-OR configuration and requires a pull-up resistor.

<sup>1.</sup> No security feature is absolutely secure. However, Freescale's strategy is to make reading or copying the FLASH difficult for unauthorized users.

MC68HC908JL16 Data Sheet, Rev. 1.1



Figure 16-8. Monitor Mode Circuit

MC68HC908JL16 Data Sheet, Rev. 1.1

## 16.3.2 Entering Monitor Mode

Table 16-1 shows the pin conditions for entering monitor mode. As specified in the table, monitor mode may be entered after a POR.

Communication at 9600 baud will be established provided one of the following sets of conditions is met:

- 1. If  $\overline{IRQ} = V_{TST}$ :
  - Clock on OSC1 is 4.9125MHz
  - PTB3 = low
- 2. If  $\overline{IRQ} = V_{TST}$ :
  - Clock on OSC1 is 9.8304MHz
  - PTB3 = high
- 3. If \$FFFE and \$FFFF are blank (contain \$FF):
  - Clock on OSC1 is 9.8304MHz
  - IRQ =  $V_{DD}$

Table 16-1. Monitor Mode Entry Requirements and Options

| ĪRQ                             | \$FFFE<br>and<br>\$FFFF    | PTB3 | PTB2 | PTB1 | PTB0 | OSC1 Clock <sup>(1)</sup> | Bus Frequency | Comments                                                                                               |
|---------------------------------|----------------------------|------|------|------|------|---------------------------|---------------|--------------------------------------------------------------------------------------------------------|
| V <sub>TST</sub> <sup>(2)</sup> | X                          | 0    | 0    | 1    | 1    | 4.9152MHz                 | 2.4576MHz     | High voltage entry to monitor mode.                                                                    |
| V <sub>TST</sub> <sup>(1)</sup> | Х                          | 1    | 0    | 1    | 1    | 9.8304MHz                 | 2.4576MHz     | 9600 baud communication on PTB0. COP disabled.                                                         |
| V <sub>DD</sub>                 | BLANK<br>(contain<br>\$FF) | х    | х    | х    | 1    | 9.8304MHz                 | 2.4576MHz     | Blank reset vector (low-voltage) entry to monitor mode. 9600 baud communication on PTB0. COP disabled. |
| V <sub>DD</sub>                 | NOT<br>BLANK               | Х    | Х    | Х    | Х    | Х                         | OSC1 ÷ 4      | Enters User mode.                                                                                      |

<sup>1.</sup> RC oscillator cannot be used for monitor mode; must use either external oscillator or XTAL oscillator circuit.

If  $V_{TST}$  is applied to  $\overline{IRQ}$  and PTB3 is low upon monitor mode entry (Table 16-1 condition set 1), the bus frequency is a divide-by-two of the clock input to OSC1. If PTB3 is high with  $V_{TST}$  applied to  $\overline{IRQ}$  upon monitor mode entry (Table 16-1 condition set 2), the bus frequency is a divide-by-four of the clock input to OSC1. Holding the PTB3 pin low when entering monitor mode causes a bypass of a divide-by-two stage at the oscillator *only if*  $V_{TST}$  *is applied to*  $\overline{IRQ}$ . In this event, the OSCOUT frequency is equal to the 2OSCOUT frequency, and OSC1 input directly generates internal bus clocks. In this case, the OSC1 signal must have a 50% duty cycle at maximum bus frequency.

Entering monitor mode with  $V_{TST}$  on  $\overline{IRQ}$ , the COP is disabled as long as  $V_{TST}$  is applied to either  $\overline{IRQ}$  or  $\overline{RST}$ . (See Chapter 4 System Integration Module (SIM) for more information on modes of operation.)

If entering monitor mode without high voltage on  $\overline{IRQ}$  and reset vector being blank (\$FFFE and \$FFFF) (Table 16-1 condition set 3, where applied voltage is  $V_{DD}$ ), then all port B pin requirements and conditions, including the PTB3 frequency divisor selection, are not in effect. This is to reduce circuit requirements when performing in-circuit programming.

Entering monitor mode with the reset vector being blank, the COP is always disabled regardless of the state of IRQ or the RST.

186 Freescale Semiconductor

#### MC68HC908JL16 Data Sheet, Rev. 1.1

<sup>2.</sup> See Table 17-4 for V<sub>TST</sub> voltage level requirements.

187

Figure 16-9. shows a simplified diagram of the monitor mode entry when the reset vector is blank and  $\overline{IRQ} = V_{DD}$ . An OSC1 frequency of 9.8304MHz is required for a baud rate of 9600.



Figure 16-9. Low-Voltage Monitor Mode Entry Flowchart

Enter monitor mode with the pin configuration shown above by pulling  $\overline{RST}$  low and then high. The rising edge of  $\overline{RST}$  latches monitor mode. Once monitor mode is latched, the values on the specified pins can change.

Once out of reset, the MCU waits for the host to send eight security bytes. (See 16.3.8 Security.) After the security bytes, the MCU sends a break signal (10 consecutive logic zeros) to the host, indicating that it is ready to receive a command. The break signal also provides a timing reference to allow the host to determine the necessary baud rate.

In monitor mode, the MCU uses different vectors for reset, SWI, and break interrupt. The alternate vectors are in the \$FE page instead of the \$FF page and allow code execution from the internal monitor firmware instead of user code.

Table 16-2 is a summary of the vector differences between user mode and monitor mode.

|         | Functions               |                         |                        |                         |                        |                       |                      |  |  |
|---------|-------------------------|-------------------------|------------------------|-------------------------|------------------------|-----------------------|----------------------|--|--|
| Modes   | СОР                     | Reset<br>Vector<br>High | Reset<br>Vector<br>Low | Break<br>Vector<br>High | Break<br>Vector<br>Low | SWI<br>Vector<br>High | SWI<br>Vector<br>Low |  |  |
| User    | Enabled                 | \$FFFE                  | \$FFFF                 | \$FFFC                  | \$FFFD                 | \$FFFC                | \$FFFD               |  |  |
| Monitor | Disabled <sup>(1)</sup> | \$FEFE                  | \$FEFF                 | \$FEFC                  | \$FEFD                 | \$FEFC                | \$FEFD               |  |  |

**Table 16-2. Monitor Mode Vector Differences** 

#### Notes:

 If the high voltage (V<sub>TST</sub>) is removed from the IRQ pin or the RST pin, the SIM asserts its COP enable output. The COP is a mask option enabled or disabled by the COPD bit in the configuration register.

When the host computer has completed downloading code into the MCU RAM, the host then sends a RUN command, which executes an RTI, which sends control to the address on the stack pointer.

### 16.3.3 Baud Rate

The communication baud rate is dependant on oscillator frequency. The state of PTB3 also affects baud rate if entry to monitor mode is by  $\overline{IRQ} = V_{TST}$ . When PTB3 is high, the divide by ratio is 1024. If the PTB3 pin is at logic zero upon entry into monitor mode, the divide by ratio is 512.

| Monitor Mode<br>Entry By:  | OSC1 Clock<br>Frequency | РТВ3 | Baud Rate |
|----------------------------|-------------------------|------|-----------|
|                            | 4.9152 MHz              | 0    | 9600 bps  |
| $\overline{IRQ} = V_{TST}$ | 9.8304 MHz              | 1    | 9600 bps  |
|                            | 4.9152 MHz              | 1    | 4800 bps  |
| Blank reset vector,        | 9.8304 MHz              | Х    | 9600 bps  |
| $\overline{IRQ} = V_{DD}$  | 4.9152 MHz              | Х    | 4800 bps  |

**Table 16-3. Monitor Baud Rate Selection** 

## 16.3.4 Data Format

Communication with the monitor ROM is in standard non-return-to-zero (NRZ) mark/space data format. (See Figure 16-10 and Figure 16-11.)



Figure 16-11. Sample Monitor Waveforms

The data transmit and receive rate can be anywhere from 4800 baud to 28.8 k-baud. Transmit and receive baud rates must be identical.

## **16.3.5 Echoing**

As shown in Figure 16-12, the monitor ROM immediately echoes each received byte back to the PTB0 pin for error checking.



Figure 16-12. Read Transaction

Any result of a command appears after the echo of the last byte of the command.

MC68HC908JL16 Data Sheet, Rev. 1.1

## 16.3.6 Break Signal

A start bit followed by nine low bits is a break signal. (See Figure 16-13.) When the monitor receives a break signal, it drives the PTB0 pin high for the duration of two bits before echoing the break signal.



Figure 16-13. Break Transaction

## 16.3.7 Commands

The monitor ROM uses the following commands:

- READ (read memory)
- WRITE (write memory)
- IREAD (indexed read)
- IWRITE (indexed write)
- READSP (read stack pointer)
- RUN (run user program)

Table 16-4. READ (Read Memory) Command



## Table 16-5. WRITE (Write Memory) Command



## Table 16-6. IREAD (Indexed Read) Command



Table 16-7. IWRITE (Indexed Write) Command



#### **NOTE**

A sequence of IREAD or IWRITE commands can sequentially access a block of memory over the full 64-Kbyte memory map.

MC68HC908JL16 Data Sheet, Rev. 1.1

### Table 16-8. READSP (Read Stack Pointer) Command



Table 16-9. RUN (Run User Program) Command



## 16.3.8 Security

A security feature discourages unauthorized reading of FLASH locations while in monitor mode. The host can bypass the security feature at monitor mode entry by sending eight security bytes that match the bytes at locations \$FFF6—\$FFFD. Locations \$FFF6—\$FFFD contain user-defined data.

#### NOTE

Do not leave locations \$FFF6-\$FFFD blank. For security reasons, program locations \$FFF6-\$FFFD even if they are not used for vectors.

During monitor mode entry, the MCU waits after the power-on reset for the host to send the eight security bytes on pin PTB0. If the received bytes match those at locations \$FFF6—\$FFFD, the host bypasses the security feature and can read all FLASH locations and execute code from FLASH. Security remains bypassed until a power-on reset occurs. If the reset was not a power-on reset, security remains bypassed and security code entry is not required. (See Figure 16-14.)

### **NOTE**

Improved security function denies monitor mode entry if five or more of the eight security bytes are \$00 (zero bytes).

MC68HC908JL16 Data Sheet, Rev. 1.1

Upon power-on reset, if the received bytes of the security code do not match the data at locations \$FFF6-\$FFFD, the host fails to bypass the security feature. The MCU remains in monitor mode, but reading a FLASH location returns an invalid value and trying to execute code from FLASH causes an illegal address reset. After receiving the eight security bytes from the host, the MCU transmits a break character, signifying that it is ready to receive a command.

#### NOTE

The MCU does not transmit a break character until after the host sends the eight security bytes.

To determine whether the security code entered is correct, check to see if bit 6 of RAM address \$60 is set. If it is, then the correct security code has been entered and FLASH can be accessed.



Figure 16-14. Monitor Mode Entry Timing

If the security sequence fails, the device should be reset by a power-on reset and brought up in monitor mode to attempt another entry. After failing the security sequence, the FLASH module can also be mass erased by executing an erase routine that was downloaded into internal RAM. The mass erase operation clears the security code locations so that all eight security bytes become \$FF (blank).

## 16.3.9 ROM-Resident Routines

Eight routines stored in the monitor ROM area (thus ROM-resident) are provided for FLASH memory manipulation. Six of the eight routines are intended to simplify FLASH program, erase, and load operations. The other two routines are intended to simplify the use of the FLASH memory as EEPROM. Table 16-10 shows a summary of the ROM-resident routines.

| Routine Name | Routine Description                                                   | Call Address | Stack Used <sup>(1)</sup><br>(bytes) |
|--------------|-----------------------------------------------------------------------|--------------|--------------------------------------|
| PRGRNGE      | Program a range of locations                                          | \$FC06       | 11                                   |
| ERARNGE      | Erase a page or the entire array                                      | \$FCBE       | 7                                    |
| LDRNGE       | Loads data from a range of locations                                  | \$FF30       | 9                                    |
| MON_PRGRNGE  | Program a range of locations in monitor mode                          | \$FF28       | 13                                   |
| MON_ERARNGE  | Erase a page or the entire array in monitor mode                      | \$FF2C       | 9                                    |
| MON_LDRNGE   | Loads data from a range of locations in monitor mode                  | \$FF24       | 11                                   |
| EE_WRITE     | Emulated EEPROM write. Data size ranges from 2 to 15 bytes at a time. | \$FD3F       | 24                                   |
| EE_READ      | Emulated EEPROM read. Data size ranges from 2 to 15 bytes at a time.  | \$FDD0       | 18                                   |

Table 16-10. Summary of ROM-Resident Routines

The routines are designed to be called as stand-alone subroutines in the user program or monitor mode. The parameters that are passed to a routine are in the form of a contiguous data block, stored in RAM. The index register (H:X) is loaded with the address of the first byte of the data block (acting as a pointer), and the subroutine is called (JSR). Using the start address as a pointer, multiple data blocks can be used, any area of RAM can be used. A data block has the control and data bytes in a defined order, as shown in Figure 16-15.

During the software execution, it does not consume any dedicated RAM location, the run-time heap will extend the system stack, all other RAM location will not be affected.



Figure 16-15. Data Block Format for ROM-Resident Routines

MC68HC908JL16 Data Sheet, Rev. 1.1

<sup>1.</sup> The listed stack size excludes the 2 bytes used by the calling instruction, JSR.

The control and data bytes are described below.

- **Bus speed** This one byte indicates the operating bus speed of the MCU. The value of this byte should be the nearest integer of the bus speed (in MHz) times 4, and should not be set to less than 4 (i.e. minimum bus speed is 1 MHz).
- Data size This one byte indicates the number of bytes in the data array that are to be
  manipulated. The maximum data array size is 128. Routines EE\_WRITE and EE\_READ are
  restricted to manipulate a data array between 2 to 15 bytes. Whereas routines ERARNGE and
  MON\_ERARNGE do not manipulate a data array, thus, this data size byte has no meaning.
- **Start address** These two bytes, high byte followed by low byte, indicate the start address of the FLASH memory to be manipulated.
- **Data array** This data array contains data that are to be manipulated. Data in this array are programmed to FLASH memory by the programming routines: PRGRNGE, MON\_PRGRNGE, EE\_WRITE. For the read routines: LDRNGE, MON\_LDRNGE, and EE\_READ, data is read from FLASH and stored in this array.

#### 16.3.9.1 PRGRNGE

PRGRNGE is used to program a range of FLASH locations with data loaded into the data array.

| Routine Name        | PRGRNGE                                                                                                                   |
|---------------------|---------------------------------------------------------------------------------------------------------------------------|
| Routine Description | Program a range of locations                                                                                              |
| Calling Address     | \$FC06                                                                                                                    |
| Stack Used          | 11 bytes                                                                                                                  |
| Data Block Format   | Bus speed (BUS_SPD) Data size (DATASIZE) Start address high (ADDRH) Start address (ADDRL) Data 1 (DATA1) : Data N (DATAN) |

**Table 16-11. PRGRNGE Routine** 

The start location of the FLASH to be programmed is specified by the address ADDRH:ADDRL and the number of bytes to be programmed is specified by DATASIZE. The maximum number of bytes that can be programmed in one routine call is 128 bytes (max. DATASIZE is 128).

ADDRH:ADDRL do not need to be at a page boundary, the routine handles any boundary misalignment during programming. User software must ensure that the selected range is first erase. User software is also responsible for verifying programmed locations.

The coding example below is to program 32 bytes of data starting at FLASH location \$EF00, with a bus speed of 4.9152 MHz. The coding assumes the data block is already loaded in RAM, with the address pointer, FILE\_PTR, pointing to the first byte of the data block.

|            | ORG<br>: | RAM |                              |
|------------|----------|-----|------------------------------|
| FILE_PTR:  |          |     |                              |
| BUS_SPD    | DS.B     | 1   | ; Indicates 4x bus frequency |
| DATASIZE   | DS.B     | 1   | ; Data size to be programmed |
| START_ADDR | DS.W     | 1   | ; FLASH start address        |
| DATAARRAY  | DS.B     | 32  | ; Reserved data array        |
|            |          |     |                              |

#### MC68HC908JL16 Data Sheet, Rev. 1.1

```
PRGRNGE
               EQU
                         $FC06
FLASH START
                         $EF00
               EQU
               ORG
                         FLASH
INITIALISATION:
       MOV
               #20,BUS_SPD
       MOV
               #32, DATASIZE
               #FLASH START
       LDHX
       STHX
               START_ADDR
       RTS
MAIN:
       BSR
               INITIALISATION
       LDHX
               #FILE_PTR
       JSR
               PRGRNGE
```

#### 16.3.9.2 ERARNGE

ERARNGE is used to erase a range of locations in FLASH.

Routine Name ERARNGE

Routine Description Erase a page or the entire array

Calling Address \$FCBE

Stack Used 7 bytes

Bus speed (BUS\_SPD)
Data size (DATASIZE)
Starting address (ADDRH)
Starting address (ADDRL)

**Table 16-12. ERARNGE Routine** 

There are two sizes of erase ranges: a page or the entire array. The ERARNGE will erase the page (64 consecutive bytes) in FLASH specified by the address ADDRH:ADDRL. This address can be any address within the page. Calling ERARNGE with ADDRH:ADDRL equal to \$FFFF will erase the entire FLASH array (mass erase). Therefore, care must be taken when calling this routine to prevent an accidental mass erase. To avoid undesirable routine return addresses after a mass erase, the ERARNGE routine should not be called from code executed from FLASH memory. Load the code into an area of RAM before calling the ERARNGE routine.

The ERARNGE routine uses neither a data array nor DATASIZE.

The coding example below is to perform a page erase, from \$EF00–\$EF3F. The Initialization subroutine is the same as the coding example for PRGRNGE (see 16.3.9.1 PRGRNGE).

```
ERARNGE EQU $FCBE
MAIN:

BSR INITIALISATION
:
:
:
LDHX #FILE_PTR
```

MC68HC908JL16 Data Sheet, Rev. 1.1

```
JSR ERARNGE
```

#### 16.3.9.3 LDRNGE

LDRNGE is used to load the data array in RAM with data from a range of FLASH locations.

**Table 16-13. LDRNGE Routine** 

| Routine Name        | LDRNGE                                                                                                     |
|---------------------|------------------------------------------------------------------------------------------------------------|
| Routine Description | Loads data from a range of locations                                                                       |
| Calling Address     | \$FF30                                                                                                     |
| Stack Used          | 9 bytes                                                                                                    |
| Data Block Format   | Bus speed (BUS_SPD) Data size (DATASIZE) Starting address (ADDRH) Starting address (ADDRL) Data 1 : Data N |

The start location of FLASH from where data is retrieved is specified by the address ADDRH:ADDRL and the number of bytes from this location is specified by DATASIZE. The maximum number of bytes that can be retrieved in one routine call is 128 bytes. The data retrieved from FLASH is loaded into the data array in RAM. Previous data in the data array will be overwritten. User can use this routine to retrieve data from FLASH that was previously programmed.

The coding example below is to retrieve 32 bytes of data starting from \$EF00 in FLASH. The Initialization subroutine is the same as the coding example for PRGRNGE (see 16.3.9.1 PRGRNGE).

| LDRNGE<br>MAIN: | EQU \$FF30          |
|-----------------|---------------------|
| BSR<br>:        | INITIALIZATION      |
| LDHX<br>JSR     | #FILE_PTR<br>LDRNGE |

MC68HC908JL16 Data Sheet, Rev. 1.1

196

Freescale Semiconductor

#### 16.3.9.4 MON\_PRGRNGE

In monitor mode, MON\_PRGRNGE is used to program a range of FLASH locations with data loaded into the data array.

Routine Name MON\_PRGRNGE

Routine Description Program a range of locations, in monitor mode

Calling Address \$FC28

Stack Used 13 bytes

Bus speed Data size Starting address (high byte)
Starting address (low byte)
Data 1
:
Data N

Table 16-14. MON\_PRGRNGE Routine

The MON\_PRGRNGE routine is designed to be used in monitor mode. It performs the same function as the PRGRNGE routine (see 16.3.9.1 PRGRNGE), except that MON\_PRGRNGE returns to the main program via an SWI instruction. After a MON\_PRGRNGE call, the SWI instruction will return the control back to the monitor code.

### 16.3.9.5 MON\_ERARNGE

In monitor mode, ERARNGE is used to erase a range of locations in FLASH.

Routine Name MON\_ERARNGE

Routine Description Erase a page or the entire array, in monitor mode

Calling Address \$FF2C

Stack Used 9 bytes

Bus speed
Data size
Starting address (high byte)
Starting address (low byte)

Table 16-15. MON\_ERARNGE Routine

The MON\_ERARNGE routine is designed to be used in monitor mode. It performs the same function as the ERARNGE routine (see 16.3.9.2 ERARNGE), except that MON\_ERARNGE returns to the main program via an SWI instruction. After a MON\_ERARNGE call, the SWI instruction will return the control back to the monitor code.

### 16.3.9.6 MON\_LDRNGE

In monitor mode, LDRNGE is used to load the data array in RAM with data from a range of FLASH locations.

Table 16-16. ICP\_LDRNGE Routine

| Routine Name        | MON_LDRNGE                                                                                   |
|---------------------|----------------------------------------------------------------------------------------------|
| Routine Description | Loads data from a range of locations, in monitor mode                                        |
| Calling Address     | \$FF24                                                                                       |
| Stack Used          | 11 bytes                                                                                     |
| Data Block Format   | Bus speed Data size Starting address (high byte) Starting address (low byte) Data 1 : Data N |

The MON\_LDRNGE routine is designed to be used in monitor mode. It performs the same function as the LDRNGE routine (see 16.3.9.3 LDRNGE), except that MON\_LDRNGE returns to the main program via an SWI instruction. After a MON\_LDRNGE call, the SWI instruction will return the control back to the monitor code.

### 16.3.9.7 EE\_WRITE

EE\_WRITE is used to write a set of data from the data array to FLASH.

**Table 16-17. EE\_WRITE Routine** 

| Routine Name   EE_WRITE |                                                                                                                                                         |  |  |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Routine Description     | Emulated EEPROM write. Data size ranges from 2 to 15 bytes at a time.                                                                                   |  |  |
| Calling Address         | \$FD3F                                                                                                                                                  |  |  |
| Stack Used              | 24 bytes                                                                                                                                                |  |  |
| Data Block Format       | Bus speed (BUS_SPD) Data size (DATASIZE) <sup>(1)</sup> Starting address (ADDRH) <sup>(2)</sup> Starting address (ADDRL) <sup>(1)</sup> Data 1 : Data N |  |  |

- 1. The minimum data size is 2 bytes. The maximum data size is 15 bytes.
- 2. The start address must be a page boundary start address: \$xx00, \$xx40, \$xx80, or \$00C0.

The start location of the FLASH to be programmed is specified by the address ADDRH:ADDRL and the number of bytes in the data array is specified by DATASIZE. The minimum number of bytes that can be programmed in one routine call is 2 bytes, the maximum is 15 bytes. ADDRH:ADDRL must always be the

MC68HC908JL16 Data Sheet, Rev. 1.1

start of boundary address (the page start address: \$XX00, \$XX40, \$XX80, or \$00C0) and DATASIZE must be the same size when accessing the same page.

In some applications, the user may want to repeatedly store and read a set of data from an area of non-volatile memory. This can be easily implemented when EEPROM memory is used because the byte erase is allowed in EEPROM. On the other hand in FLASH memory, a minimum erase size is a page (64 bytes), so unused locations in a page will be wasted when it is used for data storage.

The EE\_WRITE routine is designed to emulate EEPROM using FLASH. This allows a FLASH page to implement data storage more efficiently. Each call of the EE\_WRITE routine will automatically transfer the data in the data array (in RAM) to the next available blank locations in a page. Once the page is filled up with data, the EE\_WRITE routine automatically erases the page and programs updated data in the same page. In a FLASH page, data is programmed to FLASH with in a block that consists of the data array and one boundary byte. The boundary byte contains the remaining number of bytes which can be programmed in the page (see Figure 16-16).



Figure 16-16. EE\_WRITE FLASH Memory Usage

When using this routine to store a 3-byte data array, the FLASH page can be programmed 16 times before the an erase is required. In effect, the write/erase endurance is increased by 16 times. When a 15-byte data array is used, the write/erase endurance is increased by 4 times. Due to the FLASH page size limitation, the data array is limited from 2 bytes to 15 bytes.

The coding example below uses the \$EF00-\$EE3F page for data storage. The data array size is 15 bytes, and the bus speed is 4.9152 MHz. The coding assumes the data block is already loaded in RAM, with the address pointer, FILE\_PTR, pointing to the first byte of the data block.

| ORG                                                                                                                                                                                                                                                                                                                    |        |         |         |          |   |                            |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------|---------|----------|---|----------------------------|
| BUS_SPD                                                                                                                                                                                                                                                                                                                |        |         | ORG     | RAM      |   |                            |
| BUS_SPD                                                                                                                                                                                                                                                                                                                |        |         | :       |          |   |                            |
| DATASIZE DS.B 1 ; Data size to be programmed  START_ADDR DS.W 1 ; FLASH page start address  DATAARRAY DS.B 15 ; Reserved data array  EE_WRITE EQU \$FD3F FLASH_START EQU \$EF00  ORG FLASH  INITIALISATION:  MOV #20,BUS_SPD MOV #15,DATASIZE LDHX #FLASH_START STHX START_ADDR RTS  MAIN:  BSR INITIALISATION : : : : | _      |         |         |          |   |                            |
| START_ADDR DS.W 1 ; FLASH page start address DATAARRAY DS.B 15 ; Reserved data array  EE_WRITE EQU \$FD3F FLASH_START EQU \$EF00  ORG FLASH INITIALISATION:  MOV #20,BUS_SPD MOV #15,DATASIZE LDHX #FLASH_START STHX START_ADDR RTS  MAIN:  BSR INITIALISATION : : : :                                                 | BUS_SP | D       | DS.B    | 1        | ; | Indicates 4x bus frequency |
| DATAARRAY DS.B 15 ; Reserved data array  EE_WRITE EQU \$FD3F FLASH_START EQU \$EF00  ORG FLASH  INITIALISATION:  MOV #20,BUS_SPD MOV #15,DATASIZE LDHX #FLASH_START STHX START_ADDR RTS  MAIN:  BSR INITIALISATION : : :                                                                                               | DATASI | ZE      | DS.B    | 1        | ; | Data size to be programmed |
| EE_WRITE EQU \$FD3F FLASH_START EQU \$EF00  ORG FLASH  INITIALISATION:  MOV #20,BUS_SPD  MOV #15,DATASIZE  LDHX #FLASH_START  STHX START_ADDR  RTS  MAIN:  BSR INITIALISATION  : : :                                                                                                                                   | START_ | ADDR    | DS.W    | 1        | ; | FLASH page start address   |
| FLASH_START EQU \$EF00  ORG FLASH  INITIALISATION:  MOV #20,BUS_SPD  MOV #15,DATASIZE  LDHX #FLASH_START  STHX START_ADDR  RTS  MAIN:  BSR INITIALISATION  : : :                                                                                                                                                       | DATAAR | RAY     | DS.B    | 15       | ; | Reserved data array        |
| FLASH_START EQU \$EF00  ORG FLASH  INITIALISATION:  MOV #20,BUS_SPD  MOV #15,DATASIZE  LDHX #FLASH_START  STHX START_ADDR  RTS  MAIN:  BSR INITIALISATION  : : :                                                                                                                                                       | EE_WRI | TE      | EQU     | \$FD3F   |   |                            |
| <pre>INITIALISATION:     MOV  #20,BUS_SPD     MOV  #15,DATASIZE     LDHX  #FLASH_START     STHX  START_ADDR     RTS  MAIN:     BSR  INITIALISATION     :     :     :     :     :     :     :</pre>                                                                                                                     | FLASH_ | START   |         | \$EF00   |   |                            |
| MOV #20,BUS_SPD MOV #15,DATASIZE LDHX #FLASH_START STHX START_ADDR RTS  MAIN:  BSR INITIALISATION : :                                                                                                                                                                                                                  |        |         | ORG     | FLASH    |   |                            |
| MOV #15,DATASIZE LDHX #FLASH_START STHX START_ADDR RTS  MAIN:  BSR INITIALISATION : : :                                                                                                                                                                                                                                | INITIA | LISATIO | N:      |          |   |                            |
| MOV #15,DATASIZE LDHX #FLASH_START STHX START_ADDR RTS  MAIN:  BSR INITIALISATION : : :                                                                                                                                                                                                                                |        | MOV     | #20,BUS | S_SPD    |   |                            |
| STHX START_ADDR RTS MAIN:  BSR INITIALISATION : :                                                                                                                                                                                                                                                                      |        | MOV     |         |          |   |                            |
| STHX START_ADDR RTS MAIN:  BSR INITIALISATION : :                                                                                                                                                                                                                                                                      |        | LDHX    | #FLASH  | START    |   |                            |
| RTS MAIN:  BSR INITIALISATION  : :                                                                                                                                                                                                                                                                                     |        | STHX    |         |          |   |                            |
| MAIN:  BSR INITIALISATION  : :                                                                                                                                                                                                                                                                                         |        | RTS     | _       |          |   |                            |
| :<br>:                                                                                                                                                                                                                                                                                                                 | MAIN:  |         |         |          |   |                            |
| :                                                                                                                                                                                                                                                                                                                      |        | BSR     | INITIAI | LISATION | 1 |                            |
| :<br>LHDX #FILE PTR                                                                                                                                                                                                                                                                                                    |        | :       |         |          |   |                            |
| LHDX #FILE PTR                                                                                                                                                                                                                                                                                                         |        | :       |         |          |   |                            |
|                                                                                                                                                                                                                                                                                                                        |        | LHDX    | #FILE_F | PTR      |   |                            |
| JSR EE_WRITE                                                                                                                                                                                                                                                                                                           |        | JSR     |         |          |   |                            |

### NOTE

The EE\_WRITE routine is unable to check for incorrect data blocks, such as the FLASH page boundary address and data size. It is the responsibility of the user to ensure the starting address indicated in the data block is at the FLASH page boundary and the data size is 2 to 15. When the EE\_WRITE routine detects a different data size from the size set up in the previous operation, the operation will not be executed. However in some situations, the routine cannot detect incorrect data size. The user must ensure that data size is same as the previous operation whenever this routine is executed.

#### 16.3.9.8 EE\_READ

EE\_READ is used to load the data array in RAM with a set of data from FLASH.

Table 16-18. EE\_READ Routine

| Routine Name        | EE_READ                                                                                                                                  |  |  |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Routine Description | Emulated EEPROM read. Data size ranges from 2 to 15 bytes at a time.                                                                     |  |  |
| Calling Address     | \$FDD0                                                                                                                                   |  |  |
| Stack Used          | 18 bytes                                                                                                                                 |  |  |
| Data Block Format   | Bus speed (BUS_SPD) Data size (DATASIZE) Starting address (ADDRH) <sup>(1)</sup> Starting address (ADDRL) <sup>(1)</sup> Data 1 : Data N |  |  |

The start address must be a page boundary start address: \$xx00, \$xx40, \$xx80, or \$00C0.

The EE\_READ routine reads data stored by the EE\_WRITE routine. An EE\_READ call will retrieve the last data written to a FLASH page and loaded into the data array in RAM. Same as EE\_WRITE, the data size indicated by DATASIZE is 2 to 15, and the start address ADDRH:ADDRL must the FLASH page boundary address.

The coding example below uses the data stored by the EE\_WRITE coding example (see 16.3.9.7 EE\_WRITE). It loads the 15-byte data set stored in the \$EF00-\$EE7F page to the data array in RAM. The initialization subroutine is the same as the coding example for EE\_WRITE (see 16.3.9.7 EE\_WRITE).

| EE_REAI | )           | EQU               | \$FDD0   |
|---------|-------------|-------------------|----------|
| MAIN:   |             |                   |          |
|         | BSR<br>:    | INITIA            | LIZATION |
|         | :           |                   |          |
|         | LDHX<br>JSR | FILE_P'<br>EE_REA |          |
|         | OBIC        |                   |          |

#### NOTE

The EE\_READ routine is unable to check for incorrect data blocks, such as the FLASH page boundary address and data size. It is the responsibility of the user to ensure the starting address indicated in the data block is at the FLASH page boundary and the data size is 2 to 15. When the EE\_READ routine detects a different data size from the size setup in the previous operation, the operation will not be executed. However in some situations, the routine cannot detect incorrect data size. The user must ensure that data size is same as the previous operation whenever this routine is executed.

MC68HC908JL16 Data Sheet, Rev. 1.1

MC68HC908JL16 Data Sheet, Rev. 1.1

# Chapter 17 **Electrical Specifications**

### 17.1 Introduction

This section contains electrical and timing specifications.

## 17.2 Absolute Maximum Ratings

Maximum ratings are the extreme limits to which the microcontroller unit (MCU) can be exposed without permanently damaging it.

#### NOTE

This device is not guaranteed to operate properly at the maximum ratings. Refer to 17.5 5-V DC Electrical Characteristics and 17.8 3-V DC Electrical Characteristics for guaranteed operating conditions.

**Table 17-1. Absolute Maximum Ratings** 

| Characteristic <sup>(1)</sup>                                         | Symbol Value      |                                              | Unit |
|-----------------------------------------------------------------------|-------------------|----------------------------------------------|------|
| Supply voltage                                                        | $V_{DD}$          | -0.3 to +6.0                                 | V    |
| Input voltage                                                         | V <sub>IN</sub>   | V <sub>SS</sub> -0.3 to V <sub>DD</sub> +0.3 | V    |
| Mode entry voltage, IRQ pin                                           | V <sub>TST</sub>  | V <sub>SS</sub> -0.3 to +8.5                 | V    |
| Maximum current per pin excluding V <sub>DD</sub> and V <sub>SS</sub> | I                 | ±25                                          | mA   |
| Storage temperature                                                   | T <sub>STG</sub>  | −55 to +150                                  | °C   |
| Maximum current out of V <sub>SS</sub>                                | I <sub>MVSS</sub> | 100                                          | mA   |
| Maximum current into V <sub>DD</sub>                                  | I <sub>MVDD</sub> | 100                                          | mA   |

Voltages referenced to V<sub>SS</sub>.

#### NOTE

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum-rated voltages to this high-impedance circuit. For proper operation, it is recommended that  $V_{IN}$  and  $V_{OUT}$  be constrained to the range  $V_{SS} \le (V_{IN} \text{ or } V_{OUT}) \le V_{DD}$ . Reliability of operation is enhanced if unused inputs are connected to an appropriate logic voltage level (for example, either  $V_{SS}$  or  $V_{DD}$ .)

MC68HC908JL16 Data Sheet, Rev. 1.1 Freescale Semiconductor 203

#### **Electrical Specifications**

## 17.3 Functional Operating Range

**Table 17-2. Operating Range** 

| Characteristic              | Symbol                                                | Value            | Unit |
|-----------------------------|-------------------------------------------------------|------------------|------|
| Operating temperature range | T <sub>A</sub><br>(T <sub>L</sub> to T <sub>H</sub> ) | -40 to +85       | °C   |
| Operating voltage range     | V <sub>DD</sub>                                       | 3 ±10%<br>5 ±10% | V    |

## 17.4 Thermal Characteristics

**Table 17-3. Thermal Characteristics** 

| Characteristic                                                     | Symbol            | Value                                                                    | Unit |
|--------------------------------------------------------------------|-------------------|--------------------------------------------------------------------------|------|
| Thermal resistance 28-pin PDIP 28-pin SOIC 32-pin SDIP 32-pin LQFP | $\theta_{\sf JA}$ | 70<br>70<br>70<br>95                                                     | °C/W |
| I/O pin power dissipation                                          | P <sub>I/O</sub>  | User determined                                                          | W    |
| Power dissipation <sup>(1)</sup>                                   | P <sub>D</sub>    | $P_D = (I_{DD} \times V_{DD}) + P_{I/O} = K/(T_J + 273 ^{\circ}C)$       | W    |
| Constant <sup>(2)</sup>                                            | К                 | $P_{D} \times (T_{A} + 273 \text{ °C})$ $+ P_{D}^{2} \times \theta_{JA}$ | W/°C |
| Average junction temperature                                       | T <sub>J</sub>    | $T_A + (P_D \times \theta_{JA})$                                         | °C   |

Power dissipation is a function of temperature.
 K constant unique to the device. K can be determined for a known T<sub>A</sub> and measured P<sub>D</sub>. With this value of K, P<sub>D</sub> and T<sub>J</sub> can be determined for any value of T<sub>A</sub>.

## 17.5 5-V DC Electrical Characteristics

Table 17-4. DC Electrical Characteristics (5V)

| Characteristic <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                 | Symbol                              | Min                  | Typ <sup>(2)</sup>                | Max                               | Unit                             |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------|-----------------------------------|-----------------------------------|----------------------------------|
| Output high voltage (I <sub>LOAD</sub> = -2.0mA)<br>PTA0-PTA7, PTB0-PTB7, PTD0-PTD7, PTE0-PTE1                                                                                                                                                                                                                                                | V <sub>OH</sub>                     | V <sub>DD</sub> -0.8 | _                                 | _                                 | V                                |
| Output low voltage (I <sub>LOAD</sub> = 1.6mA) PTA6, PTB0-PTB7, PTD0, PTD1, PTD4, PTD5, PTE0-PTE1                                                                                                                                                                                                                                             | V <sub>OL</sub>                     | _                    | _                                 | 0.4                               | V                                |
| Output low voltage (I <sub>LOAD</sub> = 25mA)<br>PTD6, PTD7                                                                                                                                                                                                                                                                                   | V <sub>OL</sub>                     | _                    | _                                 | 0.5                               | V                                |
| LED drives (V <sub>OL</sub> = 3V)<br>PTA0-PTA5, PTA7, PTD2, PTD3, PTD6, PTD7                                                                                                                                                                                                                                                                  | I <sub>OL</sub>                     | 28                   | 38                                | 46                                | mA                               |
| Input high voltage PTA0-PTA7, PTB0-PTB7, PTD0-PTD7, PTE0-PTE1, RST, IRQ, OSC1                                                                                                                                                                                                                                                                 | V <sub>IH</sub>                     | $0.7 \times V_{DD}$  | _                                 | V <sub>DD</sub>                   | V                                |
| Input low voltage PTA0-PTA7, PTB0-PTB7, PTD0-PTD7, PTE0-PTE1, RST, IRQ, OSC1                                                                                                                                                                                                                                                                  | V <sub>IL</sub>                     | V <sub>SS</sub>      | _                                 | $0.3 \times V_{DD}$               | V                                |
| V <sub>DD</sub> supply current, f <sub>OP</sub> = 8MHz  Run <sup>(3)</sup> XTAL oscillator option  RC oscillator option  Wait <sup>(4)</sup> XTAL oscillator option  RC oscillator option  RC oscillator option  Stop <sup>(5)</sup> (-40°C to 85°C)  XTAL or RC oscillator option (LVI enabled)  XTAL or RC oscillator option (LVI disabled) | I <sub>DD</sub>                     |                      | 10<br>8<br>4.5<br>2.5<br>150<br>1 | 18<br>16<br>10<br>9.5<br>220<br>5 | mA<br>mA<br>mA<br>mA<br>μA<br>μA |
| Digital I/O ports Hi-Z leakage current                                                                                                                                                                                                                                                                                                        | I <sub>IL</sub>                     | _                    | _                                 | ± 10                              | μА                               |
| Input current                                                                                                                                                                                                                                                                                                                                 | I <sub>IN</sub>                     | _                    | _                                 | ± 1                               | μΑ                               |
| Capacitance Ports (as input or output)                                                                                                                                                                                                                                                                                                        | C <sub>OUT</sub><br>C <sub>IN</sub> | _<br>_               |                                   | 12<br>8                           | pF                               |
| POR rearm voltage <sup>(6)</sup>                                                                                                                                                                                                                                                                                                              | V <sub>POR</sub>                    | 750                  | _                                 | _                                 | mV                               |
| POR rise time ramp rate <sup>(7)</sup>                                                                                                                                                                                                                                                                                                        | R <sub>POR</sub>                    | 0.035                | _                                 | _                                 | V/ms                             |
| Monitor mode entry voltage                                                                                                                                                                                                                                                                                                                    | V <sub>TST</sub>                    | $1.5 \times V_{DD}$  | _                                 | 8.5                               | ٧                                |
| Pullup resistors <sup>(8)</sup> RST, IRQ, PTA0–PTA7, PTD6, PTD7                                                                                                                                                                                                                                                                               | R <sub>PU</sub>                     | 16                   | 24                                | 32                                | kΩ                               |

Table continued on next page

#### **Electrical Specifications**

| Table 17-4. DC Electrical Characteristics (5) | V) | ) |
|-----------------------------------------------|----|---|
|-----------------------------------------------|----|---|

| Characteristic <sup>(1)</sup>                 | Symbol             | Min  | Typ <sup>(2)</sup> | Max  | Unit |
|-----------------------------------------------|--------------------|------|--------------------|------|------|
| Low-voltage inhibit, trip falling voltage     | V <sub>TRIPF</sub> | 3.90 | 4.20               | 4.50 | V    |
| Low-voltage inhibit, trip rising voltage      | V <sub>TRIPR</sub> | 4.00 | 4.30               | 4.60 | V    |
| Low-voltage inhibit reset/recovery hysteresis | V <sub>HYS</sub>   | _    | 100                | _    | mV   |

- 1.  $V_{DD}$  = 4.5 to 5.5 Vdc,  $V_{SS}$  = 0 Vdc,  $T_A$  =  $T_L$  to  $T_H$ , unless otherwise noted. 2. Typical values reflect average measurements at midpoint of voltage range, 25 °C only.
- 3. Run (operating)  $I_{DD}$  measured using external square wave clock source ( $f_{OP} = 8 \text{MHz}$ ). All inputs 0.2 V from rail. No dc loads. Less than 100 pF on all outputs.  $C_L = 20$  pF on OSC2. All ports configured as inputs. OSC2 capacitance linearly affects run I<sub>DD</sub>. Measured with all modules enabled.
- 4. Wait  $I_{DD}$  measured using external square wave clock source ( $f_{OP} = 8$ MHz). All inputs 0.2V from rail. No dc loads. Less than 100 pF on all outputs. C<sub>L</sub> = 20 pF on OSC2. All ports configured as inputs. OSC2 capacitance linearly affects wait I<sub>DD</sub>.
- 5. Stop I<sub>DD</sub> measured with OSC1 grounded; no port pins sourcing current.
- 6. Maximum is highest voltage that POR is guaranteed.
- 7. If minimum  $V_{DD}$  is not reached before the internal POR reset is released,  $\overline{RST}$  must be driven low externally until minimum V<sub>DD</sub> is reached.
- 8.  $R_{PU}$  is measured at  $V_{DD} = 5.0 V$ .

## 17.6 5-V Control Timing

Table 17-5. Control Timing (5V)

| Characteristic <sup>(1)</sup>                                 | Symbol             | Min                 | Max | Unit             |
|---------------------------------------------------------------|--------------------|---------------------|-----|------------------|
| Internal operating frequency                                  | f <sub>OP</sub>    | _                   | 8   | MHz              |
| RST input pulse width low <sup>(2)</sup>                      | t <sub>IRL</sub>   | 750                 | _   | ns               |
| TIM2 external clock input                                     | f <sub>T2CLK</sub> | _                   | 4   | MHz              |
| IRQ interrupt pulse width low (edge-triggered) <sup>(3)</sup> | t <sub>ILIH</sub>  | 100                 | _   | ns               |
| IRQ interrupt pulse period <sup>(3)</sup>                     | t <sub>ILIL</sub>  | Note <sup>(4)</sup> | _   | t <sub>CYC</sub> |

- 1.  $V_{DD}$  = 4.5 to 5.5 Vdc,  $V_{SS}$  = 0 Vdc,  $T_A$  =  $T_L$  to  $T_H$ ; timing shown with respect to 20%  $V_{DD}$  and 70%  $V_{SS}$ , unless otherwise
- 2. Minimum pulse width reset is guaranteed to be recognized. It is possible for a smaller pulse width to cause a reset.
- 3. Values are based on characterization results, not tested in production.
- The minimum period is the number of cycles it takes to execute the interrupt service routine plus 1 t<sub>CYC</sub>.



Figure 17-1. RST and IRQ Timing

## 17.7 5-V Oscillator Characteristics

Table 17-6. Oscillator Specifications (5V)

| Characteristic                                                                                              | Symbol               | Min             | Тур                | Max         | Unit           |
|-------------------------------------------------------------------------------------------------------------|----------------------|-----------------|--------------------|-------------|----------------|
| Internal oscillator clock frequency                                                                         | f <sub>ICLK</sub>    |                 | 50k <sup>(1)</sup> |             | Hz             |
| External reference clock to OSC1 (2)                                                                        | fosc                 | dc              | _                  | 32M         | Hz             |
| Crystal reference frequency (3)(4)                                                                          | f <sub>XTALCLK</sub> | 1M              | _                  | 32M         | Hz             |
| Crystal load capacitance (5)                                                                                | C <sub>L</sub>       | _               | _                  | _           |                |
| Crystal fixed capacitance (3)                                                                               | C <sub>1</sub>       | _               | $2 \times C_L$     | _           |                |
| Crystal tuning capacitance (3)                                                                              | C <sub>2</sub>       | _               | $2 \times C_L$     | _           |                |
| Feedback bias resistor                                                                                      | R <sub>B</sub>       | _               | 10 MΩ              | _           |                |
| Series resistor $^{(3)}$<br>$f_{XTALCLK} = 1MHz$<br>$f_{XTALCLK} = 4MHz$<br>$f_{XTALCLK} = 8MHz$ to $32MHz$ | R <sub>S</sub>       | 111             | 20<br>10<br>0      | _<br>_<br>_ | kΩ<br>kΩ<br>kΩ |
| External RC clock frequency                                                                                 | f <sub>RCCLK</sub>   | 2M              | _                  | 12M         | Hz             |
| RC oscillator external R                                                                                    | R <sub>EXT</sub>     | See Figure 17-2 |                    | Ω           |                |
| RC oscillator external C                                                                                    | C <sub>EXT</sub>     | _               | 10                 | _           | pF             |

- 1. Typical value reflect average measurements at midpoint of voltage range, 25 °C only. See Figure 17-4 for plot.
- 2. No more than 10% duty cycle deviation from 50%.
- 3. Use fundamental mode only, do not use overtone crystals or overtone ceramic resonators.
- 4. Due to variations in electrical properties of external components such as, ESR and Load Capacitance, operation above 16 MHz is not guaranteed for all crystals or ceramic resonators. Operation above 16 MHz requires that a Negative Resistance Margin (NRM) characterization and component optimization be performed by the crystal or ceramic resonator vendor for every different type of crystal or ceramic resonator which will be used. This characterization and optimization must be performed at the extremes of voltage and temperature which will be applied to the microcontroller in the application. The NRM must meet or exceed 10x the maximum ESR of the crystal or ceramic resonator for acceptable performance.
- 5. Consult crystal vendor data sheet.



Figure 17-2. RC vs. Frequency (5V @25°C)

MC68HC908JL16 Data Sheet, Rev. 1.1

## 17.8 3-V DC Electrical Characteristics

Table 17-7. DC Electrical Characteristics (3V)

| Characteristic <sup>(1)</sup>                                                                                                                                                                                                                                                                                    | Symbol                              | Min                   | Typ <sup>(2)</sup>               | Max                           | Unit                 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----------------------|----------------------------------|-------------------------------|----------------------|
| Output high voltage (I <sub>LOAD</sub> = -1.0 mA)<br>PTA0-PTA7, PTB0-PTB7, PTD0-PTD7, PTE0-PTE1                                                                                                                                                                                                                  | V <sub>OH</sub>                     | V <sub>DD</sub> -0.4  | _                                | _                             | V                    |
| Output low voltage (I <sub>LOAD</sub> = 0.8 mA) PTA6, PTB0-PTB7, PTD0, PTD1, PTD4, PTD5, PTE0-PTE1                                                                                                                                                                                                               | V <sub>OL</sub>                     | _                     | _                                | 0.4                           | V                    |
| Output low voltage (I <sub>LOAD</sub> = 20 mA)<br>PTD6, PTD7                                                                                                                                                                                                                                                     | V <sub>OL</sub>                     | _                     | _                                | 0.5                           | V                    |
| LED drives (V <sub>OL</sub> = 1.8V)<br>PTA0–PTA5, PTA7, PTD2, PTD3, PTD6, PTD7                                                                                                                                                                                                                                   | I <sub>OL</sub>                     | 8                     | 18                               | 26                            | mA                   |
| Input high voltage PTA0-PTA7, PTB0-PTB7, PTD0-PTD7, PTE0-PTE1, RST, IRQ, OSC1                                                                                                                                                                                                                                    | V <sub>IH</sub>                     | $0.7 \times V_{DD}$   | _                                | V <sub>DD</sub>               | V                    |
| Input low voltage PTA0-PTA7, PTB0-PTB7, PTD0-PTD7, PTE0-PTE1, RST, IRQ, OSC1                                                                                                                                                                                                                                     | V <sub>IL</sub>                     | V <sub>SS</sub>       | _                                | $0.3 \times V_{DD}$           | V                    |
| V <sub>DD</sub> supply current, f <sub>OP</sub> = 4MHz Run <sup>(3)</sup> XTAL oscillator option RC oscillator option Wait <sup>(4)</sup> XTAL oscillator option RC oscillator option Stop <sup>(5)</sup> (-40°C to 85°C) XTAL or RC oscillator option (LVI enabled) XTAL or RC oscillator option (LVI disabled) | I <sub>DD</sub>                     |                       | 4.5<br>4<br>2<br>1<br>130<br>0.5 | 10<br>9<br>7<br>6<br>200<br>3 | mA<br>mA<br>mA<br>mA |
| Digital I/O ports Hi-Z leakage current                                                                                                                                                                                                                                                                           | I <sub>IL</sub>                     | _                     | _                                | ± 10                          | μА                   |
| Input current                                                                                                                                                                                                                                                                                                    | I <sub>IN</sub>                     | _                     | _                                | ± 1                           | μА                   |
| Capacitance Ports (as input or output)                                                                                                                                                                                                                                                                           | C <sub>OUT</sub><br>C <sub>IN</sub> |                       | _                                | 12<br>8                       | pF                   |
| POR rearm voltage <sup>(6)</sup>                                                                                                                                                                                                                                                                                 | V <sub>POR</sub>                    | 750                   | _                                | _                             | mV                   |
| POR rise time ramp rate <sup>(7)</sup>                                                                                                                                                                                                                                                                           | R <sub>POR</sub>                    | 0.035                 | _                                | _                             | V/ms                 |
| Monitor mode entry voltage                                                                                                                                                                                                                                                                                       | V <sub>TST</sub>                    | 1.5 × V <sub>DD</sub> | _                                | 8.5                           | V                    |
| Pullup resistors <sup>(8)</sup> RST, IRQ, PTA0–PTA7, PTD6, PTD7                                                                                                                                                                                                                                                  | R <sub>PU</sub>                     | 16                    | 24                               | 32                            | kΩ                   |

Table continued on next page

Table 17-7. DC Electrical Characteristics (3V)

| Characteristic <sup>(1)</sup>                 | Symbol             | Min   | Typ <sup>(2)</sup> | Max   | Unit |
|-----------------------------------------------|--------------------|-------|--------------------|-------|------|
| Low-voltage inhibit, trip falling voltage     | V <sub>TRIPF</sub> | 2.40  | 2.55               | 2.70  | V    |
| Low-voltage inhibit, trip rising voltage      | V <sub>TRIPR</sub> | 2.475 | 2.625              | 2.775 | V    |
| Low-voltage inhibit reset/recovery hysteresis | V <sub>HYS</sub>   | _     | 75                 | _     | mV   |

- 1.  $V_{DD}$  = 2.7 to 3.3 Vdc,  $V_{SS}$  = 0 Vdc,  $T_A$  =  $T_L$  to  $T_H$ , unless otherwise noted.
- 2. Typical values reflect average measurements at midpoint of voltage range, 25 °C only.
- 3. Run (operating)  $I_{DD}$  measured using external square wave clock source ( $f_{OP} = 4$ MHz). All inputs 0.2V from rail. No dc loads. Less than 100 pF on all outputs.  $C_L = 20$  pF on OSC2. All ports configured as inputs. OSC2 capacitance linearly affects run  $I_{DD}$ . Measured with all modules enabled.
- 4. Wait  $I_{DD}$  measured using external square wave clock source ( $f_{OP} = 4$ MHz). All inputs 0.2V from rail. No dc loads. Less than 100 pF on all outputs.  $C_L = 20$  pF on OSC2. All ports configured as inputs. OSC2 capacitance linearly affects wait  $I_{DD}$ .
- 5. Stop I<sub>DD</sub> measured with OSC1 grounded; no port pins sourcing current.
- 6. Maximum is highest voltage that POR is guaranteed.
- 7. If minimum  $V_{DD}$  is not reached before the internal POR reset is released,  $\overline{RST}$  must be driven low externally until minimum  $V_{DD}$  is reached.
- 8.  $R_{PU}$  is measured at  $V_{DD} = 5.0 V$ .

## 17.9 3-V Control Timing

Table 17-8. Control Timing (3V)

| Characteristic <sup>(1)</sup>               | Symbol             | Min | Max | Unit |
|---------------------------------------------|--------------------|-----|-----|------|
| Internal operating frequency <sup>(2)</sup> | f <sub>OP</sub>    | _   | 4   | MHz  |
| RST input pulse width low <sup>(3)</sup>    | t <sub>IRL</sub>   | 1.5 | _   | μS   |
| IRQ input pulse width low <sup>(3)</sup>    | t <sub>IIL</sub>   | 1.5 | _   | μS   |
| TIM2 external clock input                   | f <sub>T2CLK</sub> | _   | 2   | MHz  |

- 1.  $V_{DD}$  = 2.7 to 3.3 Vdc,  $V_{SS}$  = 0 Vdc,  $T_A$  =  $T_L$  to  $T_H$ ; timing shown with respect to 20%  $V_{DD}$  and 70%  $V_{DD}$ , unless otherwise noted
- Some modules may require a minimum frequency greater than dc for proper operation; see appropriate table for this information.
- 3. Minimum pulse width reset is guaranteed to be recognized. It is possible for a smaller pulse width to cause a reset.

## 17.10 3-V Oscillator Characteristics

Table 17-9. Oscillator Specifications (3V)

| Characteristic                                                                                            | Symbol               | Min         | Тур                | Max         | Unit           |
|-----------------------------------------------------------------------------------------------------------|----------------------|-------------|--------------------|-------------|----------------|
| Internal oscillator clock frequency                                                                       | f <sub>ICLK</sub>    |             | 45k <sup>(1)</sup> |             | Hz             |
| External reference clock to OSC1 (2)                                                                      | f <sub>OSC</sub>     | dc          | _                  | 16M         | Hz             |
| Crystal reference frequency (3)(4)                                                                        | f <sub>XTALCLK</sub> | 1M          | _                  | 16M         | Hz             |
| Crystal load capacitance (5)                                                                              | C <sub>L</sub>       | _           | _                  | _           |                |
| Crystal fixed capacitance (3)                                                                             | C <sub>1</sub>       | _           | $2 \times C_L$     | _           |                |
| Crystal tuning capacitance (3)                                                                            | C <sub>2</sub>       | _           | $2 \times C_L$     | _           |                |
| Feedback bias resistor                                                                                    | R <sub>B</sub>       | _           | 10 MΩ              | _           |                |
| Series resistor $^{(3)}$<br>$f_{XTALCLK} = 1MHz$<br>$f_{XTALCLK} = 4MHz$<br>$f_{XTALCLK} = 8MHz$ to 16MHz | R <sub>S</sub>       | _<br>_<br>_ | 20<br>10<br>0      | _<br>_<br>_ | kΩ<br>kΩ<br>kΩ |
| External RC clock frequency                                                                               | fRCCLK               | 2M          | _                  | 10M         | Hz             |
| RC oscillator external R                                                                                  | R <sub>EXT</sub>     | ;           | See Figure 17-     | 3           | Ω              |
| RC oscillator external C                                                                                  | C <sub>EXT</sub>     | _           | 10                 | _           | pF             |

- 1. Typical value reflect average measurements at midpoint of voltage range, 25 °C only. See Figure 17-4 for plot.
- 2. No more than 10% duty cycle deviation from 50%.
- 3. Use fundamental mode only, do not use overtone crystals or overtone ceramic resonators.
- 4. Due to variations in electrical properties of external components such as, ESR and Load Capacitance, operation above 16 MHz is not guaranteed for all crystals or ceramic resonators. Operation above 16 MHz requires that a Negative Resistance Margin (NRM) characterization and component optimization be performed by the crystal or ceramic resonator vendor for every different type of crystal or ceramic resonator which will be used. This characterization and optimization must be performed at the extremes of voltage and temperature which will be applied to the microcontroller in the application. The NRM must meet or exceed 10x the maximum ESR of the crystal or ceramic resonator for acceptable performance.
- 5. Consult crystal vendor data sheet.



Figure 17-3. RC vs. Frequency (3V @25°C)

MC68HC908JL16 Data Sheet, Rev. 1.1



Figure 17-4. Internal Oscillator Frequency

## 17.11 Typical Supply Currents



Figure 17-5. Typical Operating I<sub>DD</sub> (XTAL osc), with All Modules Turned On (25°C)



Figure 17-6. Typical Wait Mode  $I_{DD}$  (XTAL osc), with All Modules Turned Off (25°C)

## 17.12 Timer Interface Module Characteristics

Table 17-10. Timer Interface Module Characteristics (5V and 3V)

| Characteristic                              | Symbol                                | Min                        | Max | Unit |
|---------------------------------------------|---------------------------------------|----------------------------|-----|------|
| Input capture pulse width                   | t <sub>TIH,</sub> t <sub>TIL</sub>    | 1/f <sub>OP</sub>          | _   |      |
| Input clock pulse width (T2CLK pulse width) | t <sub>LMIN</sub> , t <sub>HMIN</sub> | (1/f <sub>OP</sub> ) + 5ns | _   |      |

## 17.13 ADC10 Characteristics

**Table 17-11. ADC10 Characteristics** 

| Characteristic                    | Conditions                                      | Symbol                         | Min                 | Typ <sup>(1)</sup> | Max      | Unit              | Comment                                 |
|-----------------------------------|-------------------------------------------------|--------------------------------|---------------------|--------------------|----------|-------------------|-----------------------------------------|
| Supply voltage                    | Absolute                                        | $V_{DD}$                       | 2.7                 | _                  | 5.5      | V                 |                                         |
| Supply Current                    | V <sub>DD</sub> ≤ 3.3 V (3.0 V Typ)             |                                | _                   | 55                 | _        |                   |                                         |
| ALPC = 1<br>ALSMP = 1<br>ADCO = 1 | V <sub>DD</sub> ≤ 5.5 V (5.0 V Typ)             | I <sub>DD</sub> <sup>(2)</sup> | _                   | 75                 | _        | μΑ                |                                         |
| Supply current<br>ALPC = 1        | V <sub>DD</sub> ≤ 3.3 V (3.0 V Typ)             |                                | _                   | 120                | _        |                   |                                         |
| ALPC = 1<br>ALSMP = 0<br>ADCO = 1 | $V_{DD} \le 5.5 \text{ V } (5.0 \text{ V Typ})$ | I <sub>DD</sub> <sup>(2)</sup> | _                   | 175                | _        | μΑ                |                                         |
| Supply current<br>ALPC = 0        | $V_{DD} \le 3.3 \text{ V } (3.0 \text{ V Typ})$ |                                | _                   | 140                | _        |                   |                                         |
| ALPC = 0<br>ALSMP = 1<br>ADCO = 1 | V <sub>DD</sub> ≤ 5.5 V (5.0 V Typ)             | I <sub>DD</sub> <sup>(2)</sup> | _                   | 180                | _        | μΑ                |                                         |
| Supply current                    | V <sub>DD</sub> ≤ 3.3 V (3.0 V Typ)             |                                | _                   | 340                | _        | μΑ                |                                         |
| ALPC = 0<br>ALSMP = 0<br>ADCO = 1 | V <sub>DD</sub> ≤ 5.5 V (5.0 V Typ)             | I <sub>DD</sub> <sup>(2)</sup> | _                   | 440                | 615      |                   |                                         |
| ADC internal alask                | High speed (ALPC = 0)                           | ı                              | 0.40 <sup>(3)</sup> | _                  | 2.00     | MHz               | t1/f.                                   |
| ADC internal clock                | Low power (ALPC = 1)                            | f <sub>ADCK</sub>              | 0.40 <sup>(3)</sup> | _                  | 1.00     |                   | t <sub>ADCK</sub> = 1/f <sub>ADCK</sub> |
| 10-Bit Mode                       | Short sample (ALSMP = 0)                        | tuno                           | 19                  | 19                 | 21       | t <sub>ADCK</sub> | t <sub>Bus</sub> =1/f <sub>Bus</sub>    |
| Conversion time                   | Long sample (ALSMP = 1)                         | t <sub>ADC</sub>               | 39                  | 39                 | 41       | cycles            | cycles                                  |
| 8-Bit Mode                        | Short sample (ALSMP = 0)                        | t <sub>ADC</sub>               | 16                  | 16                 | 18       | t <sub>ADCK</sub> | t <sub>Bus</sub> =1/f <sub>Bus</sub>    |
| Conversion time                   | Long sample (ALSMP = 1)                         | ADC                            | 36                  | 36                 | 38       | cycles            | cycles                                  |
| Sample time                       | Short sample (ALSMP = 0)                        | t <sub>ADS</sub>               | 4                   | 4                  | 4        | t <sub>ADCK</sub> |                                         |
| Campio anno                       | Long sample (ALSMP = 1)                         | -ADS                           | 24                  | 24                 | 24       | cycles            |                                         |
| Input voltage                     |                                                 | V <sub>ADIN</sub>              | $V_{SS}$            | 1                  | $V_{DD}$ | ٧                 |                                         |
| Input capacitance                 |                                                 | C <sub>ADIN</sub>              | _                   | 7                  | 10       | pF                | Not tested                              |
| Input impedance                   |                                                 | R <sub>ADIN</sub>              |                     | 5                  | 15       | kΩ                | Not tested                              |

- Continued on next page

MC68HC908JL16 Data Sheet, Rev. 1.1

### Table 17-11. ADC10 Characteristics

| Characteristic                       | Conditions  | Symbol           | Min      | Typ <sup>(1)</sup> | Max      | Unit    | Comment                             |
|--------------------------------------|-------------|------------------|----------|--------------------|----------|---------|-------------------------------------|
| Analog source impedance              |             | R <sub>AS</sub>  | _        | _                  | 10       | kΩ      | External to MCU                     |
|                                      | 10-bit mode | RES              | 1.758    | 5                  | 5.371    | mV      | V (0N                               |
| Ideal resolution (1 LSB)             | 8-bit mode  |                  | 7.031    | 20                 | 21.48    | 111.4   | V <sub>REFH</sub> /2 <sup>N</sup>   |
| Total unadjusted error               | 10-bit mode | E <sub>TUE</sub> | 0        | ±2.0               | ±2.5     | LSB     | Includes                            |
| iotai unaujusteu erroi               | 8-bit mode  | LIUE             | 0        | ±0.7               | ±1.0     | LOD     | quantization                        |
|                                      | 10-bit mode | DNL              | 0        | ±0.5               | _        | LSB     |                                     |
| Differential non-linearity           | 8-bit mode  | DINL             | 0        | ±0.3               | _        | LOD     |                                     |
|                                      | Mor         | notonicity a     | ind no-m | ssing-co           | des guai | ranteed |                                     |
| Integral non-linearity               | 10-bit mode | INL              | 0        | ±0.5               | _        | - LSB   |                                     |
| integral non-linearity               | 8-bit mode  | IINL             | 0        | ±0.3               | _        |         |                                     |
| Zero-scale error                     | 10-bit mode | E <sub>ZS</sub>  | 0        | ±0.5               | _        | LSB     | V <sub>ADIN</sub> = V <sub>SS</sub> |
| Zeio-scale eiioi                     | 8-bit mode  | ∟ZS              | 0        | ±0.3               | _        | LOD     | VADIN - VSS                         |
| Full-scale error                     | 10-bit mode | E <sub>FS</sub>  | 0        | ±2.0               | _        | LSB     | $V_{ADIN} = V_{DD}$                 |
| Full-Scale error                     | 8-bit mode  | -FS              | 0        | ±0.3               | _        | LOD     | VADIN - VDD                         |
| Quantization error                   | 10-bit mode | E <sub>Q</sub>   | _        | _                  | ±0.5     | LSB     | 8-bit mode is                       |
| Quantization endi                    | 8-bit mode  | LQ               | _        | _                  | ±0.5     | LOD     | not truncated                       |
| Input leakage error                  | 10-bit mode | E <sub>IL</sub>  | 0        | ±0.2               | ±5       | LSB     | Pad leakage <sup>(4)</sup>          |
|                                      | 8-bit mode  | LIL              | 0        | ±0.1               | ±1.2     | LOD     | * R <sub>AS</sub>                   |
| Bandgap voltage input <sup>(5)</sup> |             | $V_{BG}$         | 1.17     | 1.245              | 1.32     | V       |                                     |

Typical values assume V<sub>DD</sub> = 5.0 V, temperature = 25°C, f<sub>ADCK</sub> = 1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.
 Incremental I<sub>DD</sub> added to MCU mode current.

<sup>3.</sup> Values are based on characterization results, not tested in production.

<sup>4.</sup> Based on typical input pad leakage current.

<sup>5.</sup> LVI must be enabled, (LVID = 0, in CONFIG1). Voltage input to ADCH4:0 = \$1A, an ADC conversion on this channel allows user to determine supply voltage.

## 17.14 MMIIC Electrical Characteristics

**Table 17-12. MMIIC DC Electrical Characteristics** 

| Characteristic <sup>(1)</sup> | Symbol              | Min  | Тур | Max | Unit | Comments                                                                     |
|-------------------------------|---------------------|------|-----|-----|------|------------------------------------------------------------------------------|
| Input low                     | V <sub>IL</sub>     | -0.5 | _   | 0.8 | V    | Data, clock input low.                                                       |
| Input high                    | V <sub>IH</sub>     | 2.1  | _   | 5.5 | ٧    | Data, clock input high.                                                      |
| Output low                    | V <sub>OL</sub>     | _    | _   | 0.4 | V    | Data, clock output low;<br>@I <sub>PULLUP,MAX</sub>                          |
| Input leakage                 | I <sub>LEAK</sub>   | _    | _   | ± 5 | μΑ   | Input leakage current                                                        |
| Pullup current                | I <sub>PULLUP</sub> | 100  | _   | 350 | μА   | Current through pull-up resistor or current source. See note. <sup>(2)</sup> |

V<sub>DD</sub> = 2.7 to 5.5Vdc, V<sub>SS</sub> = 0 Vdc, T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>, unless otherwise noted.
 The I<sub>PULLUP</sub> (max) specification is determined primarily by the need to accommodate a maximum of 1.1kΩ equivalent series resistor of removable SMBus devices, such as the smart battery, while maintaining the V<sub>OL</sub> (max) of the bus.



Figure 17-7. MMIIC Signal Timings

See Table 17-13 for MMIIC timing parameters.

Table 17-13. MMIIC Interface Input/Output Signal Timing

| Characteristic               | Symbol                | Min | Тур | Max  | Unit | Comments                                                                                     |
|------------------------------|-----------------------|-----|-----|------|------|----------------------------------------------------------------------------------------------|
| Operating frequency          | f <sub>SMB</sub>      | 10  | _   | 100  | kHz  | MMIIC operating frequency                                                                    |
| Bus free time                | t <sub>BUF</sub>      | 4.7 | _   | _    | μS   | Bus free time between STOP and START condition                                               |
| Repeated start hold time.    | t <sub>HD.STA</sub>   | 4.0 | ı   | ı    | μS   | Hold time after (repeated) START condition. After this period, the first clock is generated. |
| Repeated start setup time.   | t <sub>SU.STA</sub>   | 4.7 | 1   | 1    | μS   | Repeated START condition setup time.                                                         |
| Stop setup time              | t <sub>SU.STO</sub>   | 4.0 | _   | _    | μS   | Stop condition setup time.                                                                   |
| Hold time                    | t <sub>HD.DAT</sub>   | 300 | _   | _    | ns   | Data hold time.                                                                              |
| Setup time                   | t <sub>SU.DAT</sub>   | 250 | _   | _    | ns   | Data setup time.                                                                             |
| Clock low time-out           | t <sub>TIMEOUT</sub>  | 25  | _   | 35   | ms   | Clock low time-out. <sup>(1)</sup>                                                           |
| Clock low                    | t <sub>LOW</sub>      | 4.7 | _   | _    | μS   | Clock low period                                                                             |
| Clock high                   | <sup>t</sup> ніgн     | 4.0 | _   | _    | μS   | Clock high period. <sup>(2)</sup>                                                            |
| Slave clock low extend time  | t <sub>LOW.SEXT</sub> | _   | _   | 25   | ms   | Cumulative clock low extend time (slave device) <sup>(3)</sup>                               |
| Master clock low extend time | t <sub>LOW.MEXT</sub> | _   | _   | 10   | ms   | Cumulative clock low extend time (master device) (4)                                         |
| Fall time                    | t <sub>F</sub>        | _   | _   | 300  | ns   | Clock/Data Fall Time <sup>(5)</sup>                                                          |
| Rise time                    | t <sub>R</sub>        |     | _   | 1000 | ns   | Clock/Data Rise Time <sup>(5)</sup>                                                          |

<sup>1.</sup> Devices participating in a transfer will timeout when any clock low exceeds the value of T<sub>TIMEOUT</sub> min. of 25ms. Devices that have detected a timeout condition must reset the communication no later than T<sub>TIMEOUT</sub> max of 35ms. The maximum value specified must be adhered to by both a master and a slave as it incorporates the cumulative limit for both a master (10 ms) and a slave (25 ms).

Software should turn-off the MMIIC module to release the SDA and SCL lines.

<sup>2.</sup> T<sub>HIGH MAX</sub> provides a simple guaranteed method for devices to detect the idle conditions.

<sup>3.</sup> T<sub>LOW.SEXT</sub> is the cumulative time a slave device is allowed to extend the clock cycles in one message from the initial start to the stop. If a slave device exceeds this time, it is expected to release both its clock and data lines and reset itself.

T<sub>LOW.MEXT</sub> is the cumulative time a master device is allowed to extend its clock cycles within each byte of a message as defined from start-to-ack, ack-to-ack, or ack-to-stop.

<sup>5.</sup> Rise and fall time is defined as follows:  $T_R = (V_{ILMAX} - 0.15)$  to  $(V_{IHMIN} + 0.15)$ ,  $T_F = 0.9 \times V_{DD}$  to  $(V_{ILMAX} - 0.15)$ .

## 17.15 Memory Characteristics

**Table 17-14. Memory Characteristics** 

| Characteristic                                    | Symbol                           | Min        | Тур    | Max        | Unit   |
|---------------------------------------------------|----------------------------------|------------|--------|------------|--------|
| RAM data retention voltage (1)                    | V <sub>RDR</sub>                 | 1.3        | _      | _          | V      |
| FLASH program bus clock frequency                 | _                                | 1          | _      | _          | MHz    |
| FLASH PGM/ERASE supply voltage (V <sub>DD</sub> ) | V <sub>PGM/ERASE</sub>           | 2.7        | _      | 5.5        | V      |
| FLASH read bus clock frequency                    | f <sub>Read</sub> <sup>(2)</sup> | 0          | _      | 8 M        | Hz     |
| FLASH page erase time <1 K cycles >1 K cycles     | t <sub>Erase</sub>               | 0.9<br>3.6 | 1<br>4 | 1.1<br>5.5 | ms     |
| FLASH mass erase time                             | t <sub>MErase</sub>              | 4          | _      | _          | ms     |
| FLASH PGM/ERASE to HVEN setup time                | t <sub>NVS</sub>                 | 10         | _      | _          | μS     |
| FLASH high-voltage hold time                      | t <sub>NVH</sub>                 | 5          | _      | _          | μS     |
| FLASH high-voltage hold time (mass erase)         | t <sub>NVHL</sub>                | 100        | _      | _          | μS     |
| FLASH program hold time                           | t <sub>PGS</sub>                 | 5          | _      | _          | μS     |
| FLASH program time                                | t <sub>PROG</sub>                | 30         | _      | 40         | μS     |
| FLASH return to read time                         | t <sub>RCV</sub> <sup>(3)</sup>  | 1          | _      | _          | μS     |
| FLASH cumulative program hv period                | t <sub>HV</sub> <sup>(4)</sup>   | _          | _      | 4          | ms     |
| FLASH endurance <sup>(5)</sup>                    | _                                | 10 k       | 100 k  | _          | Cycles |
| FLASH data retention time <sup>(6)</sup>          | _                                | 15         | 100    | _          | Years  |

- 1. Values are based on characterization results, not tested in production.
- 2.  $f_{\mbox{Read}}$  is defined as the frequency range for which the FLASH memory can be read.
- 3.  $t_{RCV}$  is defined as the time it needs before the FLASH can be read after turning off the high voltage charge pump, by clearing HVEN to 0.
- 4. t<sub>HV</sub> is defined as the cumulative high voltage programming time to the same row before next erase.
- $t_{HV}$  must satisfy this condition:  $t_{NVS} + t_{NVH} + t_{PGS} + (t_{PROG} \times 32) \le t_{HV}$  maximum. 5. Typical endurance was evaluated for this product family. For additional information on how Freescale Semiconductor defines Typical Endurance, please refer to Engineering Bulletin EB619.
- 6. Typical data retention values are based on intrinsic capability of the technology measured at high temperature and de-rated to 25°C using the Arrhenius equation. For additional information on how Freescale Semiconductor defines Typical Data Retention, please refer to Engineering Bulletin EB618.

# **Chapter 18 Ordering Information and Mechanical Specifications**

# 18.1 Introduction

This section contains order numbers for the MC68HC908JL16. Dimensions are given for:

- 28-pin plastic dual in-line package (PDIP)
- 28-pin small outline integrated circuit package (SOIC)
- 32-pin shrink dual in-line package (SDIP)
- 32-pin low-profile quad flat pack (LQFP)

# 18.2 MC Order Numbers

**Table 18-1. MC Order Numbers** 

| MC Order Number | Operating<br>Temperature Range | Package     |
|-----------------|--------------------------------|-------------|
| MC908JL16CPE    | −40 to +85 °C                  | 28-pin PDIP |
| MC908JL16CDWE   | −40 to +85 °C                  | 28-pin SOIC |
| MC908JL16CSPE   | −40 to +85 °C                  | 32-pin SDIP |
| MC908JL16CFJE   | −40 to +85 °C                  | 32-pin LQFP |

Temperature and package designators:

 $C = -40 \text{ to } +85 \, ^{\circ}\text{C}$ 

P = Plastic dual in-line package (PDIP)

DW = Small outline integrated circuit package (SOIC)

SP = Shrink dual in-line package (SDIP)

FJ = Low-profile quad flat pack (LQFP)

E = RoHS

# 18.3 Package Dimensions

Refer to the following pages for detailed package dimensions.

Freescale Semiconductor 217



| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE |              | PRINT VERSION NOT TO SCALE |             |
|------------------------------------------------------|--------------------|--------------|----------------------------|-------------|
| TITLE:                                               |                    | DOCUMENT NO  | 1: 98ASB42390B             | RE∨: D      |
| 28 LD PDIP                                           |                    | CASE NUMBER  | 2: 710-02                  | 24 MAY 2005 |
|                                                      |                    | STANDARD: NE | IN-JEDEC                   |             |

POSITIONAL TOLERANCE OF LEADS, SHALL BE WITHIN 0.25 MM (0.010) AT MAXIMUM MATERIAL CONDITION, IN RELATION TO SEATING PLANE AND EACH OTHER.

DIMENSION TO CENTER OF LEADS WHEN FORMED PARALLEL.

3. DIMENSION DOES NOT INCLUDE MOLD FLASH.

- 4. 710-01 OBSOLETE, NEW STD 710-02.
- 5. CONTROLLING DIMENSION: INCH

|      | IN                       | ICH          | MILI  | LIMETER   |       |      | INCH      | MILL     | IMETER   |
|------|--------------------------|--------------|-------|-----------|-------|------|-----------|----------|----------|
| DIM  | MIN                      | MAX          | MIN   | MAX       | DIM   | MIN  | MAX       | MIN      | MAX      |
| А    | 1.435                    | 1.465        | 36.45 | 37.21     |       |      |           |          |          |
| В    | 0.540                    | 0.560        | 13.72 | 14.22     |       |      |           |          |          |
| С    | 0.155                    | 0.200        | 3.94  | 5.08      |       |      |           |          |          |
| D    | 0.014                    | 0.022        | 0.36  | 0.56      |       |      |           |          |          |
| F    | 0.040                    | 0,060        | 1.02  | 1.52      |       |      |           |          |          |
| G    | 0.100                    | BSC          | 2.5   | 54 BSC    |       |      |           |          |          |
| Н    | 0.065                    | 0.085        | 1.65  | 2.16      |       |      |           |          |          |
| J    | 0.008                    | 0.015        | 0.20  | 0.38      |       |      |           |          |          |
| K    | 0.115                    | 0.135        | 2.92  | 3.43      |       |      |           |          |          |
| L    | 0.600 BSC                |              | 15.2  | 24 BSC    |       |      |           |          |          |
| М    | 0.                       | 15*          | 0*    | 15°       |       |      |           |          |          |
| N    | 0.020                    | 0.040        | 0.51  | 1.02      |       |      |           |          |          |
|      |                          |              |       |           |       |      |           |          |          |
|      | DEESCALE SEM             | I CONDUCTOR  | INC   |           |       |      |           |          |          |
| U F1 | REESCALE SEM<br>ALL RIGH | TS RESERVED. | INC.  | MECHANICA | L OUT | LINE | PRINT VER | SION NOT | TO SCALE |

TITLE:

DOCUMENT NO: 98ASB42390B

REV: D

CASE NUMBER: 710-02

STANDARD: NON-JEDEC



| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED.  MECHANICA |  | L OUTLINE    | PRINT VERSION NO | OT TO SCALE |
|-----------------------------------------------------------------|--|--------------|------------------|-------------|
| TITLE: SOIC, WIDE BODY, 28 LEAD CASEOUTLINE                     |  | DOCUMENT NO  | ): 98ASB42345B   | REV: G      |
|                                                                 |  | CASE NUMBER  | R: 751F-05       | 10 MAR 2005 |
|                                                                 |  | STANDARD: MS | S-013AE          |             |



| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | ECHANICAL OUTLINE | PRINT VERSION NO | OT TO SCALE |
|------------------------------------------------------|-------------------|------------------|-------------|
| TITLE: SOIC, WIDE BODY,                              | DOCUMENT NO       | ): 98ASB42345B   | REV: G      |
| 28 LEAD                                              | CASE NUMBER       | R: 751F-05       | 10 MAR 2005 |
| CASEOUTLINE                                          | STANDARD:         | MS-013AE         |             |

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- THIS DIMENSION DOES NOT INCLUDE MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.
- 4. 751F-01 THRU -04 OBSOLETE. NEW STANDARD: 751F-05

THIS DIMENSION DOES NOT INCLUDE DAM

THIS DIMENSION DOES NOT INCLUDE DAM BAR PROTRUSION ALLOWABLE DAM BAR PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF THIS DIMENSION AT MAXIMUM MATERIAL CONDITION.

| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE    | PRINT VERSION NO | OT TO SCALE |
|------------------------------------------------------|-----------|--------------|------------------|-------------|
| TITLE: SOIC, WIDE BODY,<br>28 LEAD                   |           | DOCUMENT NO  | ): 98ASB42345B   | REV: G      |
|                                                      |           | CASE NUMBER  | R: 751F-05       | 10 MAR 2005 |
| CASEOUTLINE                                          |           | STANDARD: MS | S-013AE          |             |



| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE |              | PRINT VERSION NOT TO SCALE |             |
|------------------------------------------------------|--------------------|--------------|----------------------------|-------------|
| TITLE:                                               |                    | DOCUMENT NO  | D: 98ASA99330D             | REV: A      |
| 32 LEAD PDIP                                         |                    | CASE NUMBER  | R: 1376–02                 | 25 APR 2005 |
|                                                      |                    | STANDARD: NO | DN-JEDEC                   |             |

- 1. ALL DIMENSION ARE IN MILLIMETERS.
- 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5-1994.

3.

DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS.

DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION.

| FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE    | PRINT VERSION NO | OT TO SCALE |
|----------------------------------------------------|-----------|--------------|------------------|-------------|
| TITLE:                                             |           | DOCUMENT NO  | ): 98ASA99330D   | REV: A      |
| 32 LEAD PDIP                                       |           | CASE NUMBER  | R: 1376–02       | 25 APR 2005 |
|                                                    |           | STANDARD: NO | N-JEDEC          |             |





| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE               |                          | PRINT VERSION NO | IT TO SCALE |
|------------------------------------------------------|----------------------------------|--------------------------|------------------|-------------|
| TITLE:                                               |                                  | DOCUMENT NO: 98ASH70029A |                  | REV: D      |
| LOW PROFILE QUAD FLAT PA                             | CASE NUMBER: 873A-03 19 MAY 2005 |                          |                  |             |
| 32 LEAD, 0.8 PITCH (7 X 7 X 1.4)                     |                                  | STANDARD: JE             | DEC MS-026 BBA   |             |



DETAIL G



SECTION F-F ROTATED 90°CW 32 PLACES



| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE |                          | PRINT VERSION NO | IT TO SCALE |
|------------------------------------------------------|--------------------|--------------------------|------------------|-------------|
| TITLE:                                               |                    | DOCUMENT NO: 98ASH70029A |                  | REV: D      |
| LOW PROFILE QUAD FLAT PA                             | CASE NUMBER        | 8: 873A-03               | 19 MAY 2005      |             |
| 32 LEAD, 0.8 PITCH (7 X 7 X 1.4)                     |                    | STANDARD: JE             | DEC MS-026 BBA   |             |

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5-1994.
- 3. DATUMS A, B, AND D TO BE DETERMINED AT DATUM PLANE H.
- 4. DIMENSIONS TO BE DETERMINED AT SEATING PLANE DATUM C.
- DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE MAXIMUM DIMENSION BY MORE THAN 0.08 MM. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION: 0.07 MM.
- 6. DIMENSIONS DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS
  0.25 MM PER SIDE. DIMENSIONS ARE MAXIMUM PLASTIC BODY SIZE DIMENSIONS INCLUDING
  MOLD MISMATCH.
- A EXACT SHAPE OF EACH CORNER IS OPTIONAL.
- 8. THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.1 MM AND 0.25 MM FROM THE LEAD TIP.

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED.            | MECHANICAL OUTLINE |                          | PRINT VERSION NO | IT TO SCALE |
|--------------------------------------------------------------------|--------------------|--------------------------|------------------|-------------|
| TITLE:                                                             |                    | DOCUMENT NO: 98ASH70029A |                  | REV: D      |
| LOW PROFILE QUAD FLAT PACK (LQFP) 32 LEAD, 0.8 PITCH (7 X 7 X 1.4) |                    | CASE NUMBER              | R: 873A-03       | 19 MAY 2005 |
|                                                                    |                    | STANDARD: JE             | IDEC MS-026 BBA  |             |

**Ordering Information and Mechanical Specifications** 

MC68HC908JL16 Data Sheet, Rev. 1.1

228 Freescale Semiconductor

#### How to Reach Us:

#### Home Page:

www.freescale.com

#### E-mail:

support@freescale.com

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

## Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street
Tai Po Industrial Estate
Tai Po, N.T., Hong Kong
+800 2666 8080
support.asia@freescale.com

## For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405
Denver, Colorado 80217
1-800-441-2447 or 303-675-2140
Fax: 303-675-2150
LDCForFreescaleSemiconductor@hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc. 2005. All rights reserved.

