## **Application Note 7526** # Single Channel MicroFET™ 3x2 Power MOSFET Recommended Land Pattern and Thermal Performance Roman Gurevich, Scott Pearson, Ray Poremba #### Introduction Fairchild 's new MicroFET™ 3x2 package with exposed drain pad provides a true surface-mount alternative that greatly improves thermal characteristics, high current handling capability and low on-resistance. These devices are intended for applications where a miniaturized package is required. This application note discusses pin-outs, land pattern and thermal performance for the single pad MicroFET. #### Pin-out Figure 1 shows the MicroFET<sup>TM</sup> 3x2 package and pin-out assignment for the single P-channel device. Thermal paths are kept to a minimum by two means. First, the use of a leadless package reduces thermal resistance relative to a leaded package. Second, a thermal pad underneath the package permits an optimal package cooling interface to the PCB. Figure 1. Single MicroFET™ 3x2-8 # MicroFET™ Single Package Dimensions # MicroFET 3x2 single pad land pattern recommendation The basic land pattern layout and dimensions are shown in Figure 2. This land pattern was designed according to application note 7525. Figure 2. Recommended land pattern #### **Dimensions** | SYMBOL | MILLIMETERS | | NOTES | |--------|-------------|------|-------| | | MIN | MAX | NOTES | | Α | 0.80 | 1.00 | 1 | | A1 | 0.00 | 0.05 | 1 | | A2 | 0.65 | 0.75 | 1 | | А3 | 0.15 | 0.25 | 1 | | b | 0.12 | 0.28 | 1 | | b1 | 0.17 | 0.30 | 1 | | D | 2.90 | 3.10 | 1 | | Е | 1.90 | 2.10 | 1 | | D2 | 0.46 | 0.61 | 1 | | E2 | 0.45 | 0.60 | 1 | | D3 | 0.91 | 1.07 | 1 | | E3 | 0.15 | 0.35 | 1 | | е | 0.65 BSC | | 1 | | L | 0.21 | 0.37 | 1 | | L2 | 0.00 | 0.10 | 1 | | L3 | 0.00 | 0.10 | 1 | | N | 8 | | 4 | | r | 0.127 BSC | | 1 | | r1 | 0.127 BSC | | 1 | | Ø | 0° | 12º | | #### NOTES: - 1. All dimensions are in mm. - 2. Package outline exclusive of mold flash & metal burr. - 3. Package outline inclusive of plating. - 4. N is the total number of terminals. - 5. Package surface finishing of Ra 0.4 um max. #### **Thermal Performance** ### Junction-to-Case Thermal Resistance (the Package Performance) Thermal performance for the single MicroFET 3x2-8 package is measured as junction-to-case thermal resistance, in which the "case" is the center drain pad of the device. The junction-to-case thermal resistance for this device is typically 4.5 °C/W, with a maximum thermal resistance of approximately 6.0 °C/W. This data compares favorably with another surface mount package the SO-8. For example, the junction-to-case thermal resistance for the typical SO-8 package is 22 °C/W typical and 25 °C/W maximum. Figure 3 demonstrates the comparison between MicroFET 3x2 and SO-8 package's sizes. Figure 3. Relative Package Size #### Junction-to-Ambient Thermal Resistance The typical junction-to-ambient thermal resistance for the single MicroFET 3x2 package is 58 °C/W steady state and about 65 °C/W maximum for the 1in² copper area. Figure 4 illustrates MicroFET 3x2 single thermal performance. Figure 4. Thermal Impedance of single MicroFET 3x2 For comparison the junction-to-ambient thermal resistance for the typical SO-8 package is $68 \, ^{\circ}\text{C/W}$ typical and $75 \, ^{\circ}\text{C/W}$ maximum for the $1 \, \text{in}^2$ copper area. The power dissipation for the SO-8 package is $1.7 \, \text{W}$ for the $1 \, \text{in}^2$ copper area at $150 \, ^{\circ}\text{C}$ . For the MicroFET 3x2 single package the power dissipation is $2.23 \, \text{W}$ for the $1 \, \text{in}^2$ copper area at $150 \, ^{\circ}\text{C}$ . The results indicate significantly better thermal performance for the MicroFET 3x2 package - much smaller package has greater thermal characteristics. #### **TRADEMARKS** The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. $ACEx^{TM}$ $\mathsf{FASTr}^{\mathsf{TM}}$ PACMAN™ SuperSOT™-3 Bottomless™ FRFET™ POP<sup>TM</sup> SuperSOT™-6 Power247™ CoolFET™ GlobalOptoisolator™ SuperSOT™-8 CROSSVOLT™ GTO™ PowerTrench<sup>®</sup> SvncFET™ DenseTrench™ QFET™ HiSeC™ TinyLogic™ DOME™. ISOPLANAR™ $QS^{TM}$ TruTranslation™ UHC™ EcoSPARK™ LittleFET™ QT Optoelectronics™ E<sup>2</sup>CMOS™ UltraFET<sup>®</sup> MicroFET™ Quiet Series™ SILENT SWITCHER® $VCX^{TM}$ EnSigna™ MicroPak™ FACT Quiet Series OPTOLOGIC STAR\*POWER\* FAST<sup>®</sup> OPTOPLANAR™ Stealth™ STAR\*POWER is used under license #### **DISCLAIMER** FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### **PRODUCT STATUS DEFINITIONS** #### **Definition of Terms** | Datasheet Identification | Product Status | Definition | | |--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Advance Information | Formative or In<br>Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | | Preliminary | First Production | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only. | |