## AN-9741 # Design Guideline for LED Lamp Control Using Primary-Side Regulated Flyback Converter, FL103M ### Introduction Many LED lamp systems use the flyback converter topology. In applications where precise output current regulation is required, current sensing in the secondary side is always necessary, which results in additional sensing loss. For power supply designers struggling to meet increasing regulatory pressures, the output current sensing is a daunting design challenge. Primary-Side Regulation (PSR) for power supplies can be an optimal solution for compliance and cost in LED lamp systems. Primary-side regulation controls the output voltage and current precisely with information in the primary side of the LED lamp controller only. This removes the output current sensing loss and eliminates secondary-feedback circuitry. This facilitates a higher efficiency power supply design without incurring tremendous costs. Fairchild's PWM PSR controller FL103M simplifies meeting tighter efficiency requirements with few external components. This application note presents design considerations for LED lamp systems employing Fairchild Semiconductor components. It includes designing the transformer and output filter, selecting the components, and implementing constant-current control. The step-by-step procedure completes a power supply design. The design is verified through an experimental prototype converter using FL103. Figure 1 shows the typical application circuit for an LED lamp using FL103M. Figure 1. Typical Application Circuit ## **Principle of Primary-Side Regulation** Figure 2 shows typical waveforms of a flyback converter. Generally, Discontinuous Conduction Mode (DCM) operation is preferred for primary-side regulation since it allows better output regulation. The key of primary-side regulation is how to obtain output voltage and current information without directly sensing them. Once these values are obtained, the control can be accomplished by the conventional feedback compensation method. Figure 2. Key Waveforms of PSR Flyback Converter The operation principles of DCM flyback converter are: #### Stage I During the MOSFET on time $(t_{ON})$ , input voltage $(V_{DL})$ is applied across the primary-side inductor $(L_m)$ . Then MOSFET current $(I_{DS})$ increases linearly from zero to the peak value $(I_{PK})$ . During this time, the energy is drawn from the input and stored in the inductor. #### Stage II When the MOSFET is turned off, the energy stored in the inductor forces the rectifier diode $(D_F)$ to turn on. During the diode conduction time $(t_{DIS})$ , the output voltage $(V_O)$ , together with diode forward-voltage drop $(V_F)$ , are applied across the secondary-side inductor and the diode current $(I_F)$ decreases linearly from the peak value to zero. At the end of $t_{\text{DIS}}$ , all the energy stored in the inductor has been delivered to the output. #### Stage III When the diode current reaches zero, the transformer auxiliary winding voltage $(V_A)$ begins to oscillate by the resonance between the primary-side inductor $(L_m)$ and the output capacitor of MOSFET. ## **Design Procedure** In this section, a design procedure is presented using the schematic in Figure 3 as a reference. Figure 3. CV and CC Operation Area ### [STEP-1] Estimate the Efficiencies Figure 3 shows the Constant Voltage (CV) and Constant Current (CC) operation area. To optimize the power stage design, the efficiencies and input powers should be specified for operating point A (nominal output voltage and current), B (50% of nominal output voltage), and C (minimum output voltage). - 1. Estimated overall efficiency $(\eta)$ for operating points A, B, and C: The overall power conversion efficiency should be estimated to calculate the input power. If no reference data is available, set $\eta = 0.7 \sim 0.75$ for low-voltage output applications and $\eta = 0.8 \sim 0.85$ for high-voltage output applications. - 2. Estimated primary-side efficiency $(\eta_P)$ and secondary-side efficiency $(\eta_S)$ for operating points A, B, and C. Figure 4 shows the definition of primary-side and secondary-side efficiencies, where the primary-side efficiency is for the power transfer from AC line input to the transformer primary side, while the secondary-side efficiency is for the power transfer from the transformer primary side to the power supply output. The typical values for the primary-side and secondary-side efficiencies are given as: $$\eta_P \cong \eta^{\frac{1}{3}}, \eta_S \cong \eta^{\frac{2}{3}}; V_O < 10V$$ (1) $$\eta_P \cong \eta^{\frac{2}{3}}, \eta_S \cong \eta^{\frac{1}{3}}; V_O > 10V$$ (2) Figure 4. Primary- and Secondary-Side Efficiency With the estimated overall efficiency, the input power at nominal output is given as: $$P_{IN} = \frac{V_O^N \times I_O^N}{\eta} \tag{3}$$ where $V_{O}^{\ N}$ and $I_{O}^{\ N}$ are the nominal output voltage and current, respectively. The input power of the transformer at nominal output is given as: $$P_{IN_{-}T} = \frac{V_O^N \times I_O^N}{\eta_S} \tag{4}$$ When the output voltage drops below 50% of its nominal value, the frequency is reduced to 33kHz to prevent CCM operation. Thus, the transformer should be designed for DCM both at 50% of nominal output voltage and minimum output voltage. As output voltage reduces in CC Mode, the efficiency also drops. To optimize the transformer design, it is necessary to estimate the efficiencies properly at 50% of nominal output voltage and minimum output voltage conditions. The overall efficiency at 50% of nominal output voltage (operating point B) can be approximated as: $$\eta_{@B} \cong \eta \times \frac{0.5 \times V_O^N}{0.5 \times V_O^N + V_E} \times \frac{V_O^N + V_F}{V_O^N} \tag{5}$$ where $V_F$ is diode forward-voltage drop. The secondary-side efficiency at 50% of nominal output voltage (operating point B) can be approximated as: $$\eta_{S@B} \cong \eta_S \times \frac{0.5 \times V_O^N}{0.5 \times V_O^N + V_F} \times \frac{V_O^N + V_F}{V_O^N}$$ (6) Then, the power supply input power and transformer input power at 50% nominal output voltage (operating point B) are given as: $$P_{IN@B} = \frac{0.5 \times V_O^N \times I_O^N}{\eta_{@B}} \tag{7}$$ $$P_{IN\_T@B} = \frac{0.5 \times V_O^N \times I_O^N}{\eta_{S@B}}$$ (8) The overall efficiency at the minimum output voltage (operating point C) can be approximated as: $$\eta_{@C} \cong \eta \times \frac{V_O^{\min}}{V_O^{\min} + V_F} \times \frac{V_O^N + V_F}{V_O^N}$$ (9) where, Vo<sup>min</sup> is the minimum output voltage. The secondary-side efficiency at minimum output voltage (operating point C) can be approximated as: $$\eta_{@C} \cong \eta_S \times \frac{V_O^{\min}}{V_O^{\min} + V_F} \times \frac{V_O^N + V_F}{V_O^N}$$ (10) Then, the power supply input power and transformer input power at the minimum output voltage (operating point C) are given as: $$P_{IN@C} = \frac{V_O^{\min} \times I_O^N}{\eta_{@C}} \tag{11}$$ $$P_{IN\_T@B} = \frac{V_O^{\min} \times I_O^N}{\eta_{S@C}}$$ (12) # [STEP-2] Determine the DC Link Capacitor (C<sub>DL</sub>) and the DC Link Voltage Range It is typical to select the DC link capacitor as $2\text{-}3\mu F$ per watt of input power for universal input range ( $90 \sim 265 V_{RMS}$ ) and $1\mu F$ per watt of input power for European input range ( $195 \sim 265 V_{RMS}$ ). With the DC link capacitor chosen, the minimum DC link voltage is obtained as: $$V_{DL}^{\min} = \sqrt{2 \times (V_{LINE}^{\min})^2 - \frac{P_{IN}(1 - D_{ch})}{C_{DI} \times f_I}}$$ (13) where $V_{LINE}^{\ \ min}$ is the minimum line voltage, $C_{DL}$ is the DC link capacitor, $f_L$ is the line frequency, and $D_{ch}$ is the DC link capacitor charging duty ratio defined as shown in Figure 5 (typically about 0.2). Figure 5. DC Link Voltage Waveforms The maximum DC link voltage is given as: $$V_{DL}^{\text{max}} = \sqrt{2} \times V_{LINE}^{\text{max}} \tag{14}$$ where $V_{LINE}^{max}$ is the maximum line voltage. The minimum input DC link voltage at 50% nominal output voltage is given as: $$V_{DL@B}^{\min} = \sqrt{2 \times (V_{LINE}^{\min})^2 - \frac{P_{IN@B}(1 - D_{ch})}{C_{DL} \times f_L}} \quad (15)$$ The minimum input DC link voltage at minimum output voltage are given as: $$V_{DL@C}^{\min} = \sqrt{2 \times (V_{LINE}^{\min})^2 - \frac{P_{IN@C}(1 - D_{ch})}{C_{DL} \times f_L}} \quad (16)$$ ## [STEP-3] Determine Transformer Turns Ratio Figure 6 shows the MOSFET drain-to-source voltage waveforms. When the MOSFET is turned off, the sum of the input voltage $(V_{DL})$ and the output voltage reflected to the primary is imposed across the MOSFET as: $$V_{DS}^{\quad nom} = V_{DL}^{\quad \text{max}} + V_{RO} \tag{17}$$ where V<sub>RO</sub> is reflected output voltage defined as: $$V_{RO} = \frac{N_S}{N_P} \times (V_O + V_F) \tag{18}$$ where $V_F$ is the diode forward voltage drop and $N_P$ and $N_S$ are number of turns for the primary side and secondary side, respectively. When the MOSFET is turned on; the output voltage, together with input voltage reflected to the secondary, are imposed across the diode as: $$V_F = V_O + \frac{N_S}{N_P} \times V_{DL}^{\text{max}} \tag{19}$$ As observed in Equations (5) and (6), increasing the transformer turns ratio $(N_P/N_S)$ results in increased voltage of MOSFET, while it leads to reduced voltage stress of rectifier diode. Therefore, the transformer turns ratio $(N_P/N_S)$ should be determined by the compromise between MOSFET and diode voltage stresses. When determining the transformer turns ratio, the voltage overshoot $(V_{OS})$ on drain voltage should be also considered. The maximum voltage stress of MOSFET is given as: $$V_{DS}^{\ \ max} = V_{DL}^{\ \ max} + V_{RO} + V_{OS} \tag{20} \label{eq:20}$$ For reasonable snubber design, voltage overshoot ( $V_{OS}$ ) is typically 1~1.5 times the reflected output voltage. It is also typical to have a margin of 15~20% of breakdown voltage for maximum MOSFET voltage stress. Figure 6. Voltage Stress of MOSFET The transformer turns ratio between the auxiliary winding and secondary winding $(N_A/N_S)$ should be determined by considering the permissible IC supply voltage $(V_{DD})$ range and minimum output voltage in constant current. When the LED operates in constant current, $V_{DD}$ is changed, together with the output voltage, as seen Figure 7. The overshoot of auxiliary winding voltage caused by the leakage inductance also affects the $V_{DD}$ . At light-load condition, where the overshoot of auxiliary winding voltage is negligible, $V_{DD}$ voltage is given as: $$V_{DD}^{\min 1} = \frac{N_A}{N_c} \times (V_O + V_F) - V_{FA}$$ (21) The actual $V_{\rm DD}$ voltage at heavy load is higher than Equation (21) due to the overshoot by the leakage inductance, which is proportional to the voltage overshoot of MOSFET drain-to-source voltage shown in Figure 7. Considering the effect of voltage overshoot, the $V_{\rm DD}$ voltages for nominal output voltage and minimum output voltage are given as: $$V_{DD}^{\text{max}} \cong \frac{N_A}{N_S} \times \left(V_O + V_F + \frac{N_S}{N_P} \times V_{OS}\right) - V_{FA}$$ (22) $$V_{DD}^{\min 2} \cong \frac{N_A}{N_S} \times \left(V_O^{\min} + V_F + \frac{N_S}{N_P} \times V_{OS}\right) - V_{FA}$$ (23) where $V_{\rm FA}$ is the diode forward-voltage drop of auxiliary winding diode. Figure 7. V<sub>DD</sub> and Winding Voltage ## [STEP-4] Design the Transformer Figure 8 shows the definition of MOSFET conduction time $(t_{ON})$ , diode conduction time $(t_{DIS})$ , and non-conduction time $(t_{OFF})$ . The sum of MOSFET conduction time and diode conduction time at 50% of nominal output voltage is obtained as: $$t_{ON@B} + t_{DIS@B} = t_{ON@B} \left( 1 + \frac{N_S}{N_P} \times \frac{V_{DL@B}^{\text{min}}}{0.5 \times V_O + V_F} \right)$$ (24) The first step in transformer design is to determine how much non-conduction time ( $t_{OFF}$ ) is allowed in DCM operation. Once the $t_{OFF}$ is determined, by considering the frequency variation caused by frequency hopping and its own tolerance, the MOSFET conduction time is obtained as: $$t_{ON@B} = \frac{\frac{1}{f_S} - t_{OFF@B}}{1 + \frac{N_S}{N_P} \times \frac{V_{DL@B}}{0.5 \times V_O + V_F}}$$ $$(25)$$ Figure 8. Definition of ton, tols, and toff Transformer primary-side inductance can be calculated as: $$L_{m} = \frac{\left(V_{DL@B}^{\min} \times t_{ON@B}\right)^{2} \times f_{S}}{2 \times P_{IN} T@B}$$ (26) The maximum peak-drain current can be obtained at the nominal output condition as: $$I_{DS}^{PK} = \sqrt{\frac{2 \times P_{IN\_T}}{L_m \times f_S}} \tag{27}$$ The MOSFET conduction time at the nominal output condition is obtained as: $$t_{ON} = I_{DS}^{PK} \times \frac{L_m}{V_{DL}^{\min}}$$ (28) The minimum number of turns for the transformer primary side to avoid the core saturation is given by: $$N_P^{\min} = \frac{L_m \times I_{DS}^{PK}}{B_{sat} \times A_e} \tag{29}$$ where $A_e$ is the cross-sectional area of the core in $m^2$ and $B_{sat}$ is the saturation flux density in Tesla. Figure 9 shows the typical characteristics of ferrite core from TDK (PC40). Since the saturation flux density ( $B_{sat}$ ) decreases as the temperature rises, the high-temperature characteristics should be considered for a charger in an enclosed case. If there is no reference data, use $B_{sat}$ =0.25~0.3T. Once the turns ratio is obtained, determine the proper integer for $N_s$ so that the resulting $N_P$ is larger than $N_P^{min}$ obtained from Equation (29). Figure 9. Typical B-H Curves of Ferrite Core (TDK/PC40) DCM operation at minimum output voltage should be also checked. The MOSFET conduction time at minimum output voltage is given as: $$t_{ON@C} = \frac{1}{V_{DL@C}} \times \sqrt{\frac{2 \times P_{IN\_T@C} \times L_m}{f_{SR}}}$$ (30) where $f_{SR}$ is the reduced switching frequency to prevent CCM operation. Then, the non-conduction time at minimum output voltage is given as: $$t_{OFF@C} = \frac{1}{f_{SR}} - t_{ON@C} \left(1 + \frac{N_P}{N_S} \times \frac{V_{DL@C}}{V_O^{\min} + V_F}\right)$$ (31) The non-conduction time should be larger than 3µs (10% of the switching period), considering the tolerance of the switching frequency. # [STEP-5] Calculate the Voltage and Current of the Switching Devices #### **Primary-Side MOSFET** The voltage stress of the MOSFET was discussed when determining the turns ratio in STEP-3. Assuming that drainvoltage overshoot is the same as the reflected output voltage, maximum drain voltage is given as: $$V_{DS}^{\text{max}} = V_{DL}^{\text{max}} + V_{RO} + V_{OS}$$ (32) The RMS current though the MOSFET is given as: $$I_{DS}^{rms} = I_{DS}^{PK} \times \sqrt{\frac{t_{ON} \times f_S}{3}}$$ (33) #### Secondary-Side diode The maximum reverse voltage and the RMS current of the rectifier diode are obtained, respectively, as: $$V_F = V_O^N + \frac{N_S}{N_R} \times V_{DL}^{\text{max}}$$ (34) $$I_F^{rms} = I_{DS}^{rms} \times \sqrt{\frac{V_{DL}^{\min}}{V_{RO}}} \times \frac{N_P}{N_S}$$ (35) ### [STEP-6] Output Voltage and Current Setting The nominal output current is determined by the sensing resistor value and transformer turns ratio as: $$R_{Sense} = \frac{N_P}{N_S \times I_O^N \times 8.5} \tag{36}$$ The voltage divider $R_1$ and $R_2$ should be determined such that VS is 2.5V at the end of diode current conduction time, as shown in Figure 8. $$\frac{R_1}{R_2} = \frac{V_O^{\ N}}{V_{ref}} \times \frac{N_A}{N_S} - 1 \tag{37}$$ Select 1% tolerance resistor for better output regulation. It is recommended to place a bypass capacitor of 22~68pF closely between the VS pin and the GND pin to bypass the switching noise and keep the accuracy of the sampled voltage for CV regulation. The value of the capacitor affects the load regulation and constant-current regulation. Figure 10 illustrates the measured waveform on the VS pin with a different VS capacitor. If a higher-value VS capacitor is used, the charging time becomes longer and the sampled voltage is higher than the actual value. Figure 10. Sampling Voltage with Different VS Capacitors FL103 is able to control brownout voltage by VS resistors. When the current through VS ( $I_{VS}$ ) is typically 175 $\mu$ A, the FL103 triggers brownout protection. At that time, V<sub>S</sub> is 1.13V. The brownout voltage is obtained, respectively, as: $$V_A = V_{DL} \times \left( -\frac{N_A}{N_P} \right) \tag{38}$$ $$I_{VS} = \frac{VS}{R2} + \frac{VS - V_A}{R1}$$ (39) When input voltage is low line & output load is heavy, $I_{VS}$ should be larger than 227 $\mu A$ . #### [STEP-7] Determine the Output Filter Stage The peak to peak ripple of capacitor current is given as: $$\Delta I_{CO} = \frac{N_P}{N_S} \times I_{DS}^{PK} \tag{40}$$ The voltage ripple on the output is given by: $$\Delta V_O = \frac{\Delta I_{CO} \times t_{DIS}}{2 \times C_O} \times \left(\frac{\Delta I_{CO} - I_O^N}{\Delta I_{CO}}\right)^2 + \Delta I_{CO} \times R_C \quad (41)$$ Sometimes it is impossible to meet the ripple specification with a single output capacitor ( $C_{\rm O}$ ) due to the high ESR ( $R_{\rm C}$ ) of the electrolytic capacitor. Additional LC filter stages (post filter) can be used. When using post filters, do not to place the corner frequency too low as this may make the system unstable or limit the control bandwidth. It is typical to set the corner frequency of the post filter at around $1/10 \sim 1/5$ of the switching frequency. # [STEP-8] Design the RCD Snubber in the Primary Side When the power MOSFET is turned off, there is a high-voltage spike on the drain due to the transformer leakage inductance. This excessive voltage on the MOSFET may lead to an avalanche breakdown and, eventually, failure of the device. Therefore, it is necessary to use an additional network to clamp the voltage. The RCD snubber circuit and MOSFET drain-voltage waveform are shown in Figure 6. The RCD snubber network absorbs the current in the leakage inductance by turning on the snubber diode ( $D_{SN}$ ) once the MOSFET drain voltage exceeds the voltage of cathode of $D_{SN}$ . In the analysis of snubber network, it is assumed that the snubber capacitor is large enough that its voltage does not change significantly during one switching cycle. The snubber capacitor should be ceramic or a material that offers low ESR. Electrolytic or tantalum capacitors are unacceptable for these reasons. The snubber capacitor voltage at full-load condition $(V_{SN})$ is given as: $$V_{SN} = V_{RO} + V_{OS} \tag{42}$$ The power dissipated in the snubber network is obtained as: $$P_{SN} = \frac{V_{SN}^{2}}{R_{SN}} = \frac{1}{2} \times L_{lk} \times (I_{DS}^{PK})^{2} \times \frac{V_{SN}}{V_{SN} - V_{OS}} \times f_{S}$$ (43) where $I_{DS}^{PK}$ is peak-drain current at full load, $L_{lk}$ is the leakage inductance, $V_{SN}$ is the snubber capacitor voltage at full load, and $R_{SN}$ is the snubber resistor. The leakage inductance is measured at the switching frequency on the primary winding with all other windings shorted. Then, the snubber resistor with proper rated wattage should be chosen based on the power loss. The maximum ripple of the snubber capacitor voltage is obtained as: $$\Delta V_{SN} = \frac{V_{SN}}{C_{SN} \times R_{SN} \times f_{S}} \tag{44}$$ In general, 5~20% ripple of the selected capacitor voltage is reasonable. In the snubber design in this section, neither the lossy discharge of the inductor nor stray capacitance is considered. In the actual converter, the loss in the snubber network is less than the designed value due to this effect. # **Design Example Using FL103M** Table 1. Cable Compensation | Application | Device | Input | Output | |-------------|--------|----------------------------------------------------|------------------| | LED Bulb | FL103M | 85V <sub>AC</sub> ~ 265V <sub>AC</sub> (50Hz/60Hz) | 8.4W (24V/0.36A) | | | Description | Symbol | Value | Unit | | |-----------|-------------------------------------------------|----------------------------------|-------|-----------------|--| | System Sp | ecifications | | 1 | • | | | | Minimum Line Input Voltage | V <sub>LINE</sub> min | 85 | $V_{AC}$ | | | Input | Maximum Line Input Voltage | V <sub>LINE</sub> max | 265 | V <sub>AC</sub> | | | | Line Frequency | fL | 60 | Hz | | | | Setting Output Voltage | V <sub>O</sub> <sup>N</sup> | 24 | V | | | | Output Voltage at Point B | V <sub>O@B</sub> | 12 | V | | | | Minimum Output Voltage | V <sub>O</sub> <sup>min</sup> | 10 | V | | | | Normal Output Current | I <sub>O</sub> <sup>N</sup> | 0.35 | Α | | | | Second Diode Voltage Drop | V <sub>F</sub> | 1.1 | V | | | | Normal Switching Frequency | fs | 50 | kHz | | | | Switching Frequency between Point B and Point C | f <sub>SR</sub> | 33 | kHz | | | stimated | Efficiency | | | | | | Input | Efficiency | η | 0.80 | | | | | Secondary-Side Efficiency | ης | 0.93 | | | | | Input Power | P <sub>IN</sub> | 10.50 | | | | | Input Power of Transformer | P <sub>IN_T</sub> 9.05 | | | | | | Overall Efficiency at Point B | η@B | 0.77 | | | | | Secondary-Side Efficiency at Point B | η <sub>S@B</sub> | 0.89 | | | | Output | Input Power at Point B | P <sub>IN@B</sub> | 5.48 | W | | | | Input Power of Transformer at Point B | P <sub>IN_T@B</sub> | 4.72 | | | | | Overall Efficiency at Point C | η <sub>@C</sub> | 0.75 | | | | | Secondary Side Efficiency at Point C | η <sub>s@c</sub> | 0.87 | | | | | Input Power at Point C | P <sub>IN@C</sub> | 4.64 | | | | | Input Power of Transformer at Point C | P <sub>IN_T@C</sub> | 4.00 | | | | Determine | DC Link Capacitor & DC Link Voltage Range | | j | | | | Input | DC Link Capacitor | C <sub>DL</sub> | 20 | μF | | | | Minimum DC Link Voltage | $V_{DL}^{min}$ | 86 | V | | | 044 | Maximum DC Link Voltage | V <sub>DL</sub> <sup>max</sup> | 375 | | | | Output | Minimum DC Link Voltage at Point B | V <sub>DL@B</sub> <sup>min</sup> | 104 | | | | | Minimum DC Link Voltage at Point C | $V_{DL@C}^{min}$ | 107 | | | | Determine | the Transformer Turn Ratio | | | | | | | Maximum V <sub>DD</sub> | $V_{DD}^{max}$ | 24.0 | ., | | | | Minimum V <sub>DD</sub> | $V_{DD}^{min}$ | 8.0 V | | | | In. w 4 | V <sub>DD</sub> Ripple in Burst Mode | $V_{DD}^{ripple}$ | 3.8 | $V_{P-P}$ | | | Input | V <sub>DD</sub> Diode Drop Voltage | V <sub>FA</sub> | 0.7 | V | | | | Determine N <sub>P</sub> /N <sub>S</sub> Ratio | N <sub>P</sub> /N <sub>S</sub> | 3.20 | | | | | Determine N <sub>A</sub> /N <sub>S</sub> Ratio | N <sub>A</sub> /N <sub>s</sub> | 0.68 | | | Continued on the following page... APPLICATION NOTE | | Description | Symbol | Value | Unit | |------------|--------------------------------------------|---------------------------------------------|--------|-----------------| | | Maximum Rectifier Output Voltage | V <sub>RO</sub> | 80 | V | | Output | N <sub>A</sub> /N <sub>S</sub> Ratio 1 | N <sub>A</sub> /N <sub>S</sub> <sup>1</sup> | 0.50 | | | | N <sub>A</sub> /N <sub>S</sub> Ratio 2 | N <sub>A</sub> /N <sub>S</sub> <sup>2</sup> | 0.24 | | | | N <sub>A</sub> /N <sub>S</sub> Ratio 3 | N <sub>A</sub> /N <sub>S</sub> <sup>3</sup> | 0.49 | | | ransform | er Design | • | | • | | | Non-Conduction Time at Point B | t <sub>OFF@B</sub> | 4.00 | us | | Input | Transformer Core Cross-Sectional Area | Ae | 31.0 | mm <sup>2</sup> | | | Maximum Flux Density | B <sub>sat</sub> | 0.30 | Т | | | Determine Secondary Side Turns | Ns | 23 | Turns | | | MOSFET Conduction Time at Point A | t <sub>ON</sub> | 7.66 | us | | | Inductor Discharge Time at Point A | t <sub>DIS</sub> | 8.24 | us | | | Non-Conduction Time at Point A | t <sub>OFF</sub> | 4.10 | us | | | MOSFET Conduction Time at Point B | t <sub>ON@B</sub> | 4.60 | us | | Output | Inductor Discharge Time at Point B | t <sub>DIS@B</sub> | 11.40 | us | | | MOSFET Conduction Time at Point C | t <sub>on@c</sub> | 5.08 | us | | | Inductor Discharge Time at Point C | t <sub>DIS@C</sub> | 15.25 | us | | | Non-Conduction Time at Point C | t <sub>OFF@C</sub> | 9.98 | us | | | Transformer Primary-Side Inductance | L <sub>m</sub> | 1.21 | mH | | | Peak Drain Current | I <sub>DS</sub> PK | 0.55 | Α | | | Minimum Primary-Side Turns | $N_p^{min}$ | 71.13 | Turns | | | Primary-Side Turns | N <sub>p</sub> | 74 | Turns | | | Auxiliary Winding Turns | N <sub>A</sub> | 16 | Turns | | | Final N <sub>P</sub> /N <sub>S</sub> Ratio | N <sub>P</sub> /N <sub>S</sub> | 3.22 | | | | Final N <sub>A</sub> /N <sub>S</sub> Ratio | N <sub>A</sub> /N <sub>s</sub> | 0.70 | | | election S | Switching Device | | | | | Input | MOSFET Overshoot Voltage | Vos | 40 | V | | | MOSFET Maximum Drain-Source Voltage | $V_{DS}^{max}$ | 495 | V | | 0 | MOSFET RMS Current | I <sub>DS</sub> <sup>rms</sup> | 0.20 | А | | Output | Maximum Second Diode Voltage | V <sub>F</sub> | 140 | V | | | Second Diode RMS Current | I <sub>F</sub> rms | 0.65 | Α | | etting Ou | tput Voltage and Current | | 7 | | | | Determine VS High-Side Resistor | R1 | 91 | ΚΩ | | lmm4 | Determine VS Low-Side Resistor | R2 | 16 | ΚΩ | | Input | Determine Current-Sensing Resistor 1 | R <sub>sense1</sub> | 2.4 | Ω | | | Determine Current-Sensing Resistor 2 | R <sub>sense2</sub> | 2.2 | Ω | | | Calculate VS High-Side Resistor | R1 <sup>cal</sup> | 90.85 | ΚΩ | | | Auxiliary Voltage at Low Line | V <sub>A</sub> <sup>1</sup> | -27.52 | V | | Output | Auxiliary Current at 90V <sub>AC</sub> | I <sub>VS</sub> low | 379.59 | uA | | | DC Link Voltage at Brownout | $V_{DL}^{BO}$ | 38.83 | V | | | Calculate Current-Sensing Resistor | R <sub>sense</sub> | 1.08 | Ω | # **Design Summary Using FL103M** Figure 11. Schematic for LED Bulb #### **Transformer for LED Bulb** Core: EFD-20 (Material: PC-40) Bobbin: 10-Pin Figure 12. Transformer Specifications and Construction **Table 2. Winding Specifications** | No. | Winding | Pin (S → F) | Wire | Turns | Winding Method | |-----|-------------------------------------------------------|-------------|------------------|-------|-------------------------| | 1 | Np1 | 4 → 3 | 0.20 Ф * 1 | 62 | Solenoid Winding | | 2 | Insulation: Polyester Tape t = 0.05mm, 3 Layers | | | | | | 3 | Ns | 10 → 9 | 0.32 Φ (TEX) * 1 | 23 | Solenoid Winding | | 4 | Insulation: Polyester Tape t = 0.05mm, 3 Layers | | | | | | 5 | Np2 | 3 → 5 | 0.20 Ф * 1 | 12 | Center Solenoid Winding | | 6 | Insulation: Polyester Tape t = 0.05mm, 3 Layers | | | | | | 7 | Na | 2 → 1 | 0.20 Ф * 1 | 16 | Center Solenoid Winding | | 8 | Outer Insulation: Polyester Tape t = 0.05mm, 3 Layers | | | | | **Table 3. Electrical Characteristics** | | Pin | Specification | Remark | |------------|-------|---------------|-----------------------| | Inductance | 4 - 5 | 1.2mH ±7% | 1kHz, 1V | | Leakage | 4 - 5 | Maximum 20µH | Short all output pins | #### **Related Datasheets** FL103 — Primary-Side Regulation PWM Controller Datasheet #### **DISCLAIMER** FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. - A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.