# STM32F302xx STM32F303xx # ARM™Cortex-M4 32b MCU+FPU, up to 256KB Flash+48KB SRAM 4 ADCs, 2 DAC ch., 7 comp., 4 PGA, timers, 2.0-3.6 V operation Datasheet - preliminary data #### **Features** - ARM 32-bit Cortex®-M4 CPU (72 MHz max), single-cycle multiplication and HW division, DSP instruction with FPU (floating-point unit) and MPU (memory protection unit). - Operating conditions: - V<sub>DD</sub>, V<sub>DDA</sub> voltage range: 2.0 V to 3.6 V - Memories - 128 to 256 Kbytes of Flash memory - Up to 40 Kbytes of SRAM on data bus with HW parity check - 8 Kbytes of SRAM on instruction bus with HW parity check (CCM) - Clock management - 4 to 32 MHz crystal oscillator - 32 kHz oscillator for RTC with calibration - Internal 8 MHz RC with x 16 PLL option - Internal 40 kHz oscillator - Calendar RTC - Alarm, periodic wakeup from Stop/Standby - Reset and supply management - Power-on/Power down reset (POR/PDR) - Programmable voltage detector (PVD) - Low power Sleep, Stop, and Standby modes - V<sub>BAT</sub> supply for RTC and backup registers - Debug mode: serial wire debug (SWD), JTAG interfaces. Cortex-M4 ETM - DMA - 12-channel DMA controller - Peripherals supported: timers, ADCs, SPIs, I<sup>2</sup>Cs, USARTs and DACs - Up to 4 × ADC 0.20 µS (up to 39 channels) with selectable resolution of 12/10/8/6 bits, 0 to 3.6 V conversion range, separate analog supply from 2 to 3.6 V - Temperature sensor - 7 fast rail-to-rail analog comparators - Up to 2 x 12-bit DAC channels - Up to 4 operational amplifiers that can be used in PGA mode, all terminal accessible - Support for up to 24 capacitive sensing keys - Up to 87 fast I/O ports, all mappable on external interrupt vectors, several 5 V-tolerant - Up to 13 timers - 1 x 32-bit timer and 2 x 16-bit timers with up to 4 IC/OC/PWM or pulse counter and quadrature (incremental) encoder input - Up to 2 x 16-bit 6-channel advanced-control timers, with up to 6 PWM channels, deadtime generation and emergency stop - 1 x 16-bit timer with 2 IC/OCs, 1 OCN/PWM, deadtime generation and emergency stop - 2 x 16-bit timers with IC/OC/OCN/PWM, deadtime generation and emergency stop - 2 x watchdog timers (independent, window) - 1 x SysTick timer: 24-bit downcounter - Up to 2 x 16-bit basic timers to drive the DAC - Communication interfaces - CAN interface (2.0B Active) - USB 2.0 full speed interface - 2 x I2C with 20 mA current sink to support Fast mode plus - Up to 5 USART/UARTs (ISO 7816 interface, LIN, IrDA, modem control) - Up to 3 SPIs, 2 with muxed full-duplex I2S to achieve audio class accuracy via external PLL - CRC calculation unit, 96-bit unique ID Table 1. Device summary | Reference | Part number | | | | | | |-------------|------------------------------------------------------------------------------|--|--|--|--|--| | STM32F302xx | STM32F302CB, STM32F302CC, STM32F302RB, STM32F302RC, STM32F302VB, STM32F302VC | | | | | | | STM32F303xx | STM32F303CB, STM32F303CC, STM32F303RB, STM32F303RC, STM32F303VB, STM32F303VC | | | | | | # **Contents** | 1 | Desc | ription | |---|------|------------------------------------------------------------------------------| | 2 | Devi | ce overview10 | | 3 | Func | tional overview1 | | | 3.1 | ARM <sup>®</sup> Cortex <sup>™</sup> -M4 core with embedded Flash and SRAM13 | | | 3.2 | Memory protection unit | | | 3.3 | Nested vectored interrupt controller (NVIC) | | | 3.4 | Embedded Flash memory | | | 3.5 | CRC (cyclic redundancy check) calculation unit | | | 3.6 | Embedded SRAM | | | 3.7 | Clocks and startup | | | 3.8 | Boot modes | | | 3.9 | Power supply schemes | | | 3.10 | Power supply supervisor | | | 3.11 | Voltage regulator | | | 3.12 | Low-power modes | | | 3.13 | Real-time clock (RTC) and backup registers | | | 3.14 | DMA (direct memory access) | | | 3.15 | GPIOs (general-purpose inputs/outputs) | | | 3.16 | Fast ADC (analog-to-digital converter) | | | | 3.16.1 Temperature sensor | | | | 3.16.2 Internal voltage reference (V <sub>REFINT</sub> ) | | | | 3.16.3 V <sub>BAT</sub> battery voltage monitoring | | | | 3.16.4 OPAMP reference voltage (VOPAMP) | | | 3.17 | DAC (digital-to-analog converter) | | | 3.18 | Operational amplifier | | | 3.19 | Fast comparators | | | 3.20 | Timers and watchdogs | | | | 3.20.1 Advanced timers (TIM1, TIM8) | | | | 3.20.2 General-purpose timers (TIM2, TIM3, TIM4, TIM15, TIM16, TIM17) 22 | | | | 3.20.3 Basic timers (TIM6, TIM7) | | | | 3.20.4 | Independent watchdog | . 22 | |---|------------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------| | | | 3.20.5 | Window watchdog | . 22 | | | | 3.20.6 | SysTick timer | . 23 | | | 3.21 | Commu | ınication interfaces | 23 | | | | 3.21.1 | I <sup>2</sup> C bus | . 23 | | | | 3.21.2 | Universal synchronous/asynchronous receiver transmitter (USART) . | . 23 | | | | 3.21.3 | Universal asynchronous receiver transmitter (UART) | . 24 | | | | 3.21.4 | Serial peripheral interface (SPI)/Inter-integrated sound interfaces (I <sup>2</sup> S) | 24 | | | | 3.21.5 | Controller area network (CAN) | . 24 | | | | 3.21.6 | Universal serial bus (USB) | . 24 | | | 3.22 | Touch s | ensing controller (TSC) | 24 | | | 3.23 | Develop | oment support | 26 | | | | 3.23.1 | Serial wire JTAG debug port (SWJ-DP) | . 26 | | | | 3.23.2 | Embedded trace macrocell™ | . 26 | | | | | | | | 4 | Pino | uts and | pin description | 27 | | | | | | | | - | N / | | and the co | 4- | | 5 | Mem | ory map | pping | 47 | | | | | aracteristics | | | | | rical cha | | 50 | | 5 | Elect | rical cha | aracteristics | <b>50</b> | | | Elect | rical cha<br>Parame | aracteristics eter conditions | <b>50</b><br>50<br>. 50 | | | Elect | rical cha<br>Parame<br>6.1.1 | aracteristics | <b>50</b><br>50<br>. 50 | | | Elect | rical cha<br>Parame<br>6.1.1<br>6.1.2 | aracteristics eter conditions Minimum and maximum values Typical values | <b>50</b> 50 . 50 . 50 | | | Elect | rical cha<br>Parame<br>6.1.1<br>6.1.2<br>6.1.3 | aracteristics eter conditions Minimum and maximum values Typical values Typical curves | 50<br>50<br>. 50<br>. 50<br>. 50 | | | Elect | Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4 | aracteristics eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor | 50<br>50<br>. 50<br>. 50<br>. 50 | | | Elect | Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5 | aracteristics eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage | 50<br>50<br>. 50<br>. 50<br>. 50<br>. 50 | | | Elect | Parame 6.1.1 6.1.2 6.1.3 6.1.4 6.1.5 6.1.6 6.1.7 | aracteristics eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement | 50<br>50<br>. 50<br>. 50<br>. 50<br>. 50<br>. 51 | | | <b>Elect</b> 6.1 | Parame 6.1.1 6.1.2 6.1.3 6.1.4 6.1.5 6.1.6 6.1.7 Absolut | aracteristics eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme | 50<br>50<br>. 50<br>. 50<br>. 50<br>. 50<br>. 51<br>. 51 | | | <b>Elect</b> 6.1 | Parame 6.1.1 6.1.2 6.1.3 6.1.4 6.1.5 6.1.6 6.1.7 Absolut | aracteristics eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement e maximum ratings ng conditions | 50<br>50<br>. 50<br>. 50<br>. 50<br>. 51<br>. 51<br>52 | | | <b>Elect</b> 6.1 | Parame 6.1.1 6.1.2 6.1.3 6.1.4 6.1.5 6.1.6 6.1.7 Absolut Operation | aracteristics eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement e maximum ratings | 50<br>50<br>. 50<br>. 50<br>. 50<br>. 51<br>. 51<br>52<br>. 54 | | | <b>Elect</b> 6.1 | Parame 6.1.1 6.1.2 6.1.3 6.1.4 6.1.5 6.1.6 6.1.7 Absolut Operation 6.3.1 | aracteristics eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement e maximum ratings ng conditions General operating conditions | 50<br>50<br>. 50<br>. 50<br>. 50<br>. 51<br>. 51<br>. 52<br>54<br>. 54 | | | <b>Elect</b> 6.1 | Parame 6.1.1 6.1.2 6.1.3 6.1.4 6.1.5 6.1.6 6.1.7 Absolut Operation 6.3.1 6.3.2 | aracteristics eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement e maximum ratings ng conditions General operating conditions Operating conditions at power-up / power-down | 50<br>50<br>. 50<br>. 50<br>. 50<br>. 51<br>. 51<br>. 54<br>. 54<br>. 55 | | | <b>Elect</b> 6.1 | Parame 6.1.1 6.1.2 6.1.3 6.1.4 6.1.5 6.1.6 6.1.7 Absolut Operation 6.3.1 6.3.2 6.3.3 | aracteristics Atter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement e maximum ratings ng conditions General operating conditions Operating conditions at power-up / power-down Embedded reset and power control block characteristics | 50<br>50<br>50<br>50<br>50<br>50<br>51<br>51<br>52<br>54<br>54<br>55<br>55 | | | <b>Elect</b> 6.1 | Parame 6.1.1 6.1.2 6.1.3 6.1.4 6.1.5 6.1.6 6.1.7 Absolut Operation 6.3.1 6.3.2 6.3.3 6.3.4 | Aracteristics Ster conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement e maximum ratings ng conditions General operating conditions Operating conditions at power-up / power-down Embedded reset and power control block characteristics Embedded reference voltage | 50<br>50<br>. 50<br>. 50<br>. 50<br>. 51<br>. 51<br>. 54<br>. 55<br>. 55<br>. 57 | | | <b>Elect</b> 6.1 | Parame 6.1.1 6.1.2 6.1.3 6.1.4 6.1.5 6.1.6 6.1.7 Absolut Operation 6.3.1 6.3.2 6.3.3 6.3.4 6.3.5 | Aracteristics Seter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement e maximum ratings ng conditions General operating conditions Operating conditions at power-up / power-down Embedded reset and power control block characteristics Embedded reference voltage Supply current characteristics | 50<br>50<br>50<br>50<br>50<br>50<br>51<br>51<br>52<br>54<br>55<br>55<br>55<br>57 | | | | 6.3.8 | PLL characteristics | 76 | |---|------|----------|---------------------------------------------|-----| | | | 6.3.9 | Memory characteristics | 77 | | | | 6.3.10 | EMC characteristics | 79 | | | | 6.3.11 | Electrical sensitivity characteristics | 80 | | | | 6.3.12 | I/O current injection characteristics | 81 | | | | 6.3.13 | I/O port characteristics | 82 | | | | 6.3.14 | NRST pin characteristics | 87 | | | | 6.3.15 | Timer characteristics | 88 | | | | 6.3.16 | Communications interfaces | 90 | | | | 6.3.17 | ADC characteristics | 97 | | | | 6.3.18 | DAC electrical specifications | 101 | | | | 6.3.19 | Comparator characteristics | 103 | | | | 6.3.20 | Operational amplifer charateristics | 105 | | | | 6.3.21 | Temperature sensor characteristics | 107 | | | | 6.3.22 | V <sub>BAT</sub> monitoring characteristics | 107 | | | | 6.3.23 | USB characteristics | 108 | | 7 | Pack | age cha | aracteristics | 110 | | | 7.1 | Packag | ge mechanical data | 110 | | | 7.2 | Therma | al characteristics | 114 | | | | 7.2.1 | Reference document | 114 | | | | 7.2.2 | Selecting the product temperature range | 115 | | 8 | Part | number | ing | 117 | | 9 | Revi | sion his | tory | 118 | # **List of tables** | Table 1. | Device summary | 1 | |-----------|--------------------------------------------------------------------------------------------|------| | Table 2. | STM32F30x family device features and peripheral counts | . 9 | | Table 3. | Temperature sensor calibration values | | | Table 4. | Temperature sensor calibration values | . 19 | | Table 5. | Timer feature comparison | | | Table 6. | Comparison of I2C analog and digital filters | . 23 | | Table 7. | Capacitive sensing GPIOs available on STM32F302xx/STM32F303xx devices | 25 | | Table 8. | No. of capacitive sensing channels available on STM32F302xx/STM32F303xx devices . | | | Table 9. | Legend/abbreviations used in the pinout table | | | Table 10. | STM32F302xx/STM32F303xx pin definitions | | | Table 11. | Alternate functions | | | Table 12. | STM32F30x memory map and peripheral register boundary addresses48 | | | Table 13. | Voltage characteristics | 52 | | Table 14. | Current characteristics | | | Table 15. | Thermal characteristics | | | Table 16. | General operating conditions | | | Table 17. | Operating conditions at power-up / power-down | | | Table 18. | Embedded reset and power control block characteristics | | | Table 19. | Programmable voltage detector characteristics | | | Table 20. | Embedded internal reference voltage | | | Table 21. | Typical and maximum current consumption from $V_{DD}$ supply at $V_{DD} = 3.6 \text{ V}58$ | | | Table 22. | Typical and maximum current consumption from the V <sub>DDA</sub> supply | . 60 | | Table 23. | Typical and maximum V <sub>DD</sub> consumption in Stop and Standby modes | | | Table 24. | Typical and maximum V <sub>DDA</sub> consumption in Stop and Standby modes | | | Table 25. | Typical and maximum current consumption from V <sub>BAT</sub> supply | | | Table 26. | Typical current consumption in Run mode, code with data processing | | | | running from Flash | 63 | | Table 27. | Typical current consumption in Sleep mode, code running from Flash or RAM | | | Table 28. | Switching output I/O current consumption | | | Table 29. | Peripheral current consumption | | | Table 30. | High-speed external user clock characteristics | | | Table 31. | Low-speed external user clock characteristics | . 71 | | Table 32. | HSE oscillator characteristics | . 72 | | Table 33. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) | . 74 | | Table 34. | HSI oscillator characteristics | . 75 | | Table 35. | LSI oscillator characteristics | . 76 | | Table 36. | Low-power mode wakeup timings | . 76 | | Table 37. | PLL characteristics | . 77 | | Table 38. | Flash memory characteristics | . 78 | | Table 39. | Flash memory endurance and data retention | . 78 | | Table 40. | EMS characteristics | | | Table 41. | EMI characteristics | | | Table 42. | ESD absolute maximum ratings | | | Table 43. | Electrical sensitivities | | | Table 44. | I/O current injection susceptibility | . 81 | | Table 45. | I/O static characteristics | 82 | |-----------|-----------------------------------------------------------------------------|-------| | Table 46. | Output voltage characteristics | 85 | | Table 47. | I/O AC characteristics | 86 | | Table 48. | NRST pin characteristics | 87 | | Table 49. | TIMx characteristics | 88 | | Table 50. | IWDG min/max timeout period at 40 kHz (LSI) | 88 | | Table 51. | WWDG min-max timeout value @72 MHz (PCLK) | 89 | | Table 52. | I <sup>2</sup> C characteristics | 90 | | Table 53. | I2C analog filter characteristics | 90 | | Table 54. | SPI characteristics | 92 | | Table 55. | I <sup>2</sup> S characteristics | 95 | | Table 56. | ADC characteristics | 97 | | Table 57. | Minimum sampling time to be respected for fast and slow channels | 98 | | Table 58. | ADC accuracy | 99 | | Table 59. | DAC characteristics | . 101 | | Table 60. | Comparator characteristics | . 103 | | Table 61. | Operational amplifier characteristics | . 105 | | Table 62. | TS characteristics | . 107 | | Table 63. | V <sub>BAT</sub> monitoring characteristics | . 107 | | Table 64. | USB startup time | . 108 | | Table 65. | USB DC electrical characteristics | | | Table 66. | USB: Full-speed electrical characteristics | | | Table 67. | LQPF100 – 14 x 14 mm, 100-pin low-profile quad flat package mechanical data | . 111 | | Table 68. | LQFP64 – 10 x 10 mm, 64-pin low-profile quad flat package mechanical data | . 112 | | Table 69. | LQFP48 – 7 x 7 mm, 48-pin low-profile quad flat package mechanical data | . 113 | | Table 70. | Package thermal characteristics | . 114 | | Table 71. | Ordering information scheme | . 117 | | Table 72. | Document revision history | . 118 | # **List of figures** | Figure 1. | STM32F302xx block diagram | |------------|-----------------------------------------------------------------------------| | Figure 2. | STM32F303xx block diagram | | Figure 3. | Clock tree | | Figure 4. | STM32F302xx/STM32F303xx LQFP48 pinout | | Figure 5. | STM32F302xx/STM32F303xx LQFP64 pinout | | Figure 6. | STM32F302xx/STM32F303xx LQFP100 pinout | | Figure 7. | STM32F30x memory map | | Figure 8. | Pin loading conditions | | Figure 9. | Pin input voltage | | Figure 10. | Power supply scheme51 | | Figure 11. | Current consumption measurement scheme | | Figure 12. | High-speed external clock source AC timing diagram | | Figure 13. | Low-speed external clock source AC timing diagram71 | | Figure 14. | Typical application with an 8 MHz crystal | | Figure 15. | Typical application with a 32.768 kHz crystal | | Figure 16. | TC and TTa I/O input characteristics - CMOS port83 | | Figure 17. | TC and TTa I/O input characteristics - TTL port | | Figure 18. | Five volt tolerant (FT and FTf) I/O input characteristics - CMOS port84 | | Figure 19. | Five volt tolerant (FT and FTf) I/O input characteristics - TTL port84 | | Figure 20. | I/O AC characteristics definition | | Figure 21. | Recommended NRST pin protection | | Figure 22. | I <sup>2</sup> C bus AC waveforms and measurement circuit | | Figure 23. | SPI timing diagram - slave mode and CPHA = 0 | | Figure 24. | SPI timing diagram - slave mode and CPHA = 1 <sup>(1)</sup> 93 | | Figure 25. | SPI timing diagram - master mode <sup>(1)</sup> | | Figure 26. | I <sup>2</sup> S slave timing diagram (Philips protocol) <sup>(1)</sup> 96 | | Figure 27. | I <sup>2</sup> S master timing diagram (Philips protocol) <sup>(1)</sup> 96 | | Figure 28. | ADC accuracy characteristics99 | | Figure 29. | Typical connection diagram using the ADC | | Figure 30. | 12-bit buffered /non-buffered DAC | | Figure 31. | USB timings: definition of data signal rise and fall time (to be added) | | Figure 32. | LQFP100, 14 x 14 mm, 100-pin low-profile quad flat package outline | | Figure 33. | Recommended footprint <sup>(1)</sup> | | Figure 34. | LQFP64 – 10 x 10 mm, 64 pin low-profile quad flat package outline | | Figure 35. | Recommended footprint <sup>(1)</sup> | | Figure 36. | LQFP48 – 7 x 7mm, 48-pin low-profile quad flat | | | package outline113 | | Figure 37. | Recommended footprint <sup>(1)</sup> | | Figure 38. | LOFP100 Pp max vs. T <sub>4</sub> | # 1 Description The STM32F302xx/STM32F303xx family is based on the high-performance ARM® Cortex™-M4 32-bit RISC core operating at a frequency of up to 72 MHz, and embedding a floating point unit (FPU), a memory protection unit (MPU) and an embedded trace macrocell (ETM). The family incorporates high-speed embedded memories (up to 256 Kbytes of Flash memory, up to 48 Kbytes of SRAM), and an extensive range of enhanced I/Os and peripherals connected to two APB buses. The devices offer up to four fast 12-bit ADCs (5 Msps), up to seven comparators, up to four operational amplifiers, up to two DAC channels, a low-power RTC, up to five general-purpose 16-bit timers, one general-purpose 32-bit timer, and two timers dedicated to motor control. They also feature standard and advanced communication interfaces: up to two I<sup>2</sup>Cs, up to three SPIs (two SPIs are with multiplexed full-duplex I2Ss on STM32F303xx devices), three USARTs, up to two UARTs, CAN and USB. To achieve audio class accuracy, the I2S peripherals can be clocked via an external PLL. The STM32F302xx/STM32F303xx family operates in the –40 to +85 °C and –40 to +105 °C temperature ranges from a 2.0 to 3.6 V power supply. A comprehensive set of power-saving mode allows the design of low-power applications. The STM32F302xx/STM32F303xx family offers devices in three packages ranging from 48 pins to 100 pins. The set of included peripherals changes with the device chosen. 577 Table 2. STM32F30x family device features and peripheral counts | Peripheral | | STM32F STM32F<br>302Cx 302Rx | | STM3 | | STM32F<br>303Cx | | STM32F<br>303Rx | | STM32F<br>303Vx | | | | |--------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------------------------|-----|--------|------|-----------------|----------------|-----------------|-----|-----------------|--------|------|------| | Flash (Kby | rtes) | 128 | 256 | 128 | 256 | 128 | 256 | 128 | 256 | 128 | 256 | 128 | 256 | | SRAM (Kb<br>data bus | ytes) on | 24 | 32 | 24 | 32 | 24 | 32 | 32 | 40 | 32 | 40 | 32 | 40 | | | ytes) on<br>bus (CCM:<br>ed memory) | | | | | | 8 | | | | | | | | | Advanced control | | | 1 (16- | bit) | | | | | 2 (1 | 6-bit) | | | | Timers | General<br>purpose | | | | | | (16-b<br>(32 b | | | | | | | | | Basic | | | 1 (16- | bit) | | | | | 2 (1 | 6-bit) | | | | | SPI(I2S) <sup>(1)</sup> | | | 3 | | | | | | 3 | (2) | | | | | I <sup>2</sup> C | 2 | | | | | | | | | | | | | Comm. | USART | | 3 | | | | | | | | | | | | interfaces | UART | | 2 | | | | | | | | | | | | | CAN | 1 | | | | | | | | | | | | | | USB | 1 | | | | | | | | | | | | | GPIOs | | 3 | 7 | 5 | 2 | 87 | • | 3 | 7 | 5 | 2 | 8 | 7 | | DMA chan | nels | 12 | | | | | | | | | | | | | 12-bit ADC | Ss | | | 2 | | | | | | | 4 | | | | 12-bit DAC | channels | 1 | | | | | | | 2 | | | | | | Analog cor | mparator | 4 | | | | | | | 7 | | | | | | Operational amplifiers | | 2 4 | | | | | | | | | | | | | CPU frequency | | 72 MHz | | | | | | | | | | | | | Operating | voltage | 2.0 to 3.6 V | | | | | | | | | | | | | Operating Ambient operating temperature: - 40 to 85 °C / - 40 to 105 °C temperature Junction temperature: - 40 to 125 °C | | | | | | | | | | | | | | | Packages | | LQF | P48 | LQF | P64 | LQFP | 100 | LQF | P48 | LQF | P64 | LQFI | P100 | In 128K and 256K Flash STM32F303xx devices the SPI interfaces can work in an exclusive way in either the SPI mode or the I<sup>2</sup>S audio mode. #### **Device overview** 2 Figure 1. STM32F302xx block diagram 1. AF: alternate function on I/O pins. TPIU ETM Trace/Trig V<sub>DDIO</sub> = 2 to 3.6 V TRADECLK Voltage reg. 3.3 V to 1.8V SWJTAG $V_{SS}$ TRACED[0-3] as AF JTRST MPU/FPU Flash @V<sub>DDIO</sub> FLASH 256 KB İbus JTDI JTCK/SWCLK JTMS/SWDAT 64 bits Supply POR ◀ Cortex M4 CPU Supervision NRESET POR /PDR CCM RAM JTDO As AF 8KB PVD SRAM NVIC @Vnn RC HS 8MHz @V<sub>DDIO</sub> GP DMA1 RC LS XTAL OSC 4 -32 MHz OSC IN GP DMA2 OSC\_OUT Ind. WDG32K ▶ AHBPCLK Standby interface → APBP1CLK V<sub>BAT</sub> = 1.65V to 3.6V 12-bit ADC1 → APBP2CLK 12-bit ADC2 → HCLK OSC32\_IN OSC32\_OUT clock XTAL 32kHz → FCLK control → USARTCLK Backup Reg (64Byte) 12-bit ADC3 ANTI-TAMP → I2CCLK AWU ADC SAR 1/2/3/4 CLK 12-bit ADC4 Backup interface TIMER2 AHB decoder CRC 4 Channels, ETR as AF PA[15:0] GPIO PORT A (32-bit/PWM) TIMER 3 PB[15:0] GPIO PORT B > 4 Channels, ETR as AF TIMER 4 GPIO PORT C PC[15:0] 4 Channels, ETR as AF PD[15:0] GPIO PORT D MOSI/SD, MISO/ext\_SD, SCK/CK, NSS/WS, MCLK as AF SPI2/I2S GPIO PORT E PE[15:0] MOSI/SD, MISO/ext\_SD, SCK/CK, NSS/WS, MCLK as AF 36 1 SPI3/I2S GPIO PORT F PF[7:0] USART2 RX, TX, CTS, RTS, as AF RX, TX, CTS, RTS, as AF APB1 USART3 XX Groups of 4 channels as AF RX, TX as AF UART4 AHB2 AHB2 UART5 > RX, TX as AF APB2 APB1 I2C1 SCL, SDA, SMBAL as AF SCL, SDA, SMBAL as AF 12C2 WinWATCHDOG bx CAN & CAN TX, CAN RX 512B SRAM XX AF USB SRAM 512B WKUP USB 2.0 FS 2 Channels,1 Comp TIMER 15 Channel, BRK as AF TIMER6 ► DAC1\_CH1 as AF 1 Channel, 1 Comp Channel, BRK as AF TIMER 16 12bit DAC1 TIMER7 DAC1\_CH2 as AF $@V_{DDA}$ 1 Channel, 1 Comp Channel, BRK as AF TIMER 17 APB2 4 Channels, TIMER 1 / PWM 4 Comp channels. OpAmp1 >INxx / OUTxx ETR, BRK as AF OpAmp2 4 Channels INxx / OUTxx TIMER 8 / PWM 4 Comp channels ETR, BRK as AF SYSCFG CTL OpAmp3 INxx / OUTxx OnAmn4 MOSI, MISO, SCK,NSS as AF SPI1 @Vnna GP Comparator 7 RX, TX, CTS, RTS, GP Comparator... GP Comparator 1 USART1 SmartCard as Al MS18960V4 Figure 2. STM32F303xx block diagram 1. AF: alternate function on I/O pins. Xx Ins. 7 OUTs as AF Figure 3. **Clock tree** #### 3 Functional overview ## 3.1 ARM<sup>®</sup> Cortex<sup>™</sup>-M4 core with embedded Flash and SRAM The ARM Cortex-M4 processor is the latest generation of ARM processors for embedded systems. It was developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced response to interrupts. The ARM Cortex-M4 32-bit RISC processor features exceptional code-efficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices. The processor supports a set of DSP instructions which allow efficient signal processing and complex algorithm execution. Its single precision FPU speeds up software development by using metalanguage development tools, while avoiding saturation. With its embedded ARM core, the STM32F302xx/STM32F303xx family is compatible with all ARM tools and software. *Figure 1* and *Figure 2* show the general block diagrams of the STM32F302xx/STM32F303xx family devices. ## 3.2 Memory protection unit The memory protection unit (MPU) is used to separate the processing of tasks from the data protection. The MPU can manage up to 8 protection areas that can all be further divided up into 8 subareas. The protection area sizes are between 32 bytes and the whole 4 gigabytes of addressable memory. The memory protection unit is especially helpful for applications where some critical or certified code has to be protected against the misbehavior of other tasks. It is usually managed by an RTOS (real-time operating system). If a program accesses a memory location that is prohibited by the MPU, the RTOS can detect it and take action. In an RTOS environment, the kernel can dynamically update the MPU area setting, based on the process to be executed. The MPU is optional and can be bypassed for applications that do not need it. The Cortex-M4 processor is a high performance 32-bit processor designed for the microcontroller market. It offers significant benefits to developers, including: - Outstanding processing performance combined with fast interrupt handling - Enhanced system debug with extensive breakpoint and trace capabilities - Efficient processor core, system and memories - Ultralow power consumption with integrated sleep modes - Platform security robustness with optional integrated memory protection unit (MPU) With its embedded ARM core, the STM32F302xx/STM32F303xx devices are compatible with all ARM development tools and software. #### 3.3 Nested vectored interrupt controller (NVIC) The STM32F302xx/STM32F303xx devices embed a nested vectored interrupt controller (NVIC) able to handle up to 66 maskable interrupt channels and 16 priority levels. The NVIC benefits are the following: - Closely coupled NVIC gives low latency interrupt processing - Interrupt entry vector table address passed directly to the core - Closely coupled NVIC core interface - Allows early processing of interrupts - Processing of late arriving higher priority interrupts - Support for tail chaining - Processor state automatically saved - Interrupt entry restored on interrupt exit with no instruction overhead The NVIC hardware block provides flexible interrupt management features with minimal interrupt latency. #### 3.4 Embedded Flash memory All STM32F302xx/STM32F303xx devices feature up to 256 Kbytes of embedded Flash memory available for storing programs and data. The Flash memory access time is adjusted to the CPU clock frequency (0 wait state from 0 to 24 MHz, 1 wait state from 24 to 48 MHz and 2 wait states above). ## 3.5 CRC (cyclic redundancy check) calculation unit The CRC (cyclic redundancy check) calculation unit is used to get a CRC code using a configurable generator polynomial value and size. Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at linktime and stored at a given memory location. #### 3.6 Embedded SRAM STM32F302xx/STM32F303xx devices feature up to 48 Kbytes of embedded SRAM with hardware parity check. The memory can be accessed in read/write at CPU clock speed with 0 wait states, allowing the CPU to achieve 90 Dhrystone Mips at 72 MHz (when running code from CCM, core coupled memory). - 8 Kbytes of SRAM mapped on the instruction bus (Core Coupled Memory (CCM)), used to execute critical routines or to access data (parity check on all of CCM RAM). - 40 Kbytes of SRAM mapped on the data bus (parity check on first 16 Kbytes of SRAM) #### 3.7 Clocks and startup System clock selection is performed on startup, however the internal RC 8 MHz oscillator is selected as default CPU clock on reset. An external 4-32 MHz clock can be selected, in which case it is monitored for failure. If failure is detected, the system automatically switches back to the internal RC oscillator. A software interrupt is generated if enabled. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example with failure of an indirectly used external oscillator). Several prescalers allow to configure the AHB frequency, the high speed APB (APB2) and the low speed APB (APB1) domains. The maximum frequency of the AHB and the high speed APB domains is 72 MHz, while the maximum allowed frequency of the low speed APB domain is 36 MHz. #### 3.8 Boot modes At startup, Boot0 pin and Boot1 option bit are used to select one of three boot options: - Boot from user Flash - Boot from system memory - Boot from embedded SRAM The boot loader is located in system memory. It is used to reprogram the Flash memory by using USART1 or USART2 or USB(DFU). ## 3.9 Power supply schemes - $V_{SS}$ , $V_{DD}$ = 2.0 to 3.6 V: external power supply for I/Os and the internal regulator. It is provided externally through $V_{DD}$ pins. - V<sub>SSA</sub>, V<sub>DDA</sub> = 2.0 to 3.6 V: external analog power supply for ADC, DACs, comparators operational amplifiers, reset blocks, RCs and PLL (minimum voltage to be applied to V<sub>DDA</sub> is 2.4 V when the DACs and operational amplifiers are used). The V<sub>DDA</sub> voltage level must be always greater or equal to the V<sub>DD</sub> voltage level and must be provided first. - V<sub>BAT</sub> = 1.65 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present. # 3.10 Power supply supervisor The device has an integrated power-on reset (POR) and power-down reset (PDR) circuits. They are always active, and ensure proper operation above a threshold of 2 V. The device remains in reset mode when the monitored supply voltage is below a specified threshold, VPOR/PDR, without the need for an external reset circuit. - The POR monitors only the V<sub>DD</sub> supply voltage. During the startup phase it is required that V<sub>DDA</sub> should arrive first and be greater than or equal to V<sub>DD</sub>. - The PDR monitors both the V<sub>DD</sub> and V<sub>DDA</sub> supply voltages, however the V<sub>DDA</sub> power supply supervisor can be disabled (by programming a dedicated Option bit) to reduce the power consumption if the application design ensures that V<sub>DDA</sub> is higher than or equal to V<sub>DD</sub>. The device features an embedded programmable voltage detector (PVD) that monitors the $V_{DD}$ power supply and compares it to the VPVD threshold. An interrupt can be generated when $V_{DD}$ drops below the $V_{PVD}$ threshold and/or when $V_{DD}$ is higher than the $V_{PVD}$ threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. #### 3.11 Voltage regulator The regulator has three operation modes: main (MR), low power (LPR), and power-down. - The MR mode is used in the nominal regulation mode (Run) - The LPR mode is used in Stop mode. - The power-down mode is used in Standby mode: the regulator output is in high impedance, and the kernel circuitry is powered down thus inducing zero consumption. The voltage regulator is always enabled after reset. It is disabled in Standby mode. #### 3.12 Low-power modes The STM32F302xx/STM32F303xx supports three low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources: Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. Stop mode Stop mode achieves the lowest power consumption while retaining the content of SRAM and registers. All clocks in the 1.8 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The voltage regulator can also be put either in normal or in low-power mode. The device can be woken up from Stop mode by any of the EXTI line. The EXTI line source can be one of the 16 external lines, the PVD output, the USB wakeup on STM32F303xx devices, the RTC alarm, COMPx, I2Cx or U(S)ARTx. Standby mode The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.8 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, SRAM and register contents are lost except for registers in the Backup domain and Standby circuitry. The device exits Standby mode when an external reset (NRST pin), an IWDG reset, a rising edge on the WKUP pin, or an RTC alarm occurs. Note: The RTC, the IWDG, and the corresponding clock sources are not stopped by entering Stop or Standby mode. #### 3.13 Real-time clock (RTC) and backup registers The RTC and the 16 backup registers are supplied through a switch that takes power from either the $V_{DD}$ supply when present or the $V_{BAT}$ pin. The backup registers are sixteen 32-bit registers used to store 64 bytes of user application data when $V_{DD}$ power is not present. They are not reset by a system or power reset, or when the device wakes up from Standby mode. The RTC is an independent BCD timer/counter. It supports the following features: - Calendar with subsecond, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format. - Automatic correction for 28, 29 (leap year), 30, and 31 days of the month. - Two programmable alarms with wake up from Stop and Standby mode capability. - On-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synbchronize it with a master clock. - Digital calibration circuit with 1 ppm resolution, to compensate for quartz crystal inaccuracy. - Three anti-tamper detection pins with programmable filter. The MCU can be woken up from Stop and Standby modes on tamper event detection. - Timestamp feature which can be used to save the calendar content. This function can be triggered by an event on the timestamp pin, or by a tamper event. The MCU can be woken up from Stop and Standby modes on timestamp event detection. - 17-bit Auto-reload counter for periodic interrupt with wakeup from STOP/STANDBY capability. The RTC clock sources can be: - A 32.768 kHz external crystal - A resonator or oscillator - The internal low-power RC oscillator (typical frequency of 40 kHz) - The high-speed external clock divided by 32. # 3.14 DMA (direct memory access) The flexible general-purpose DMA is able to manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. The DMA controller supports circular buffer management, avoiding the generation of interrupts when the controller reaches the end of the buffer. Each of the 12 DMA channels is connected to dedicated hardware DMA requests, with software trigger support for each channel. Configuration is done by software and transfer sizes between source and destination are independent. The DMA can be used with the main peripherals: SPI, I<sup>2</sup>C, USART, general-purpose timers, DAC and ADC. # 3.15 GPIOs (general-purpose inputs/outputs) Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. All GPIOs are high current capable except for analog inputs. The I/Os alternate function configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers. #### 3.16 Fast ADC (analog-to-digital converter) Up to four fast analog-to-digital converters 5 MSPS, with selectable resolution between 12 and 6 bit, are embedded in the STM32F302xx/STM32F303xx family devices. The ADCs have up to 39 external channels. Some of the external channels are shared between ADC1&2 and between ADC3&4, performing conversions in single-shot or scan modes. In scan mode, automatic conversion is performed on a selected group of analog inputs. The ADCs have also internal channels: Temperature sensor connected to ADC1 channel 16, $V_{BAT/2}$ connected to ADC1 channel 17, Voltage reference $V_{REFINT}$ connected to the 4 ADCs channel 18, VOPAMP1 connected to ADC1 channel 15, VOPAMP2 connected to ADC2 channel 17, VOPAMP3 connected to ADC3 channel 17, VOPAMP4 connected to ADC4 channel 17). Additional logic functions embedded in the ADC interface allow: - Simultaneous sample and hold - Interleaved sample and hold - Single-shunt phase current reading techniques. The ADC can be served by the DMA controller. An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds. The events generated by the general-purpose timers (TIMx) and the advanced-control timers (TIM1 on all devices and TIM8 on STM32F303xx devices) can be internally connected to the ADC start trigger and injection trigger, respectively, to allow the application to synchronize A/D conversion and timers. #### 3.16.1 Temperature sensor The temperature sensor (TS) generates a voltage $V_{\text{SENSE}}$ that varies linearly with temperature. The temperature sensor is internally connected to the ADC\_IN16 input channel which is used to convert the sensor output voltage into a digital value. The sensor provides good linearity but it has to be calibrated to obtain good overall accuracy of the temperature measurement. As the offset of the temperature sensor varies from chip to chip due to process variation, the uncalibrated internal temperature sensor is suitable for applications that detect temperature changes only. To improve the accuracy of the temperature sensor measurement, each device is individually factory-calibrated by ST. The temperature sensor factory calibration data are stored by ST in the system memory area, accessible in read-only mode. Calibration value nameDescriptionMemory addressTS\_CAL1TS\_ADC raw data acquired at temperature of 30 °C, VDDA= 3.3 V0x1FFF F7B8 - 0x1FFF F7B9TS\_CAL2TS\_ADC raw data acquired at temperature of 110 °C VDDA= 3.3 V0x1FFF F7C2 - 0x1FFF F7C3 Table 3. Temperature sensor calibration values ## 3.16.2 Internal voltage reference (V<sub>REFINT</sub>) The internal voltage reference ( $V_{REFINT}$ ) provides a stable (bandgap) voltage output for the ADC and Comparators. $V_{REFINT}$ is internally connected to the ADC\_IN18 input channel. The precise voltage of $V_{REFINT}$ is individually measured for each part by ST during production test and stored in the system memory area. It is accessible in read-only mode. Table 4. Temperature sensor calibration values | Calibration value name | Description | Memory address | | | |------------------------|--------------------------------------------------------------------------|---------------------------|--|--| | VREFINT_CAL | Raw data acquired at<br>temperature of 30 °C<br>V <sub>DDA</sub> = 3.3 V | 0x1FFF F7BA - 0x1FFF F7BB | | | #### 3.16.3 V<sub>BAT</sub> battery voltage monitoring This embedded hardware feature allows the application to measure the $V_{BAT}$ battery voltage using the internal ADC channel ADC\_IN17. As the $V_{BAT}$ voltage may be higher than $V_{DDA}$ , and thus outside the ADC input range, the $V_{BAT}$ pin is internally connected to a bridge divider by 2. As a consequence, the converted digital value is half the $V_{BAT}$ voltage. #### 3.16.4 OPAMP reference voltage (VOPAMP) Every OPAMP reference voltage can be measured using a corresponding ADC internal channel: VOPAMP1 connected to ADC1 channel 15, VOPAMP2 connected to ADC2 channel 17, VOPAMP3 connected to ADC3 channel 17, VOPAMP4 connected to ADC4 channel 17. # 3.17 DAC (digital-to-analog converter) Up to two 12-bit buffered DAC channels can be used to convert digital signals into analog voltage signal outputs. The chosen design structure is composed of integrated resistor strings and an amplifier in inverting configuration. This digital interface supports the following features: - Up to two DAC output channels on STM32F303xx devices - 8-bit or 12-bit monotonic output - Left or right data alignment in 12-bit mode - Synchronized update capability on STM32F303xx devices - Noise-wave generation - Triangular-wave generation - Dual DAC channel independent or simultaneous conversions on STM32F303xx devices - DMA capability (for each channel on STM32F303xx devices) - External triggers for conversion ## 3.18 Operational amplifier The STM32F302xx/STM32F303xx embeds up to four operational amplifiers with external or internal follower routing and PGA capability (or even amplifier and filter capability with external components). When an operational amplifier is selected, an external ADC channel is used to enable output measurement. The operational amplifier features: - 8 MHz GBP - 0.5 mA output capability - Rail-to-rail input/output - In PGA mode, the gain can be programmed to be 2, 4, 8 or 16. #### 3.19 Fast comparators The STM32F302xx/STM32F303xx devices embed seven fast rail-to-rail comparators with programmable reference voltage (internal or external), hysteresis and speed (low speed for low power) and with selectable output polarity. The reference voltage can be one of the following: - External I/O - DAC output pin - Internal reference voltage or submultiple (1/4, 1/2, 3/4). Refer to *Table 20: Embedded internal reference voltage on page 57* for the value and precision of the internal reference voltage. All comparators can wake up from STOP mode, generate interrupts and breaks for the timers and can be also combined per pair into a window comparator # 3.20 Timers and watchdogs The STM32F302xx/STM32F303xx includes up to two advanced control timers, up to 6 general-purpose timers, two basic timers, two watchdog timers and a SysTick timer. The table below compares the features of the advanced control, general purpose and basic timers. Table 5. Timer feature comparison | Timer type | Timer | Counter resolution | Counter<br>type | Prescaler<br>factor | DMA<br>request<br>generation | Capture/<br>compare<br>Channels | Complementary outputs | |---------------------|------------------------------------------------------|--------------------|----------------------|---------------------------------------|------------------------------|---------------------------------|-----------------------| | Advanced | TIM1,<br>TIM8<br>(on<br>STM32F303xx<br>devices only) | 16-bit | Up, Down,<br>Up/Down | Any integer<br>between 1<br>and 65536 | Yes | 4 | Yes | | General-<br>purpose | TIM2 | 32-bit | Up, Down,<br>Up/Down | Any integer<br>between 1<br>and 65536 | Yes | 4 | No | | General-<br>purpose | TIM3, TIM4 | 16-bit | Up, Down,<br>Up/Down | Any integer<br>between 1<br>and 65536 | Yes | 4 | No | | General-<br>purpose | TIM15 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 2 | 1 | | General-<br>purpose | TIM16, TIM17 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 1 | 1 | | Basic | TIM6,<br>TIM7<br>(on<br>STM32F303xx<br>devices only) | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 0 | No | #### 3.20.1 Advanced timers (TIM1, TIM8) The advanced-control timers (TIM1 on all devices and TIM8 on STM32F303xx devices) can each be seen as a three-phase PWM multiplexed on 6 channels. They have complementary PWM outputs with programmable inserted dead-times. They can also be seen as complete general-purpose timers. The 4 independent channels can be used for: - Input capture - Output compare - PWM generation (edge or center-aligned modes) with full modulation capability (0-100%) - One-pulse mode output In debug mode, the advanced-control timer counter can be frozen and the PWM outputs disabled to turn off any power switches driven by these outputs. Many features are shared with those of the general-purpose TIM timers (described in *Section 3.20.2* using the same architecture, so the advanced-control timers can work together with the TIM timers via the Timer Link feature for synchronization or event chaining. #### 3.20.2 General-purpose timers (TIM2, TIM3, TIM4, TIM15, TIM16, TIM17) There are up to six synchronizable general-purpose timers embedded in the STM32F302xx/STM32F303xx (see *Table 5* for differences). Each general-purpose timer can be used to generate PWM outputs, or act as a simple time base. TIM2, 3, and TIM4 These are full-featured general-purpose timers: - TIM2 has a 32-bit auto-reload up/downcounter and 32-bit prescaler - TIM3 and 4 have 16-bit auto-reload up/downcounters and 16-bit prescalers. These timers all feature 4 independent channels for input capture/output compare, PWM or one-pulse mode output. They can work together, or with the other general-purpose timers via the Timer Link feature for synchronization or event chaining. The counters can be frozen in debug mode. All have independent DMA request generation and support quadrature encoders. TIM15, 16 and 17 These three timers general-purpose timers with mid-range features: They have 16-bit auto-reload upcounters and 16-bit prescalers. - TIM15 has 2 channels and 1 complementary channel - TIM16 and TIM17 have 1 channel and 1 complementary channel All channels can be used for input capture/output compare, PWM or one-pulse mode output. The timers can work together via the Timer Link feature for synchronization or event chaining. The timers have independent DMA request generation. The counters can be frozen in debug mode. #### 3.20.3 Basic timers (TIM6, TIM7) These timers are mainly used for DAC trigger generation. They can also be used as a generic16-bit time base. #### 3.20.4 Independent watchdog The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 40 kHz internal RC and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode. #### 3.20.5 Window watchdog The window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode. #### 3.20.6 SysTick timer This timer is dedicated to real-time operating systems, but could also be used as a standard down counter. It features: - A 24-bit down counter - Autoreload capability - Maskable system interrupt generation when the counter reaches 0. - Programmable clock source #### 3.21 Communication interfaces #### 3.21.1 I<sup>2</sup>C bus Up to two I<sup>2</sup>C bus interfaces can operate in multimaster and slave modes. They can support standard (up to 100 KHz), fast (up to 400 KHz) and fast mode + (up to 1 MHz) modes. Both support 7-bit and 10-bit addressing modes, multiple 7-bit slave addresses (2 addresses, 1 with configurable mask). They also include programmable analog and digital noise filters. Table 6. Comparison of I2C analog and digital filters | | Analog filter | Digital filter | | | | | | | |----------------------------------|-------------------------------------------------------|-------------------------------------------------------------------------|--|--|--|--|--|--| | Pulse width of suppressed spikes | ≥ 50 ns | Programmable length from 1 to 15 I2C peripheral clocks | | | | | | | | Benefits | Available in Stop mode | Extra filtering capability vs. standard requirements. Stable length | | | | | | | | Drawbacks | Variations depending on temperature, voltage, process | Disabled when Wakeup from Stop mode is enabled | | | | | | | In addition, they provide hardware support for SMBUS 2.0 and PMBUS 1.1: ARP capability, Host notify protocol, hardware CRC (PEC) generation/verification, timeouts verifications and ALERT protocol management. They also have a clock domain independent from the CPU clock, allowing the I2Cx (x=1,2) to wake up the MCU from Stop mode on address match. The I2C interfaces can be served by the DMA controller. #### 3.21.2 Universal synchronous/asynchronous receiver transmitter (USART) The STM32F302xx/STM32F303xx devices have three embedded universal synchronous/asynchronous receiver transmitters (USART1, USART2 and USART3). The USART interfaces are able to communicate at speeds of up to 9Mbits/s. They provide hardware management of the CTS and RTS signals, they support IrDA SIR ENDEC, the multiprocessor communication mode, the single-wire half-duplex communication mode and have LIN Master/Slave capability. The USART interfaces can be served by the DMA controller. #### 3.21.3 Universal asynchronous receiver transmitter (UART) The STM32F302xx/STM32F303xx devices have 2 embedded universal asynchronous receiver transmitters (UART4, and UART5). The UART interfaces support IrDA SIR ENDEC, multiprocessor communication mode and single-wire half-duplex communication mode. The UART interfaces can be served by the DMA controller. # 3.21.4 Serial peripheral interface (SPI)/Inter-integrated sound interfaces (I<sup>2</sup>S) Up to three SPIs are able to communicate up to 18 Mbits/s in slave and master modes in full-duplex and simplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame size is configurable from 4 bits to 16 bits. Two standard I2S interfaces (multiplexed with SPI2 and SPI3) supporting four different audio standards can operate as master or slave at simplex and full duplex communication modes. They can be configured to transfer 16 and 24 or 32 bits with 16-bit or 32-bit data resolution and synchronized by a specific signal. Audio sampling frequency from 8 kHz up to 96 kHz can be set by 8-bit programmable linear prescaler. When operating in master mode it can output a clock for an external audio component at 256 times the sampling frequency. #### 3.21.5 Controller area network (CAN) The CAN is compliant with specifications 2.0A and B (active) with a bit rate up to 1 Mbit/s. It can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. It has three transmit mailboxes, two receive FIFOs with 3 stages and 14 scalable filter banks. #### 3.21.6 Universal serial bus (USB) The STM32F302xx/STM32F303xx medium and high density devices embed an USB device peripheral compatible with the USB full-speed 12 Mbs. The USB interface implements a full-speed (12 Mbit/s) function interface. It has software-configurable endpoint setting and suspend/resume support. The dedicated 48 MHz clock is generated from the internal main PLL (the clock source must use a HSE crystal oscillator). # 3.22 Touch sensing controller (TSC) The device has an embedded independent hardware controller (TSC) for controlling touch sensing acquisitions on the I/Os. Up to 18 touch sensing electrodes can be controlled by the TSC. The touch sensing I/Os are organized in 8 acquisition groups, with up to 4 I/Os in each group. The STM32F302xx/STM32F303xx devices provide a simple solution for adding capacitive sensing functionality to any application. Capacitive sensing technology is able to detect the presence of a finger near an electrode which is protected from direct touch by a dielectric (glass, plastic, ...). The capacitive variation introduced by the finger (or any conductive object) is measured using a proven implementation based on a surface charge transfer acquisition principle. It consists of charging the electrode capacitance and then transferring a part of the accumulated charges into a sampling capacitor until the voltage across this capacitor has reached a specific threshold. To limit the CPU bandwidth usage this acquisition is directly managed by the hardware touch sensing controller and only requires few external components to operate. The STM32F302xx/STM32F303xx devices offer up to 24 capacitive sensing channels distributed over 8 analog I/O groups. The touch sensing controller is fully supported by the STMTouch touch sensing firmware library which is free to use and allows touch sensing functionality to be implemented reliably in the end application. Table 7. Capacitive sensing GPIOs available on STM32F302xx/STM32F303xx devices | Pin name | ame Capacitive sensing pin name group name | | Capacitive sensing group name | |----------|--------------------------------------------|------|-------------------------------| | PA0 | G1_IO1 | PB3 | G5_IO1 | | PA1 | G1_IO2 | PB4 | G5_IO2 | | PA2 | G1_IO3 | PB6 | G5_IO3 | | PA3 | G1_IO4 | PB7 | G5_IO4 | | PA4 | G2_IO1 | PB11 | G6_IO1 | | PA5 | G2_IO2 | PB12 | G6_IO2 | | PA6 | G2_IO3 | PB13 | G6_IO3 | | PA7 | G2_IO4 | PB14 | G6_IO4 | | PC5 | G3_IO1 | PE2 | G7_IO1 | | PB0 | G3_IO2 | PE3 | G7_IO2 | | PB1 | G3_IO3 | PE4 | G7_IO3 | | PB2 | G3_IO4 | PE5 | G7_IO4 | | PA9 | G4_IO1 | PD12 | G8_IO1 | | PA10 | G4_IO2 | PD13 | G8_IO2 | | PA13 | G4_IO3 | PD14 | G8_IO3 | | PA14 | G4_IO4 | PD15 | G8_IO4 | Number of capacitive sensing channels Analog I/O group STM32F30xVx STM32F30xRx STM32F30xCx G1 3 3 3 3 3 G2 3 2 G3 3 3 G4 3 3 3 G5 3 3 3 G6 3 3 3 G7 3 0 0 G8 3 0 0 Number of capacitive 24 18 17 sensing channels Table 8. No. of capacitive sensing channels available on STM32F302xx/STM32F303xx devices #### 3.23 Development support #### 3.23.1 Serial wire JTAG debug port (SWJ-DP) The ARM SWJ-DP Interface is embedded, and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target. The JTAG TMS and TCK pins are shared respectively with SWDIO and SWCLK and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP. #### 3.23.2 Embedded trace macrocell™ The ARM embedded trace macrocell provides a greater visibility of the instruction and data flow inside the CPU core by streaming compressed data at a very high rate from the STM32F302xx/STM32F303xx through a small number of ETM pins to an external hardware trace port analyzer (TPA) device. The TPA is connected to a host computer using a high-speed channel. Real-time instruction and data flow activity can be recorded and then formatted for display on the host computer running debugger software. TPA hardware is commercially available from common development tool vendors. It operates with third party debugger software tools. # 4 Pinouts and pin description Figure 4. STM32F302xx/STM32F303xx LQFP48 pinout Figure 5. STM32F302xx/STM32F303xx LQFP64 pinout Figure 6. STM32F302xx/STM32F303xx LQFP100 pinout 577 Table 9. Legend/abbreviations used in the pinout table | Na | me | Abbreviation | Definition | | | | | |------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|--|--|--|--| | Pin r | name | Unless otherwise specified in brackets below the pin name, the pin function during and after reset is the same as the actual pin name | | | | | | | | | S | Supply pin | | | | | | Pin | type | I | Input only pin | | | | | | | | I/O | Input / output pin | | | | | | | | FT | 5 V tolerant I/O | | | | | | | | FTf | 5 V tolerant I/O, FM+ capable | | | | | | I/O etr | ucture | TTa | 3.3 V tolerant I/O directly connected to ADC | | | | | | 1/0 511 | ucture | TC | TC Standard 3.3V I/O | | | | | | | | B Dedicated BOOT0 pin | | | | | | | | | RST | Bidirectional reset pin with embedded weak pull-up resist | | | | | | No | tes | Unless otherwise specified by a note, all I/Os are set as floating inputs during and after reset | | | | | | | D: | Alternate functions | Functions selected through GPIOx_AFR registers | | | | | | | Pin<br>functions | Additional functions | Functions direct | ly selected/enabled through peripheral registers | | | | | Table 10. STM32F302xx/STM32F303xx pin definitions | Pi | n numb | | Pin name | | ture | | Pin functions | | | |-------------|------------|------------|--------------------------------------|---------------------------|-------|---------------------|----------------------------------|-------------------------------------------|--| | LQF<br>P100 | LQF<br>P64 | LQF<br>P48 | (function<br>after reset) | Pin type<br>I/O structure | Notes | Alternate functions | Additional functions | | | | 1 | | | PE2 | I/O | FT | | TRACECK, TIM3_CH1,<br>TSC_G7_IO1 | | | | 2 | | | PE3 | I/O | FT | (1) | TRACED0, TIM3_CH2,<br>TSC_G7_IO2 | | | | 3 | | | PE4 | I/O | FT | | TRACED1,<br>TIM3_CH3,TSC_G7_IO3 | | | | 4 | | | PE5 | I/O | FT | | TRACED2,<br>TIM3_CH4,TSC_G7_IO4 | | | | 5 | | | PE6_<br>TAMPER3_<br>WKUP3 | I/O | FT | | TRACED3 | WKUP3 | | | 6 | 1 | 1 | V <sub>BAT</sub> | S | | | Backup pov | ver supply | | | 7 | 2 | 2 | PC13_<br>TAMPER1_ | I/O | тс | | TIM1_CH1N | WKUP2,<br>RTC_TAMPER1,<br>RTC_TS, RTC_OUT | | | 8 | 3 | 3 | PC14 -<br>OSC32_IN<br>(PC14) | I/O | тс | | | OSC32_IN | | | 9 | 4 | 4 | PC15-<br>OSC32_OUT<br>(PC15) | I/O | тс | | | OSC32_OUT | | | 10 | | | PF9 | I/O | FT | | TIM15_CH1, SPI2_SCK | | | | 11 | | | PF10 | I/O | FT | | TIM15_CH2, SPI2_SCK | | | | 12 | 5 | 5 | PF0-OSC_IN<br>(PF0) | I/O | FTf | | TIM1_CH3N, I2C2_SDA | OSC_IN | | | 13 | 6 | 6 | PF1-<br>OSC_OUT<br>(PF1) | I/O | FTf | | I2C2_SCL | OSC_OUT | | | 14 | 7 | 7 | NRST | I/O | RST | | Device reset input / interna | I reset output (active low) | | | 15 | 8 | | PC0 | I/O | TTa | | | ADC12_IN6,<br>COMP7_INM <sup>(2)</sup> | | | 16 | 9 | | PC1 | I/O | TTa | | | ADC12_IN7,<br>COMP7_INP <sup>(2)</sup> | | | 17 | 10 | | PC2 | I/O | TTa | | COMP7_OUT <sup>(2)</sup> | ADC12_IN8 | | | 18 | 11 | | PC3 | I/O | TTa | | TIM1_BKIN2 | ADC12_IN9 | | | 19 | | | PF2 | I/O | TTa | | | ADC12_IN10 | | | 20 | 12 | 8 | V <sub>SSA</sub> , V <sub>REF-</sub> | S | | | | | | | 21 | | | V <sub>REF+</sub> | S | | | | | | Table 10. STM32F302xx/STM32F303xx pin definitions (continued) | Piı | n numb | er | Pin name | e | ture | | Pin functions | | | |-------------|------------|------------|-----------------------------------------|----------|---------------|-------|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|--| | LQF<br>P100 | LQF<br>P64 | LQF<br>P48 | (function<br>after reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | | 22 | | | $V_{DDA}$ | S | | | | | | | | 13 | 9 | V <sub>DDA</sub> ,<br>V <sub>REF+</sub> | S | | | | | | | 23 | 14 | 10 | PA0 | I/O | TTa | | USART2_CTS,<br>TIM2_CH1_ETR,<br>TIM8_BKIN <sup>(2)</sup> ,<br>TIM8_ETR <sup>(2)</sup> ,<br>TSC_G1_IO1,<br>COMP1_OUT | ADC1_IN1,<br>COMP1_INM,<br>RTC_ TAMP2,WKUP1,<br>COMP7_INP <sup>(2)</sup> | | | 24 | 15 | 11 | PA1 | I/O | TTa | | USART2_RTS,<br>TIM2_CH2,<br>TSC_G1_IO2,<br>TIM15_CH1N <sup>(2)</sup> | ADC1_IN2,<br>COMP1_INP,<br>OPAMP1_VINP,<br>OPAMP3_VINP <sup>(2)</sup> | | | 25 | 16 | 12 | PA2 | I/O | TTa | | USART2_TX,<br>TIM2_CH3, TIM15_CH1,<br>TSC_G1_IO3,<br>COMP2_OUT | ADC1_IN3,<br>COMP2_INM,<br>AOP1_OUT | | | 26 | 17 | 13 | PA3 | I/O | TTa | | USART2_RX,<br>TIM2_CH4, TIM15_CH2,<br>TSC_G1_IO4, | ADC1_IN4, OPAMP1_VINP, COMP2_INP, OPAMP1_VINM | | | 27 | 18 | | PF4 | I/O | TTa | | COMP1_OUT | ADC1_IN5 | | | 28 | 19 | | V <sub>DD_4</sub> | S | | | | | | | 29 | 20 | 14 | PA4 | I/O | TTa | | SPI1_NSS,SPI3_NSS,<br>I2S3_WS <sup>(2)</sup> ,<br>USART2_CK,<br>TSC_G2_IO1,<br>TIM3_CH2 | ADC2_IN1,<br>DAC1_OUT1 | | | 30 | 21 | 15 | PA5 | I/O | ТТа | | SPI1_SCK,<br>TIM2_CH1_ETR,<br>TSC_G2_IO2 | ADC2_IN2,<br>DAC1_OUT2 <sup>(2)</sup> ,<br>OPAMP2_VINM | | | 31 | 22 | 16 | PA6 | I/O | TTa | | SPI1_MISO, TIM3_CH1,<br>TIM8_BKIN <sup>(2)</sup> ,<br>TIM1_BKIN, TIM16_CH1,<br>COMP1_OUT,<br>TSC_G2_IO3 | ADC2_IN3,<br>AOP2_OUT | | | 32 | 23 | 17 | PA7 | I/O | TTa | | SPI1_MOSI,TIM3_CH2,<br>TIM17_CH1,<br>TIM1_CH1N,<br>TSC_G2,_IO4,<br>COMP2_OUT,<br>TIM18_CH1 | ADC2_IN4,COMP2_INP<br>,<br>OPAMP2_VINP,<br>OPAMP1_VINP | | | 33 | 24 | | PC4 | I/O | TTa | | USART1_TX | ADC2_IN5 | | Table 10. STM32F302xx/STM32F303xx pin definitions (continued) | Pi | n numb | er | Pin name | e | ture | | Pin functions | | | |-------------|------------|------------|---------------------------|----------|---------------|-------|--------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--| | LQF<br>P100 | LQF<br>P64 | LQF<br>P48 | (function<br>after reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | | 34 | 25 | | PC5 | I/O | TTa | | USART1_RX,<br>TSC_G3_IO1 | ADC2_IN11,<br>OPAMP2_VINM,<br>OPAMP1_VINM | | | 35 | 26 | 18 | PB0 | I/O | ТТа | | TIM3_CH3, TIM1_CH2N,<br>TIM8_CH2N <sup>(2)</sup> ,<br>TSC_G3_IO2 | ADC3_IN12 <sup>(2)</sup> ,<br>COMP4_INP,<br>OPAMP3_VINP <sup>(2)</sup> ,<br>OPAMP2_VINP | | | 36 | 27 | 19 | PB1 | I/O | TTa | | TIM3_CH4,<br>TIM1_CH3N,<br>TIM8_CH3N <sup>(2)</sup> ,<br>COMP4_OUT,<br>TSC_G3_IO3 | ADC3_IN1 <sup>(2)</sup> ,<br>AOP3_OUT | | | 37 | 28 | 20 | PB2 | I/O | ТТа | | TSC_G3_IO4 | ADC2_IN12,<br>COMP4_INM,OPAMP3_<br>VINM <sup>(2)</sup> | | | 38 | | | PE7 | I/O | ТТа | | TIM1_ETR | ADC3_IN13 <sup>(2)</sup> ,<br>COMP4_INP | | | 39 | | | PE8 | I/O | ТТа | | TIM1_CH1N | COMP4_INM,<br>ADC34_IN6 <sup>(2)</sup> | | | 40 | | | PE9 | I/O | TTa | | TIM1_CH1 | ADC3_IN2 <sup>(2)</sup> | | | 41 | | | PE10 | I/O | TTa | | TIM1_CH2N | ADC3_IN14 <sup>(2)</sup> | | | 42 | | | PE11 | I/O | TTa | | TIM1_CH2 | ADC3_IN15 <sup>(2)</sup> | | | 43 | | | PE12 | I/O | TTa | | TIM1_CH3N | ADC3_IN16 <sup>(2)</sup> | | | 44 | | | PE13 | I/O | TTa | | TIM1_CH3 | ADC3_IN3 <sup>(2)</sup> | | | 45 | | | PE14 | I/O | TTa | | TIM1_CH4_BKIN2 | ADC4_IN1 <sup>(2)</sup> | | | 46 | | | PE15 | I/O | TTa | | USART3_RX,TIM1_BKIN | ADC4_IN2 <sup>(2)</sup> | | | 47 | 29 | 21 | PB10 | I/O | ТТа | | USART3_TX, TIM2_CH3,<br>SYNC | COMP5_INM <sup>(2)</sup> ,<br>OPAMP4_VINM <sup>(2)</sup> ,<br>OPAMP3_VINM <sup>(2)</sup> | | | 48 | 30 | 22 | PB11 | I/O | TTa | | USART3_RX,<br>TIM2_CH4, TSC_G6_IO1 | COMP6_INP,<br>OPAMP4_VINP <sup>(2)</sup> | | | 49 | 31 | 23 | $V_{SS}$ | S | | | Digital ( | ground | | | 50 | 32 | 24 | V <sub>DD</sub> | S | | | Digital pow | er supply | | | 51 | 33 | 25 | PB12 | I/O | TTa | | SPI2_NSS,I2S2_WS <sup>(2)</sup> ,<br>I2C2_SMBAL,<br>USART3_CK,<br>TIM1_BKIN,<br>TSC_G6_IO2 | ADC4_IN3 <sup>(2)</sup> ,<br>COMP3_INM,<br>AOP4_OUT, | | Table 10. STM32F302xx/STM32F303xx pin definitions (continued) | Pi | n numb | er | Pin name | e | ture | | Pin functions | | | |-------------|------------|------------|---------------------------|----------|---------------|-------|----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|--| | LQF<br>P100 | LQF<br>P64 | LQF<br>P48 | (function<br>after reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | | 52 | 34 | 26 | PB13 | I/O | TTa | | SPI2_SCK, I2S2_CK <sup>(2)</sup> ,<br>USART3_CTS,<br>TIM1_CH1N,<br>TSC_G6_IO3 | ADC3_IN5 <sup>(2)</sup> ,<br>COMP5_INP <sup>(2)</sup> ,<br>OPAMP4_VINP <sup>(2)</sup> ,<br>OPAMP3_VINP <sup>(2)</sup> | | | 53 | 35 | 27 | PB14 | I/O | ТТа | | SPI2_MISO,<br>I2S2ext_SD <sup>(2)</sup> ,<br>USART3_RTS,<br>TIM1_CH2N,<br>TIM15_CH1,<br>TSC_G6_IO4 | COMP3_INP <sup>(2)</sup> ,<br>ADC4_IN4 <sup>(2)</sup> ,<br>OPAMP2_VINP | | | 54 | 36 | 28 | PB15 | I/O | ТТа | | SPI2_MOSI,<br>I2S2_SD <sup>(2)</sup> , TIM1_CH3N,<br>TIM15_CH1N,<br>TIM15_CH2 | ADC4_IN5 <sup>(2)</sup> ,<br>RTC_REFIN,<br>COMP6_INM | | | 55 | | | PD8 | I/O | TTa | | USART3_TX | ADC4_IN12 <sup>(2)</sup> ,<br>OPAMP4_VINM <sup>(2)</sup> | | | 56 | | | PD9 | I/O | TTa | | USART3_RX | ADC4_IN13 <sup>(2)</sup> | | | 57 | | | PD10 | I/O | ТТа | | USART3_CK | ADC34_IN7 <sup>(2)</sup> ,<br>COMP6_INM | | | 58 | | | PD11 | I/O | ТТа | | USART3_CTS | ADC34_IN8 <sup>(2)</sup> ,<br>COMP6_INP,<br>OPAMP4_VINP <sup>(2)</sup> | | | 59 | | | PD12 | I/O | TTa | | USART3_RTS<br>TIM4_CH1,<br>TSC_G8_IO1 | ADC34_IN9 <sup>(2)</sup> ,<br>COMP5_INP <sup>(2)</sup> | | | 60 | | | PD13 | I/O | TTa | | TIM4_CH2,<br>TSC_G8_IO2 | ADC34_IN10 <sup>(2)</sup> ,<br>COMP5_INM <sup>(2)</sup> | | | 61 | | | PD14 | I/O | ТТа | | TIM4_CH3,<br>TSC_G8_IO3 | COMP3_INP,<br>ADC34_IN11 <sup>(2)</sup> ,<br>OPAMP2_VINP | | | 62 | | | PD15 | I/O | TTa | | SPI2_NSS,TIM4_CH4,<br>TSC_G8_IO4 | COMP3_INM | | | 63 | 37 | | PC6 | I/O | FT | | I2S2_MCK <sup>(2)</sup> ,<br>TM8_CH1,TIM3_CH1,<br>COMP6_OUT <sup>(2)</sup> | | | | 64 | 38 | | PC7 | I/O | FT | | I2S3_MCK <sup>(2)</sup> ,<br>TIM8_CH2 <sup>(2)</sup> ,<br>TIM3_CH2,<br>COMP5_OUT <sup>(2)</sup> | | | | 65 | 39 | | PC8 | I/O | FT | | TIM8_CH3 <sup>(2)</sup> ,<br>TIM3_CH3,<br>COMP3_OUT | | | Table 10. STM32F302xx/STM32F303xx pin definitions (continued) | Pi | n numb | er | Pin name | 96 | ture | | Pin fun | ctions | |-------------|------------|------------|---------------------------|----------|---------------|-------|--------------------------------------------------------------------------------------------------------------------------------|----------------------| | LQF<br>P100 | LQF<br>P64 | LQF<br>P48 | (function<br>after reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | 66 | 40 | | PC9 | I/O | FT | | TIM8_CH4_BKIN2 <sup>(2)</sup> ,<br>TIM3_CH4,<br>I2S_CKIN <sup>(2)</sup> | | | 67 | 41 | 29 | PA8 | I/O | FT | | I2C2_SMBAL,<br>I2S2_MCK <sup>(2)</sup> ,<br>USART1_CK,<br>TIM1_CH1, TIM4_ETR,<br>MCO <sup>(2)</sup> , COMP3_OUT <sup>(2)</sup> | | | 68 | 42 | 30 | PA9 | I/O | FTf | | I2C2_SCL, I2S3_MCK <sup>(2)</sup> , USART1_TX, TIM1_CH2, TIM2_CH3, TIM15_BKIN, TSC_G4_IO1, COMP5_OUT <sup>(2)</sup> | | | 69 | 43 | 31 | PA10 | I/O | FTf | | I2C2_SDA, USART1_RX, TIM1_CH3, TIM2_CH4, TIM8_BKIN <sup>(2)</sup> , TIM17_BKIN, TSC_G4_IO2, COMP6_OUT | | | 70 | 44 | 32 | PA11 | I/O | FT | | USART1_CTS, USBDM, CAN_RX, TIM1_CH1N, TIM1_CH4_BKIN2, TIM4_CH1, COMP1_OUT | | | 71 | 45 | 33 | PA12 | I/O | FT | | USART1_RTS,USBDP,<br>CAN_TX,<br>TIM1_CH2N,<br>TIM1_ETR,TIM4_CH2,<br>TIM16_CH1,<br>COMP2_OUT | | | 72 | 46 | 34 | PA13 | I/O | FT | | USART3_CTS,<br>TIM4_CH3,<br>TIM16_CH1N,<br>TSC_G4_IO3,<br>IR_OUT, JTMS-SWDIO | | | 73 | | | PF6 | I/O | FTf | | I2C2_SCL,<br>USART3_RTS,<br>TIM4_CH4 | | | 74 | 47 | 35 | $V_{SS}$ | S | | | | | | 75 | 48 | 36 | $V_{DD}$ | S | | | | | Table 10. STM32F302xx/STM32F303xx pin definitions (continued) | Pi | n numb | | Pin name | 96 | ture | | Pin fun | ctions | |-------------|------------|------------|---------------------------|----------|---------------|-------|----------------------------------------------------------------------------------------------------|----------------------| | LQF<br>P100 | LQF<br>P64 | LQF<br>P48 | (function<br>after reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | 76 | 49 | 37 | PA14 | I/O | FTf | | I2C1_SDA,<br>USART2_TX,<br>TIM8_CH2, TIM1_BKIN,<br>TSC_G4_IO4,<br>JTCK-SWCLK | | | 77 | 50 | 38 | PA15 | I/O | FT | | I2C1_SCL, SPI3_NSS,<br>SPI1_NSS, I2S3_WS,<br>USART2_RX,<br>TIM1_BKIN,<br>TIM2_CH1_ETR,<br>TIM8_CH1 | | | 78 | 51 | | PC10 | I/O | FT | | SPI3_SCK, I2S3_CK,<br>USART3_TX,<br>UART4_TX,<br>TIM8_CH1N | | | 79 | 52 | | PC11 | I/O | FT | | SPI3_MISO,<br>I2S3ext_SD <sup>(2)</sup> ,<br>USART3_RX,<br>UART4_RX,<br>TIM8_CH2N <sup>(2)</sup> | | | 80 | 53 | | PC12 | I/O | FT | | SPI3_MOSI, I2S3_SD <sup>(2)</sup> ,<br>USART3_CK,<br>UART5_TX,<br>TIM8_CH3N <sup>(2)</sup> | | | 81 | | | PD0 | I/O | FT | | CAN_RX | | | 82 | | | PD1 | I/O | FT | | CAN_TX,<br>TIM8_CH4_BKIN2 <sup>(2)</sup> | | | 83 | 54 | | PD2 | I/O | FT | | UART5_RX,TIM3_ETR,<br>TIM8_BKIN <sup>(2)</sup> | | | 84 | | | PD3 | I/O | FT | | USART2_CTS,<br>TIM2_CH1_ETR | | | 85 | | | PD4 | I/O | FT | | USART2_RTS,<br>TIM2_CH2 | | | 86 | | | PD5 | I/O | FT | | USART2_TX | | | 87 | | | PD6 | I/O | FT | | USART2_RX,<br>TIM2_CH4 | | | 88 | | | PD7 | I/O | FT | | USART2_CK,<br>TIM2_CH3 | | Table 10. STM32F302xx/STM32F303xx pin definitions (continued) | Pi | n numb | | Pin name | | _ | | Pin fun | ctions | |-------------|------------|------------|---------------------------|----------|---------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | LQF<br>P100 | LQF<br>P64 | LQF<br>P48 | (function<br>after reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | 89 | 55 | 39 | PB3 | I/O | FT | | SPI3_SCK,SPI1_SCK, | | | 90 | 56 | 40 | PB4 | I/O | FT | | SPI3_MISO,<br>SPI1_MISO,<br>I2S3ext_SD <sup>(2)</sup> ,<br>USART2_RX,<br>TIM3_CH1,<br>TIM16_CH1,<br>TIM17_BKIN,<br>TIM8_CH2N <sup>(2)</sup> ,<br>TSC_G5_IO2, NJTRST | | | 91 | 57 | 41 | PB5 | I/O | FT | | SPI3_MOSI,<br>SPI1_MOSI, I2S3_SD,<br>I2C1_SMBAL,<br>USART2_CK,<br>TIM16_BKIN, TIM3_CH2,<br>TIM8_CH3N <sup>(2)</sup> ,<br>TIM17_CH1 | | | 92 | 58 | 42 | PB6 | I/O | FTf | | I2C1_SCL, USART1_TX, TIM16_CH1N, TIM4_CH1, TIM8_CH1 <sup>(2)</sup> , TIM8_ETR_BKIN2 <sup>(2)</sup> , TSC_G5_IO3 | | | 93 | 59 | 43 | PB7 | I/O | FTf | | I2C1_SDA, USART1_RX,TIM3_CH4, TIM4_CH2, TIM17_CH1N, TIM8_BKIN, TSC_G5_IO4 | | | 94 | 60 | 44 | воото | I | В | | | | | 95 | 61 | 45 | PB8 | I/O | FTf | | I2C1_SCL, CAN_RX,<br>TIM16_CH1, TIM4_CH3,<br>TIM8_CH2 <sup>(2)</sup> ,<br>TIM1_BKIN, SYNC,<br>COMP1_OUT | | Table 10. STM32F302xx/STM32F303xx pin definitions (continued) | Pi | n numb | er | Pin name | e | ture | | Pin fun | ctions | |-------------|------------|------------|------------------------|----------|---------------|-------|----------------------------------------------------------------------------------------------|----------------------| | LQF<br>P100 | LQF<br>P64 | LQF<br>P48 | (function after reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | 96 | 62 | 46 | PB9 | I/O | FTf | | I2C1_SDA,CAN_TX,<br>TIM17_CH1,TIM4_CH4,<br>TIM8_CH3 <sup>(2)</sup> ,<br>IR_OUT,<br>COMP2_OUT | | | 97 | | | PE0 | I/O | FT | | USART1_TX,<br>TIM4_ETR,TIM16_CH1 | | | 98 | | | PE1 | I/O | FT | | USART1_RX,<br>TIM17_CH1 | | | 99 | 63 | 47 | V <sub>SS</sub> | S | | | | | | 100 | 64 | 48 | $V_{DD}$ | S | | | | | <sup>1.</sup> Function availability depends on the chosen device. <sup>2.</sup> On STM32F303xx devices only. Table 11. Alternate functions | iabi | e 11. | Aitema | te functi | ions | | | | | | | | | | | | | | |----------|--------------------------|--------|----------------------|--------------|--------|----------------|---------------|--------------------------|----------------|-------------------|----------------|--------------|------|------|------|------|--------------| | AF<br>n° | Port<br>&<br>Pin<br>Name | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 | | 7 | PA0 | | TIM2_<br>CH1_E<br>TR | | G1_IO1 | | | | USART<br>2_CTS | COM<br>P1_<br>OUT | TIM8_B<br>KIN | TM8_<br>ETR | | | | | EVENT<br>OUT | | 5 | PA1 | | TIM2_<br>CH2 | | G1_IO2 | | | | USART<br>2_RTS | | TIM15_<br>CH1N | | | | | | EVENT<br>OUT | | 6 | PA2 | | TIM2_<br>CH3 | | G1_IO3 | | | | USART<br>2_TX | COM<br>P2_<br>OUT | TIM15_<br>CH1 | | | | | | EVENT<br>OUT | | 5 | PA3 | | TIM2_<br>CH4 | | G1_IO4 | | | | USART<br>2_RX | | TIM15_<br>CH2 | | | | | | EVENT<br>OUT | | 6 | PA4 | | | TIM3_<br>CH2 | G2_IO1 | | SPI1_N<br>SS | SPI3_<br>NSS/I2<br>S3_WS | USART<br>2_CK | | | | | | | | EVENT<br>OUT | | 4 | PA5 | | TIM2_<br>CH1_E<br>TR | | G2_IO2 | | SPI1_S<br>CK | | | | | | | | | | EVENT<br>OUT | | 8 | PA6 | | TIM16_<br>CH1 | TIM3_<br>CH1 | G2_IO3 | TIM8_B<br>KIN | SPI1_M<br>ISO | TIM1_<br>BKIN | | COM<br>P1_<br>OUT | | | | | | | EVENT<br>OUT | | 8 | PA7 | | TIM17_<br>CH1 | TIM3_<br>CH2 | G2_IO4 | TIM8_C<br>H1N | SPI1_M<br>OSI | TIM1_<br>CH1N | | COM<br>P2_<br>OUT | | | | | | | EVENT<br>OUT | | 8 | PA8 | мсо | | | | I2C2_S<br>MBAL | I2S2_M<br>CK | TIM1_<br>CH1 | USART<br>1_CK | COM<br>P3_<br>OUT | | TIM4_<br>ETR | | | | | EVENT<br>OUT | | 9 | PA9 | | | | G4_IO1 | I2C2_S<br>CL | 12S3_M<br>CK | TIM1_<br>CH2 | USART<br>1_TX | COM<br>P5_<br>OUT | TIM15_B<br>KIN | TIM2_<br>CH3 | | | | | EVENT<br>OUT | | Tab | le 11. | Alterna | te funct | ions (co | ntinued) | ) | | | | | | | | | | | | |----------|--------------------------|-----------------------|----------------------|--------------|----------|---------------|--------------|------------------------------|----------------|-------------------|---------------|--------------|---------------|----------------|------|-------|--------------| | AF<br>n° | Port<br>&<br>Pin<br>Name | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 | | 9 | PA10 | | TIM17_<br>BKIN | | G4_IO2 | I2C2_S<br>DA | | TIM1_<br>CH3 | USART<br>1_RX | COM<br>P6_<br>OUT | | TIM2_<br>CH4 | TIM8_<br>BKIN | | | | EVENT<br>OUT | | 9 | PA11 | | | | | | | TIM1_<br>CH1N | USART<br>1_CTS | COM<br>P1_<br>OUT | CAN_RX | TIM4_<br>CH1 | TIM1_<br>CH4 | TIM1_<br>BKIN2 | | USBDM | EVENT<br>OUT | | 9 | PA12 | | TIM16_<br>CH1 | | | | | TIM1_<br>CH2N | USART<br>1_RTS | COM<br>P2_<br>OUT | CAN_TX | TIM4_<br>CH2 | TIM1_<br>ETR | | | USBDP | EVENT<br>OUT | | 7 | PA13 | JTMS-<br>SWDAT | TIM16_<br>CH1N | | G4_IO3 | | IR-Out | | USART<br>3_CTS | | | TIM4_<br>CH3 | | | | | EVENT<br>OUT | | 7 | PA14 | JTCK-<br>SWCLK | | | G4_IO4 | I2C1_S<br>DA | TIM8_C<br>H2 | TIM1_<br>BKIN | USART<br>2_TX | | | | | | | | EVENT<br>OUT | | 9 | PA15 | JTDI | TIM2_<br>CH1_E<br>TR | TIM8_<br>CH1 | | I2C1_S<br>CL | SPI1_N<br>SS | SPI3_<br>NSS/<br>I2S3_<br>WS | USART<br>2_RX | | TIM1_B<br>KIN | | | | | | EVENT<br>OUT | | 5 | РВ0 | | | TIM3_<br>CH3 | G3_IO2 | TIM8_C<br>H2N | | TIM1_<br>CH2N | | | | | | | | | EVENT<br>OUT | | 6 | PB1 | | | TIM3_<br>CH4 | G3_IO3 | TIM8_C<br>H3N | | TIM1_<br>CH3N | | COM<br>P4_<br>OUT | | | | | | | EVENT<br>OUT | | 2 | PB2 | | | | G3_IO4 | | | | | | | | | | | | EVENT<br>OUT | | 10 | PB3 | JTDO/T<br>RACES<br>WO | TIM2_<br>CH2 | TIM4_<br>ETR | G5_IO1 | TIM8_C<br>H1N | SPI1_S<br>CK | SPI3_S<br>CK<br>/I2S3_<br>CK | USART<br>2_TX | | | TIM3_<br>ETR | | | | | EVENT<br>OUT | | AF<br>n° | Port<br>&<br>Pin<br>Name | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 | |----------|--------------------------|--------|----------------|--------------|---------------|----------------|--------------------------|----------------------------------|----------------|-------------------|--------|----------------|------|---------------|------|------|--------------| | 10 | PB4 | NJTRST | TIM16_<br>CH1 | TIM3_<br>CH1 | G5_IO2 | TIM8_C<br>H2N | SPI1_M<br>ISO | SPI3_<br>MISO/<br>I2S3ext<br>_SD | USART<br>2_RX | | | TIM17<br>_BKIN | | | | | EVENT<br>OUT | | 9 | PB5 | | TIM16_<br>BKIN | TIM3_<br>CH2 | TIM8_<br>CH3N | I2C1_S<br>MBAL | SPI1_M<br>OSI | SPI3_<br>MOSI/<br>I2S3_S<br>D | USART<br>2_CK | | | TIM17<br>_CH1 | | | | | EVENT<br>OUT | | 9 | PB6 | | TIM16_<br>CH1N | TIM4_<br>CH1 | G5_IO3 | I2C1_S<br>CL | TIM8_C<br>H1 | TIM8_<br>ETR | USART<br>1_TX | | | TIM8_<br>BKIN2 | | | | | EVENT<br>OUT | | 8 | PB7 | | TIM17_<br>CH1N | TIM4_<br>CH2 | G5_IO4 | I2C1_S<br>DA | TIM8_B<br>KIN | | USART<br>1_RX | | | TIM3_<br>CH4 | | | | | EVENT<br>OUT | | 10 | PB8 | | TIM16_<br>CH1 | TIM4_<br>CH3 | SYNCH | I2C1_S<br>CL | | | | COM<br>P1_<br>OUT | CAN_RX | TIM8_<br>CH2 | | TIM1_<br>BKIN | | | EVENT<br>OUT | | 9 | PB9 | | TIM17_<br>CH1 | TIM4_<br>CH4 | | I2C1_S<br>DA | | IR-<br>OUT | | COM<br>P2_<br>OUT | CAN_TX | TIM8_<br>CH3 | | | | | EVENT<br>OUT | | 4 | PB10 | | TIM2_<br>CH3 | | SYNCH | | | | USART<br>3_TX | | | | | | | | EVENT<br>OUT | | 4 | PB11 | | TIM2_<br>CH4 | | G6_IO1 | | | | USART<br>3_RX | | | | | | | | EVENT<br>OUT | | 6 | PB12 | | | | G6_IO2 | I2C2_S<br>MBAL | SPI2_N<br>SS/I2S2<br>_WS | TIM1_<br>BKIN | USART<br>3_CK | | | | | | | | EVENT<br>OUT | | 5 | PB13 | | | | G6_IO3 | | SPI2_S<br>CK/I2S2<br>_CK | TIM1_<br>CH1N | USART<br>3_CTS | | | | | | | | EVENT<br>OUT | Doc ID 023353 Rev 1 Pinouts and pin description | Tab | e 11. | Alterna | te funct | ions (co | ntinued) | ) | | | | | | | | | | | | |----------|--------------------------|---------|---------------|----------------|---------------|---------------|----------------------------------|----------------|----------------|-----|-----|------|------|------|------|------|--------------| | AF<br>n° | Port<br>&<br>Pin<br>Name | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 | | 6 | PB14 | | TIM15_<br>CH1 | | G6_IO4 | | SPI2_M<br>ISO/<br>I2S2ext<br>_SD | TIM1_<br>CH2N | USART<br>3_RTS | | | | | | | | EVENT<br>OUT | | 5 | PB15 | | TIM15_<br>CH2 | TIM15_<br>CH1N | | TIM1_C<br>H3N | SPI2_M<br>OSI/I2S<br>2_DOU<br>T | | | | | | | | | | EVENT<br>OUT | | 1 | PC0 | | EVENT<br>OUT | | | | | | | | | | | | | | | | 1 | PC1 | | EVENT<br>OUT | | | | | | | | | | | | | | | | 2 | PC2 | | EVENT<br>OUT | | COMP<br>7_OUT | | | | | | | | | | | | | | 2 | РС3 | | EVENT<br>OUT | | | | | TIM1_<br>BKIN2 | | | | | | | | | | | 2 | PC4 | | EVENT<br>OUT | | | | | | USART<br>1_TX | | | | | | | | | | 3 | PC5 | | EVENT<br>OUT | | G3_IO1 | | | | USART<br>1_RX | | | | | | | | | | 5 | PC6 | | EVENT<br>OUT | TIM3_<br>CH1 | | TIM8_C<br>H1 | | I2S2_<br>MCK | COMP<br>6_OUT | | | | | | | | | | 5 | PC7 | | EVENT<br>OUT | TIM3_<br>CH2 | | TIM8_C<br>H2 | | I2S3_<br>MCK | COMP<br>5_OUT | | | | | | | | | | 4 | PC8 | | EVENT<br>OUT | TIM3_<br>CH3 | | TIM8_C<br>H3 | | | COMP<br>3_OUT | | | | | | | | | | 5 | PC9 | | EVENT<br>OUT | TIM3_<br>CH4 | | TIM8_C<br>H4 | CKIN | TIM8_<br>BKIN2 | | | | | | | | | | | $\leq 1$ | | |----------|--| | | | | | | Table 11. Alternate functions (continued) | AF<br>n° | Port<br>&<br>Pin<br>Name | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 | |----------|--------------------------|-----|--------------|----------------------|-----|---------------|--------------|----------------------------------|----------------|-----|-----|------|------|------|------|------|------| | 5 | PC10 | | EVENT<br>OUT | | | TIM8_C<br>H1N | UART4<br>_TX | SPI3_S<br>CK/I2S<br>3_CK | USART<br>3_TX | | | | | | | | | | 5 | PC11 | | EVENT<br>OUT | | | TIM8_C<br>H2N | UART4<br>_RX | SPI3_<br>MISO/I<br>2S3ext<br>_SD | USART<br>3_RX | | | | | | | | | | 5 | PC12 | | EVENT<br>OUT | | | TIM8_C<br>H3N | UART5<br>_TX | SPI3_<br>MOSI/<br>I2S3_S<br>D | USART<br>3_CK | | | | | | | | | | | PC13 | | | | | TIM1_C<br>H1N | | | | | | | | | | | | | | PC14 | | | | | | | | | | | | | | | | | | | PC15 | | | | | | | | | | | | | | | | | | 2 | PD0 | | EVENT<br>OUT | | | | | | CAN_R<br>X | | | | | | | | | | 4 | PD1 | | EVENT<br>OUT | | | TIM8_C<br>H4 | | TIM8_<br>BKIN2 | CAN_T<br>X | | | | | | | | | | 4 | PD2 | | EVENT<br>OUT | TIM3_<br>ETR | | TIM8_B<br>KIN | UART5<br>RX | | | | | | | | | | | | 3 | PD3 | | EVENT<br>OUT | TIM2_<br>CH1_E<br>TR | | | | | USART<br>2_CTS | | | | | | | | | | 3 | PD4 | | EVENT<br>OUT | TIM2_<br>CH2 | | | | | USART<br>2_RTS | | | | | | | | | | 2 | PD5 | | EVENT<br>OUT | | | | | | USART<br>2_TX | | | | | | | | | Pinouts and pin description | Tab | e 11. | Alterna | te functi | ions (co | ntinued) | | | | | | | | | | | | | |----------|--------------------------|-------------|--------------|--------------|----------|---------------|-----|--------------|----------------|-----|-----|------|------|------|------|------|------| | AF<br>n° | Port<br>&<br>Pin<br>Name | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 | | 3 | PD6 | | EVENT<br>OUT | TIM2_<br>CH4 | | | | | USART<br>2_RX | | | | | | | | | | 3 | PD7 | | EVENT<br>OUT | TIM2_<br>CH3 | | | | | USART<br>2_CK | | | | | | | | | | 2 | PD8 | | EVENT<br>OUT | | | | | | USART<br>3_TX | | | | | | | | | | 2 | PD9 | | EVENT<br>OUT | | | | | | USART<br>3_RX | | | | | | | | | | 2 | PD10 | | EVENT<br>OUT | | | | | | USART<br>3_CK | | | | | | | | | | 2 | PD11 | | EVENT<br>OUT | | | | | | USART<br>3_CTS | | | | | | | | | | 4 | PD12 | | EVENT<br>OUT | TIM4_<br>CH1 | G8_IO1 | | | | USART<br>3_RTS | | | | | | | | | | 3 | PD13 | | EVENT<br>OUT | TIM4_<br>CH2 | G8_IO2 | | | | | | | | | | | | | | 3 | PD14 | | EVENT<br>OUT | TIM4_<br>CH3 | G8_IO3 | | | | | | | | | | | | | | 4 | PD15 | | EVENT<br>OUT | TIM4_<br>CH4 | G8_IO4 | | | SPI2_<br>NSS | | | | | | | | | | | 4 | PE0 | | EVENT<br>OUT | TIM4_<br>ETR | | TIM16_<br>CH1 | | | USART<br>1_TX | | | | | | | | | | 3 | PE1 | | EVENT<br>OUT | | | TIM17_<br>CH1 | | | USART<br>1_RX | | | | | | | | | | 4 | PE2 | TRACE<br>CK | EVENT<br>OUT | TIM3_<br>CH1 | G7_IO1 | | | | | | | | | | | | | Table 11. Alternate functions (continued) | AF<br>n° | Port<br>&<br>Pin<br>Name | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 | |----------|--------------------------|-------------|--------------|---------------|--------|-----|-----|----------------|---------------|-----|-----|------|------|------|------|------|------| | 4 | PE3 | TRACE<br>D0 | EVENT<br>OUT | TIM3_<br>CH2 | G7_IO2 | | | | | | | | | | | | | | 4 | PE4 | TRACE<br>D1 | EVENT<br>OUT | TIM3_<br>CH3 | G7_IO3 | | | | | | | | | | | | | | 4 | PE5 | TRACE<br>D2 | EVENT<br>OUT | TIM3_<br>CH4 | G7_IO4 | | | | | | | | | | | | | | 2 | PE6 | TRACE<br>D3 | EVENT<br>OUT | | | | | | | | | | | | | | | | 2 | PE7 | | EVENT<br>OUT | TIM1_<br>ETR | | | | | | | | | | | | | | | 2 | PE8 | | EVENT<br>OUT | TIM1_<br>CH1N | | | | | | | | | | | | | | | 2 | PE9 | | EVENT<br>OUT | TIM1_<br>CH1 | | | | | | | | | | | | | | | 2 | PE10 | | EVENT<br>OUT | TIM1_<br>CH2N | | | | | | | | | | | | | | | 2 | PE11 | | EVENT<br>OUT | TIM1_<br>CH2 | | | | | | | | | | | | | | | 2 | PE12 | | EVENT<br>OUT | TIM1_<br>CH3N | | | | | | | | | | | | | | | 2 | PE13 | | EVENT<br>OUT | TIM1_<br>CH3 | | | | | | | | | | | | | | | 3 | PE14 | | EVENT<br>OUT | TIM1_<br>CH4 | | | | TIM1_<br>BKIN2 | | | | | | | | | | | 3 | PE15 | | EVENT<br>OUT | TIM1_<br>BKIN | | | | | USART<br>3_RX | | | | | | | | | Doc ID 023353 Rev 1 Pinouts and pin description | Tab | le 11. | Alterna | ite funct | ions (co | ntinued | ) | | | | | | | | | | | | |----------|--------------------------|---------|--------------|---------------|---------------|--------------|--------------|---------------|----------------|-----|-----|------|------|------|------|------|------| | AF<br>n° | Port<br>&<br>Pin<br>Name | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 | | 2 | PF0 | | | | | I2C2_S<br>DA | | TIM1_<br>CH3N | | | | | | | | | | | 1 | PF1 | | | | | I2C2_S<br>CL | | | | | | | | | | | | | 1 | PF2 | | EVENT<br>OUT | | | | | | | | | | | | | | | | 2 | PF4 | | EVENT<br>OUT | COMP<br>1_OUT | | | | | | | | | | | | | | | 4 | PF6 | | EVENT<br>OUT | TIM4_<br>CH4 | | I2C2_S<br>CL | | | USART<br>3_RTS | | | | | | | | | | 3 | PF9 | | EVENT<br>OUT | | TIM15_<br>CH1 | | SPI2_S<br>CK | | | | | | | | | | | | 3 | PF10 | | EVENT<br>OUT | | TIM15_<br>CH2 | | SPI2_S<br>CK | | | | | | | | | | | # 5 Memory mapping Figure 7. STM32F30x memory map Table 12. STM32F30x memory map and peripheral register boundary addresses | | addresses | | | |-------|---------------------------|-----------------|-----------------------| | Bus | Boundary address | Size<br>(bytes) | Peripheral | | AHB3 | 0x5000 0400 - 0x5000 07FF | 1 K | ADC3 - ADC4 | | ALIDO | 0x5000 0000 - 0x5000 03FF | 1 K | ADC1 - ADC2 | | | 0x4800 1800 - 0x4FFF FFFF | ~132 M | Reserved | | | 0x4800 1400 - 0x4800 17FF | 1 K | GPIOF | | | 0x4800 1000 - 0x4800 13FF | 1 K | GPIOE | | AHB2 | 0x4800 0C00 - 0x4800 0FFF | 1 K | GPIOD | | ALIDZ | 0x4800 0800 - 0x4800 0BFF | 1 K | GPIOC | | | 0x4800 0400 - 0x4800 07FF | 1 K | GPIOB | | | 0x4800 0000 - 0x4800 03FF | 1 K | GPIOA | | | 0x4002 4400 - 0x47FF FFFF | ~128 M | Reserved | | | 0x4002 4000 - 0x4002 43FF | 1 K | TSC | | | 0x4002 3400 - 0x4002 3FFF | 3 K | Reserved | | | 0x4002 3000 - 0x4002 33FF | 1 K | CRC | | | 0x4002 2400 - 0x4002 2FFF | 3 K | Reserved | | AHB1 | 0x4002 2000 - 0x4002 23FF | 1 K | Flash interface | | AUDI | 0x4002 1400 - 0x4002 1FFF | 3 K | Reserved | | | 0x4002 1000 - 0x4002 13FF | 1 K | RCC | | | 0x4002 0800 - 0x4002 0FFF | 2 K | Reserved | | | 0x4002 0400 - 0x4002 07FF | 1 K | DMA2 | | | 0x4002 0000 - 0x4002 03FF | 1 K | DMA1 | | | 0x4001 8000 - 0x4001 FFFF | 32 K | Reserved | | | 0x4001 4C00 - 0x4001 7FFF | 13 K | Reserved | | | 0x4001 4800 - 0x4001 4BFF | 1 K | TIM17 | | | 0x4001 4400 - 0x4001 47FF | 1 K | TIM16 | | | 0x4001 4000 - 0x4001 43FF | 1 K | TIM15 | | | 0x4001 3C00 - 0x4001 3FFF | 1 K | Reserved | | APB2 | 0x4001 3800 - 0x4001 3BFF | 1 K | USART1 | | AI-DZ | 0x4001 3400 - 0x4001 37FF | 1 K | TIM8 | | | 0x4001 3000 - 0x4001 33FF | 1 K | SPI1 | | | 0x4001 2C00 - 0x4001 2FFF | 1 K | TIM1 | | | 0x4001 0800 - 0x4001 2BFF | 9 K | Reserved | | | 0x4001 0400 - 0x4001 07FF | 1 K | EXTI | | | 0x4001 0000 - 0x4001 03FF | 1 K | SYSCFG + COMP + OPAMP | Table 12. STM32F30x memory map and peripheral register boundary addresses (continued) | Bus | Boundary address | Size<br>(bytes) | Peripheral | |------|---------------------------|-----------------|--------------------| | | 0x4000 8000 - 0x4000 FFFF | 32 K | Reserved | | | 0x4000 7800 - 0x4000 7FFF | 2 K | Reserved | | | 0x4000 7400 - 0x4000 77FF | 1 K | DAC (dual) | | | 0x4000 7000 - 0x4000 73FF | 1 K | PWR | | | 0x4000 6C00 - 0x4000 6FFF | 1 K | Reserved | | | 0x4000 6800 - 0x4000 6BFF | 1 K | Reserved | | | 0x4000 6400 - 0x4000 67FF | 1 K | bxCAN | | | 0x4000 6000 - 0x4000 63FF | 1 K | USB SRAM 512 bytes | | | 0x4000 5C00 - 0x4000 5FFF | 1 K | USB device FS | | | 0x4000 5800 - 0x4000 5BFF | 1 K | I2C2 | | | 0x4000 5400 - 0x4000 57FF | 1 K | I2C1 | | | 0x4000 5000 - 0x4000 53FF | 1 K | UART5 | | | 0x4000 4C00 - 0x4000 4FFF | 1 K | UART4 | | | 0x4000 4800 - 0x4000 4BFF | 1 K | USART3 | | APB1 | 0x4000 4400 - 0x4000 47FF | 1 K | USART2 | | AFDI | 0x4000 4000 - 0x4000 43FF | 1 K | I2S3ext | | | 0x4000 3C00 - 0x4000 3FFF | 1 K | SPI3/I2S3 | | | 0x4000 3800 - 0x4000 3BFF | 1 K | SPI2/I2S2 | | | 0x4000 3400 - 0x4000 37FF | 1 K | I2S2ext | | | 0x4000 3000 - 0x4000 33FF | 1 K | IWDG | | | 0x4000 2C00 - 0x4000 2FFF | 1 K | WWDG | | | 0x4000 2800 - 0x4000 2BFF | 1 K | RTC | | | 0x4000 1800 - 0x4000 27FF | 4 K | Reserved | | | 0x4000 1400 - 0x4000 17FF | 1 K | TIM7 | | | 0x4000 1000 - 0x4000 13FF | 1 K | TIM6 | | | 0x4000 0C00 - 0x4000 0FFF | 1 K | Reserved | | | 0x4000 0800 - 0x4000 0BFF | 1 K | TIM4 | | | 0x4000 0400 - 0x4000 07FF | 1 K | TIM3 | | | 0x4000 0000 - 0x4000 03FF | 1 K | TIM2 | ## 6 Electrical characteristics #### 6.1 Parameter conditions Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>. #### 6.1.1 Minimum and maximum values Unless otherwise specified, the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at $T_A = 25$ °C and $T_A = T_A$ max (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3\Sigma$ ). ## 6.1.2 Typical values Unless otherwise specified, typical data are based on $T_A = 25$ °C, $V_{DD} = V_{DDA} = 3.3$ V. They are given only as design guidelines and are not tested. Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean $\pm 2\Sigma$ ). # 6.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. ### 6.1.4 Loading capacitor The loading conditions used for pin parameter measurement are shown in *Figure 8*. #### 6.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in Figure 9. # 6.1.6 Power supply scheme Figure 10. Power supply scheme # 6.1.7 Current consumption measurement Figure 11. Current consumption measurement scheme # 6.2 Absolute maximum ratings Stresses above the absolute maximum ratings listed in *Table 13: Voltage characteristics*, *Table 14: Current characteristics*, and *Table 15: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Table 13. Voltage characteristics<sup>(1)(2)</sup> | Symbol | Ratings | Min | Max | Unit | |----------------------------------|-----------------------------------------------------------------|----------------------------------------|------------------------|------| | V <sub>DD</sub> -V <sub>SS</sub> | External main supply voltage (including $V_{DDA}$ and $V_{DD})$ | -0.3 | 4.0 | | | $V_{DD}$ – $V_{DDA}$ | Allowed voltage difference for $V_{DD} > V_{DDA}$ | | 0.4 | | | | Input voltage on FT and FTf pins | V <sub>SS</sub> - 0.3 | V <sub>DD</sub> + 4.0 | V | | V <sub>IN</sub> <sup>(3)</sup> | Input voltage on TTa pins | V <sub>SS</sub> - 0.3 | V <sub>DDA</sub> + 0.3 | | | | Input voltage on any other pin | V <sub>SS</sub> - 0.3 | 4.0 | | | I∆V <sub>DDx</sub> I | Variations between different V <sub>DD</sub> power pins | | 50 | mV | | $ V_{SSX} - V_{SS} $ | Variations between all the different ground pins | | 50 | IIIV | | V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model) | see Section 6.3. sensitivity character | | | All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. The following relationship must be respected between V<sub>DDA</sub> and V<sub>DD</sub>: V<sub>DDA</sub> must power on before or at the same time as V<sub>DD</sub> in the power up sequence. V<sub>DDA</sub> can be greater than or equal to V<sub>DD</sub>. <sup>3.</sup> V<sub>IN</sub> maximum must always be respected. Refer to *Table 14: Current characteristics* for the maximum allowed injected current values. Table 14. Current characteristics<sup>(1)</sup> | Symbol | Ratings | Max. | Unit | |--------------------------------------|-------------------------------------------------------------------------|-----------------------|------| | I <sub>VDD</sub> | Total current into V <sub>DD</sub> power lines (source) <sup>(2)</sup> | TBD | | | l <sub>vss</sub> | Total current out of V <sub>SS</sub> ground lines (sink) <sup>(2)</sup> | TBD | | | 1 | Output current sunk by any I/O and control pin | 25 | | | I <sub>IO</sub> | Output current source by any I/Os and control pin | - 25 | mA | | (3) | Injected current on FT, FTf, and TTa pins | -5/+NA <sup>(4)</sup> | | | I <sub>INJ(PIN)</sub> <sup>(3)</sup> | Injected current on any other pin | ± 5 | | | ΣΙ <sub>ΙΝJ(PIN)</sub> | Total injected current (sum of all I/O and control pins) <sup>(5)</sup> | ± 25 | | - 1. TBD stands for "to be defined". - All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. - A positive injection is induced by V<sub>IN</sub>>V<sub>DD</sub> while a negative injection is induced by V<sub>IN</sub><V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer also to *Table 13: Voltage characteristics* for the maximum allowed input voltage values. Negative injection disturbs the analog performance of the device. See note 2 below *Table 58 on page 99*. - 4. Positive injection is not possible on these I/Os and does not occur for input voltages lower than the specified maximum value - 5. When several inputs are submitted to a current injection, the maximum $\Sigma I_{INJ(PIN)}$ is the absolute sum of the positive and negative injected currents (instantaneous values). Table 15. Thermal characteristics | Symbol | Ratings | Value | Unit | |------------------|------------------------------|-------------|------| | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>J</sub> | Maximum junction temperature | 150 | °C | # 6.3 Operating conditions # 6.3.1 General operating conditions Table 16. General operating conditions<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | | |--------------------|---------------------------------------------------|--------------------------------------|---------|-----|------|--| | f <sub>HCLK</sub> | Internal AHB clock frequency | | 0 | 72 | | | | f <sub>PCLK1</sub> | Internal APB1 clock frequency | | 0 | 36 | MHz | | | f <sub>PCLK2</sub> | Internal APB2 clock frequency | | 0 | 72 | | | | V <sub>DD</sub> | Standard operating voltage | | 2 | 3.6 | V | | | V | Analog operating voltage (OPAMP and DAC not used) | Must have a potential equal | 2 | 3.6 | V | | | V <sub>DDA</sub> | Analog operating voltage (OPAMP and DAC used) | to or higher than V <sub>DD</sub> | 2.4 | 3.6 | v | | | V <sub>BAT</sub> | Backup operating voltage | | 1.65 | 3.6 | V | | | | Power dissipation at T <sub>A</sub> = | LQFP100 | | TBD | | | | $P_{D}$ | 85 °C for suffix 6 or T <sub>A</sub> = | LQFP64 | | TBD | mW | | | | 105 °C for suffix 7 <sup>(2)</sup> | LQFP48 | | TBD | | | | | Ambient temperature for 6 | Maximum power dissipation | -40 | 85 | °C | | | TA | suffix version | Low power dissipation <sup>(3)</sup> | -40 | 105 | | | | IA | Ambient temperature for 7 | Maximum power dissipation | -40 | 105 | °C | | | | suffix version | Low power dissipation <sup>(3)</sup> | -40 | 125 | | | | TJ | lunction tomporature range | 6 suffix version | -40 | 105 | °C | | | IJ | Junction temperature range | 7 suffix version | -40 125 | | | | <sup>1.</sup> TBD stands for "to be defined". If T<sub>A</sub> is lower, higher P<sub>D</sub> values are allowed as long as T<sub>J</sub> does not exceed T<sub>Jmax</sub> (see *Table 15: Thermal characteristics*). <sup>3.</sup> In low power dissipation state, $T_A$ can be extended to this range as long as $T_J$ does not exceed $T_{Jmax}$ (see *Table 15: Thermal characteristics*). ### 6.3.2 Operating conditions at power-up / power-down The parameters given in *Table 17* are derived from tests performed under the ambient temperature condition summarized in *Table 16*. Table 17. Operating conditions at power-up / power-down<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |-------------------|---------------------------------|------------|-----|-----|-------| | | V <sub>DD</sub> rise time rate | | 0 | | | | t <sub>VDD</sub> | V <sub>DD</sub> fall time rate | | 20 | | μs/V | | + | V <sub>DDA</sub> rise time rate | | 0 | | μ5/ ν | | t <sub>VDDA</sub> | V <sub>DDA</sub> fall time rate | | 20 | | | <sup>1.</sup> TBD stands for "to be defined". ## 6.3.3 Embedded reset and power control block characteristics The parameters given in *Table 18* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 16*. Table 18. Embedded reset and power control block characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------------|---------------------|--------------|--------------------|------|------|------| | V <sub>POR/PDR</sub> <sup>(1)</sup> | Power on/power down | Falling edge | 1.8 <sup>(2)</sup> | 1.88 | 1.96 | ٧ | | Y POR/PDR | reset threshold | Rising edge | 1.84 | 1.92 | 2.0 | ٧ | | V <sub>PDRhyst</sub> <sup>(1)</sup> | PDR hysteresis | | | 40 | | mV | | t <sub>RSTTEMPO</sub> (3) | Reset temporization | | 1.5 | 2.5 | 4.5 | ms | The PDR detector monitors V<sub>DD</sub> and also V<sub>DDA</sub> (if kept enabled in the option bytes). The POR detector monitors only V<sub>DD</sub>. Table 19. Programmable voltage detector characteristics | Symbol | Parameter | Conditions | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit | |-------------------|--------------------|--------------|--------------------|------|--------------------|------| | V | PVD threshold 0 | Rising edge | 2.1 | 2.18 | 2.26 | V | | V <sub>PVD0</sub> | F VD tillesiloid 0 | Falling edge | 2 | 2.08 | 2.16 | ٧ | | V | PVD threshold 1 | Rising edge | 2.19 | 2.28 | 2.37 | V | | V <sub>PVD1</sub> | F VD tillesiloid i | Falling edge | 2.09 | 2.18 | 2.27 | V | | V | PVD threshold 2 | Rising edge | 2.28 | 2.38 | 2.48 | ٧ | | V <sub>PVD2</sub> | I VD tillesiloid 2 | Falling edge | 2.18 | 2.28 | 2.38 | ٧ | | V | PVD threshold 3 | Rising edge | 2.38 | 2.48 | 2.58 | V | | V <sub>PVD3</sub> | | Falling edge | 2.28 | 2.38 | 2.48 | ٧ | | V | PVD threshold 4 | Rising edge | 2.47 | 2.58 | 2.69 | V | | $V_{PVD4}$ | T VD tillesilolu 4 | Falling edge | 2.37 | 2.48 | 2.59 | ٧ | <sup>2.</sup> The product behavior is guaranteed by design down to the minimum $V_{\mbox{\scriptsize POR/PDR}}$ value. <sup>3.</sup> Guaranteed by design, not tested in production Table 19. Programmable voltage detector characteristics (continued) | Symbol | Parameter | Conditions | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit | |-------------------------------------|-------------------------|--------------|--------------------|------|--------------------|------| | V | PVD threshold 5 | Rising edge | 2.57 | 2.68 | 2.79 | V | | V <sub>PVD5</sub> | F VD tillesiloid 5 | Falling edge | 2.47 | 2.58 | 2.69 | ٧ | | | PVD threshold 6 | Rising edge | 2.66 | 2.78 | 2.9 | V | | V <sub>PVD6</sub> | FVD tillesiloid 6 | Falling edge | 2.56 | 2.68 | 2.8 | V | | V | PVD threshold 7 | Rising edge | 2.76 | 2.88 | 3 | V | | V <sub>PVD7</sub> | | Falling edge | 2.66 | 2.78 | 2.9 | V | | V <sub>PVDhyst</sub> <sup>(2)</sup> | PVD hysteresis | | | 100 | | mV | | IDD(PVD) | PVD current consumption | | | 0.15 | 0.26 | μΑ | <sup>1.</sup> Data based on characterization results only, not tested in production. <sup>2.</sup> Guaranteed by design, not tested in production. ### 6.3.4 Embedded reference voltage The parameters given in *Table 20* are derived from tests performed under ambient temperature and V<sub>DD</sub> supply voltage conditions summarized in *Table 16*. Table 20. Embedded internal reference voltage | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------|---------------------------------------------------------------|-----------------------------------|------|-----|---------------------|--------| | V | Internal reference voltage | -40 °C < T <sub>A</sub> < +105 °C | 1.16 | 1.2 | 1.25 | V | | V <sub>REFINT</sub> | Internal reference voltage | -40 °C < T <sub>A</sub> < +85 °C | 1.16 | 1.2 | 1.24 <sup>(1)</sup> | V | | T <sub>S_vrefint</sub> | ADC sampling time when reading the internal reference voltage | | 2.2 | - | - | μs | | V <sub>RERINT</sub> | Internal reference voltage spread over the temperature range | V <sub>DD</sub> = 3 V ±10 mV | | | 10 <sup>(2)</sup> | mV | | T <sub>Coeff</sub> | Temperature coefficient | | | | 100 <sup>(2)</sup> | ppm/°C | <sup>1.</sup> Data based on characterization results, not tested in production. ### 6.3.5 Supply current characteristics The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code. The current consumption is measured as described in *Figure 11: Current consumption measurement scheme*. All Run-mode current consumption measurements given in this section are performed with a reduced code that gives a consumption equivalent to CoreMark x.x code. #### Typical and maximum current consumption The MCU is placed under the following conditions: - All I/O pins are in input mode with a static value at V<sub>DD</sub> or V<sub>SS</sub> (no load) - All peripherals are disabled except when explicitly mentioned - The Flash memory access time is adjusted to the f<sub>HCLK</sub> frequency (0 wait state from 0 to 24 MHz,1 wait state from 24 to 48 MHz and 2 wait states from 48 to 72 MHz) - Prefetch in ON (reminder: this bit must be set before clock setting and bus prescaling) - When the peripherals are enabled f<sub>PCLK2</sub> = f<sub>HCLK</sub> and f<sub>PCLK1</sub> = f<sub>HCLK/2</sub> The parameters given in *Table 21* to *Table 25* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 16*. <sup>2.</sup> Guaranteed by design, not tested in production Table 21. Typical and maximum current consumption from $V_{DD}$ supply at $V_{DD}$ = 3.6 $V_{DD}$ | | י טט י | | | All | periphe | erals en | abled | All | periphe | erals dis | sabled | | | |-----------------|----------------------|-------------------------|-------------------|----------|---------|----------|------------------|----------|---------|-----------|------------------|--------|--| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | <b>T</b> | М | ax @ T | A <sup>(1)</sup> | <b>T</b> | N | lax @ T | A <sup>(1)</sup> | Unit | | | | | | | | Тур | 25 °C | 85 °C | 105 °C | Тур | 25 °C | 85 °C | 105 °C | | | | | | 72 MHz | | | | | | | | | | | | | | | 64 MHz | | | | | | | | | | | | | | External | 48 MHz | | | | | | | | | | | | | | clock (HSE | 32 MHz | | | | | | | | | | | | | Supply | bypass) | 24 MHz | | | | | | | | | | | | | current in Run mode, | | 8 MHz | | | | | | | | | | | | | executing | | 1 MHz | | | | | | | | | | | | | from Flash | | 64 MHz | | | | | | | | | | | | | | Internal<br>clock (HSI) | | 48 MHz | | | | | | | | | | | | | | 32 MHz | | | | | | | | | | | | | | | 24 MHz | | | | | | | | | | | | | | | 8 MHz | | | | | | | | | ^ | | | I <sub>DD</sub> | | | 72 MHz | | | | | | | | | mA | | | | | | 64 MHz | | | | | | | | | | | | | | External | 48 MHz | | | | | | | | | | | | | | clock (HSE | 32 MHz | | | | | | | | | | | | | Supply | bypass) | 24 MHz | | | | | | | | | | | | | current in | | 8 MHz | | | | | | | | | | | | | Run mode, executing | | 1 MHz | | | | | | | | | | | | from RAM | from RAM | | 64 MHz | | | | | | | | | | | | | | | 48 MHz | | | | | | | | | | | | | | Internal<br>clock (HSI) | 32 MHz | | | | | | | | | | | | | | GIOOR (I IOI) | 24 MHz | | | | | | | | | 1 | | | | | | 8 MHz | | | | | | | | | | | Table 21. Typical and maximum current consumption from $V_{DD}$ supply at $V_{DD}$ = 3.6 V (continued) | | י טט י | - | - | All | periphe | erals en | abled | All | periphe | erals dis | abled | | |-----------------|-----------------------------|------------|-------------------|-------------------|-------------------------------------|----------|--------|-------------------------------------|---------|-----------|--------|----| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | f <sub>HCLK</sub> | Max @ T <sub>A</sub> <sup>(1)</sup> | | _ | Max @ T <sub>A</sub> <sup>(1)</sup> | | | Unit | | | | | | | Тур | 25 °C | 85 °C | 105 °C | Тур | 25 °C | 85 °C | 105 °C | | | | | | 72 MHz | | | | | | | | | | | | | | 64 MHz | | | | | | | | | | | | External | 48 MHz | | | | | | | | | | | | Supply | clock (HSE | 32 MHz | | | | | | | | | | | | | Supply current in | bypass) | 24 MHz | | | | | | | | | mA | | | Sleep<br>mode, | | 8 MHz | | | | | | | | | | | I <sub>DD</sub> | executing | | 1 MHz | | | | | | | | | ША | | | from Flash | | 64 MHz | | | | | | | | | | | | or RAM Internal clock (HSI) | | 48 MHz | | | | | | | | | | | | | 32 MHz | | | | | | | | | | | | | | - () | 24 MHz | | | | | | | | | | | | | | 8 MHz | | | | | | | | | | <sup>1.</sup> Data based on characterization results, not tested in production unless otherwise specified. Table 22. Typical and maximum current consumption from the V<sub>DDA</sub> supply | | | and maxim | | | | = 2.4 V | | | | = 3.6 V | , | | |------------------|----------------------|-----------------------|-------------------|----------|-------|---------------------|--------|----------|-------|---------------------|--------|------| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | <b>T</b> | М | ax @ T <sub>A</sub> | (1) | <b>T</b> | М | ax @ T <sub>A</sub> | (1) | Unit | | | | | | Тур | 25 °C | 85 °C | 105 °C | Тур | 25 °C | 85 °C | 105 °C | | | | | | 72 MHz | | | | | | | | | | | | | HSE | 64 MHz | | | | | | | | | | | | | bypass, | 48 MHz | | | | | | | | | | | | | PLL on | 32 MHz | | | | | | | | | | | | Supply | | 24 MHz | | | | | | | | | | | | current in | HSE | 8 MHz | | | | | | | | | | | | Run mode,<br>code | bypass,<br>PLL off | 1 MHz | | | | | | | | | | | | executing from Flash | | 72 MHz | | | | | | | | | | | | or RAM | | 64 MHz | | | | | | | | | | | | | HSI clock,<br>PLL on | 48 MHz | | | | | | | | | | | | | . == 0 | 32 MHz | | | | | | | | | | | | | | 24 MHz | | | | | | | | | | | | | HSI clock,<br>PLL off | 8 MHz | | | | | | | | | | | I <sub>DDA</sub> | | | 72 MHz | | | | | | | | | μA | | | | HSE | 64 MHz | | | | | | | | | | | | | bypass, | 48 MHz | | | | | | | | | | | | | PLL on | 32 MHz | | | | | | | | | | | | Supply | | 24 MHz | | | | | | | | | | | | current in | HSE | 8 MHz | | | | | | | | | | | | Sleep<br>mode, | bypass,<br>PLL off | 1 MHz | | | | | | | | | | | | code<br>executing | | 72 MHz | | | | | | | | | | | | from Flash | | 64 MHz | | | | | | | | | | | | or RAM | HSI clock,<br>PLL on | 48 MHz | | | | | | | | | | | | | | 32 MHz | | | | | | | | | | | | | | 24 MHz | | | | | | | | | | | | | HSI clock,<br>PLL off | 8 MHz | | | | | | | | | | <sup>1.</sup> Data based on characterization results, not tested in production. Table 23. Typical and maximum $V_{DD}$ consumption in Stop and Standby modes | | | Conditions | | Тур | @V <sub>DD</sub> ( | (V <sub>DD</sub> =\ | / <sub>DDA</sub> ) | | Max | | | | |-----------------|-------------------------------|--------------------------------------------------|-------|-------|--------------------|---------------------|--------------------|-------|------------------------|---------------------------|----------------------------|------| | Symbol | Parameter | | 2.0 V | 2.4 V | 2.7 V | 3.0 V | 3.3 V | 3.6 V | T <sub>A</sub> = 25 °C | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> =<br>105 °C | Unit | | | | Regulator in run mode, all oscillators OFF | | | | | | | | | | | | I <sub>DD</sub> | Stop mode | Regulator in low-power mode, all oscillators OFF | | | | | | | | | | μA | | | 1- 1- 7 | LSI ON and IWDG ON | | | | | | | | | | | | | current in<br>Standby<br>mode | LSI OFF and IWDG OFF | | | | | | | | | | | Table 24. Typical and maximum $V_{\text{DDA}}$ consumption in Stop and Standby modes | | | | | | Тур @ | V <sub>DD</sub> ( | V <sub>DD</sub> = | V <sub>DDA</sub> ) | | | Max <sup>(1)</sup> | | | | | | | |------------------|-------------------------------|-------------|------------------------------------------------------------------------------|-------|--------------|-------------------|-------------------------|--------------------|-------|------------------------|------------------------|----------------------------|------|--|--|--|---| | Symbol | Parameter | | Conditions | 2.0 V | 2.4 V | 2.7 V | 3.0 V | 3.3 V | 3.6 V | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 85 °C | T <sub>A</sub> =<br>105 °C | Unit | | | | | | | Supply | Z | Regulator in run mode, all oscillators OFF | | | | | | | | | | | | | | | | | current in<br>Stop mode | onitoring ( | Regulator in low-power<br>mode, all oscillators<br>OFF<br>LSI ON and IWDG ON | | | | | | | | | | | | | | | | | Supply | M MC | LSI ON and IWDG ON | | | | | | | | | | | | | | | | | current in Standby > mode | Clariday | Clariday | mode | Standby mode | V <sub>DE</sub> | LSI OFF and IWDG<br>OFF | | | | | | | | | | ^ | | I <sub>DDA</sub> | Supply | 냰 | Regulator in run mode, all oscillators OFF | | | | | | | | | | μА | | | | | | | current in<br>Stop mode | rin | Regulator in low-power<br>mode, all oscillators<br>OFF | | | | | | | | | | | | | | | | | Supply | | LSI ON and IWDG ON | | | | | | | | | | | | | | | | | current in<br>Standby<br>mode | νααΛ | LSI OFF and IWDG<br>OFF | | | | | | | | | | | | | | | <sup>1.</sup> Data based on characterization results, not tested in production. Max<sup>(1)</sup> Typ @V<sub>BAT</sub> = 1.8 V **Symbol Parameter Conditions** Unit 1.65 T<sub>A</sub> = 25 °C T<sub>A</sub> = 105 °C $T_A =$ 2.4 3.3 85 °C LSE & RTC ON; "Xtal mode" lower driving capability; Backup LSEDRV[1:0] = '00' domain μΑ I<sub>DD\_VBAT</sub> supply LSE & RTC ON; "Xtal current mode" higher driving capability; LSEDRV[1:0] = '11' Table 25. Typical and maximum current consumption from V<sub>BAT</sub> supply ## **Typical current consumption** The MCU is placed under the following conditions: - $V_{DD} = V_{DDA} = 3.3 \text{ V}$ - All I/O pins are in analog input configuration - The Flash access time is adjusted to f<sub>HCLK</sub> frequency (0 wait states from 0 to 24 MHz, 1 wait state from 24 to 48 MHz and 2 wait states from 48 MHz to 72 MHz) - Prefetech is ON when the peripherals are enabled, otherwise it is OFF - When the peripherals are enabled, $f_{APB1} = f_{AHB/2}$ , $f_{APB2} = f_{AHB}$ - PLL is used for frequencies greater than 8 MHz - AHB prescaler of 2, 4, 8 and 16 is used for the frequencies 4 MHz, 2 MHz, 1 MHz and 500 kHz respectively A development tool is connected to the board and the parasitic pull-up current is around 30 $\mu A$ . <sup>1.</sup> Data based on characterization results, not tested in production. Table 26. Typical current consumption in Run mode, code with data processing running from Flash | | | | | т | ур | | | |------------------|--------------------------------------------------------|---------------------|----------------------------|------------------------|-------------------------|----------|--| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | Peripherals<br>enabled | Peripherals<br>disabled | Unit | | | | | | 72 MHz | | | | | | | | | 64 MHz | | | | | | | | | 48 MHz | | | | | | | | | 36 MHz | | | | | | | Supply current in Run mode from V <sub>DD</sub> supply | | | 32 MHz | | | | | | | | 24 MHz | | | T ^ | | | I <sub>DD</sub> | | | 16 MHz | | | mA | | | | | | 8 MHz | | | | | | | | | 4 MHz | | | | | | | | | 2 MHz | | | | | | | | Running from HSE | 1 MHz | | | | | | | | | 500 kHz | | | | | | | | code executing from | code executing from 72 MHz | | | | | | | | Flash | 64 MHz | | | | | | | | | 48 MHz | | | | | | | | | 36 MHz | | | | | | | | | 32 MHz | | | | | | | Supply current in | | 24 MHz | | | <b>-</b> | | | I <sub>DDA</sub> | Run mode from<br>V <sub>DDA</sub> supply | | 16 MHz | | | μA | | | | DDA FF 7 | | 8 MHz | | | | | | | | | 4 MHz | | | | | | | | | 2 MHz | | | | | | | | | 1 MHz | | | | | | | | | 500 kHz | | | 1 | | Table 27. Typical current consumption in Sleep mode, code running from Flash or RAM | | | | | Ту | yp | | | |------------------|-------------------------|----------------------|-------------------|---------------------|-------------------------|------|--| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | Peripherals enabled | Peripherals<br>disabled | Unit | | | | | | 72 MHz | | | | | | | | | 64 MHz | | | | | | | | | 48 MHz | | | | | | | | | 36 MHz | | | | | | | | | 32 MHz | | | | | | | Supply current in | | 24 MHz | | | | | | I <sub>DD</sub> | Sleep mode from | | 16 MHz | | | mA | | | | V <sub>DD</sub> supply | | 8 MHz | | | | | | | V <sub>DD</sub> Зарргу | | 4 MHz | | | | | | | | | 2 MHz | | | | | | | | Running from HSE | 1 MHz | | | | | | | | | 500 kHz | | | | | | | | crystal clock 8 MHz, | 125 kHz | | | | | | | | code executing from | 72 MHz | | | | | | | | Flash or RAM | 64 MHz | | | | | | | | | 48 MHz | | | | | | | | | 36 MHz | | | | | | | | | 32 MHz | | | | | | | Supply current in | | 24 MHz | | | | | | I <sub>DDA</sub> | Run mode from | | 16 MHz | | | μΑ | | | | V <sub>DDA</sub> supply | | 8 MHz | | | | | | | | | 4 MHz | | | | | | | | | 2 MHz | | | | | | | | | 1 MHz | | | | | | | | | 500 kHz | | | | | | | | | 125 kHz | | | | | #### I/O system current consumption The current consumption of the I/O system has two components: static and dynamic. #### I/O static current consumption All the I/Os used as inputs with pull-up generate current consumption when the pin is externally held low. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in *Table 45: I/O static characteristics*. For the output pins, any external pull-down or external load must also be considered to estimate the current consumption. Additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt trigger circuits used to discriminate the input value. Unless this specific configuration is required by the application, this supply current consumption can be avoided by configuring these I/Os in analog mode. This is notably the case of ADC input pins which should be configured as analog inputs. #### Caution: Any floating input pin can also settle to an intermediate voltage level or switch inadvertently, as a result of external electromagnetic noise. To avoid current consumption related to floating pins, they must either be configured in analog mode, or forced internally to a definite digital value. This can be done either by using pull-up/down resistors or by configuring the pins in output mode. #### I/O dynamic current consumption In addition to the internal peripheral current consumption measured previously (see *Table 29: Peripheral current consumption*), the I/Os used by an application also contribute to the current consumption. When an I/O pin switches, it uses the current from the MCU supply voltage to supply the I/O pin circuitry and to charge/discharge the capacitive load (internal or external) connected to the pin: $$I_{SW} = V_{DD} \times f_{SW} \times C$$ where $I_{\mbox{\scriptsize SW}}$ is the current sunk by a switching I/O to charge/discharge the capacitive load $\ensuremath{V_{DD}}$ is the MCU supply voltage f<sub>SW</sub> is the I/O switching frequency C is the total capacitance seen by the I/O pin: $C = C_{INT} + C_{EXT}$ The test pin is configured in push-pull output mode and is toggled by software at a fixed frequency. Table 28. Switching output I/O current consumption | Symbol | Parameter | Conditions <sup>(1)</sup> | I/O toggling<br>frequency (f <sub>SW</sub> ) | Тур | Unit | |-----------------|-------------------------|--------------------------------------------------------------------------------------------------|----------------------------------------------|-----|------| | | | V <sub>DD</sub> = 3.3 V<br>C =C <sub>INT</sub> | | | | | | | $V_{DD} = 3.3 \text{ V}$ $C_{ext} = 0 \text{ pF}$ $C = C_{INT} + C_{EXT} + C_{S}$ | | | | | I <sub>SW</sub> | I/O current consumption | $V_{DD} = 3.3 \text{ V}$ $C_{ext} = 10 \text{ pF}$ $C = C_{INT} + C_{EXT} + C_{S}$ | | | mA | | | | $V_{DD} = 3.3 \text{ V}$ $C_{ext} = 22 \text{ pF}$ $C = C_{INT} + C_{EXT} + C_{S}$ | | | | | | | $V_{DD} = 3.3 \text{ V}$ $C_{ext} = 33 \text{ pF}$ $C = C_{INT} + C_{EXT} + C_{S}$ $C = C_{int}$ | | | | | | | $V_{DD} = 3.3 \text{ V}$ $C_{ext} = 47 \text{ pF}$ $C = C_{INT} + C_{EXT} + C_{S}$ $C = C_{int}$ | | | | Table 28. Switching output I/O current consumption (continued) | I <sub>SW</sub> | I/O current consumption | $V_{DD} = 2.4 \text{ V}$ $C_{ext} = 47 \text{ pF}$ $C = C_{INT} + C_{EXT} + C_{S}$ $C = C_{int}$ | | mA | | |-----------------|-------------------------|--------------------------------------------------------------------------------------------------|--|----|---| | | | | | | ! | <sup>1.</sup> CS = 7 pF (estimated value). ### On-chip peripheral current consumption The current consumption of the on-chip peripherals is given in *Table 29*. The MCU is placed under the following conditions: - $\bullet \quad$ all I/O pins are in input mode with a static value at $V_{DD}$ or $V_{SS}$ (no load) - all peripherals are disabled unless otherwise mentioned - the given value is calculated by measuring the current consumption - with all peripherals clocked off - with only one peripheral clocked on - ambient operating temperature and V<sub>DD</sub> supply voltage conditions summarized in Table 13 Table 29. Peripheral current consumption<sup>(1)</sup> | Devinberel | Typical consun | nption at 25 °C | Unit | |------------------------|-----------------|------------------|------| | Peripheral — | I <sub>DD</sub> | I <sub>DDA</sub> | Onit | | ADC1 | | | | | ADC2 | | | | | ADC3 | | | | | ADC4 | | | | | COMP1 <sup>(2)</sup> | | | | | COMP2 <sup>(2)</sup> | | | | | COMP3 <sup>(2)</sup> | | | | | COMP4 <sup>(2)</sup> | | | | | COMP5 <sup>(2)</sup> | | | | | COMP6 <sup>(2)</sup> | | | | | COMP7 <sup>(2)</sup> | | | | | DAC CH1 <sup>(3)</sup> | | | | | DAC CH2 <sup>(4)</sup> | | | | | OPAMP1 <sup>(5)</sup> | | | | | OPAMP2 <sup>(5)</sup> | | | | | OPAMP3 <sup>(5)</sup> | | | | | OPAMP4 <sup>(5)</sup> | | | | | DMA | | | mA | | GPIOA | | | | | GPIOB | | | | | GPIOC | | | | | GPIOD | | | | | GPIOF | | | | | GPIOE | | | | | I2C1 | | | | | I2C2 | | | | | I2S2 | | | | | I2S3 | | | | | IWDG | | | | | SPI1 | | | | | SPI2 | | | | | SPI3 | | | | | TIM1 | | | | | TIM2 | | | | Table 29. Peripheral current consumption<sup>(1)</sup> (continued) | Peripheral | | mption at 25 °C | Unit | |-------------|-----------------|------------------|-------| | reliplieral | I <sub>DD</sub> | I <sub>DDA</sub> | Oille | | TIM3 | | | | | TIM4 | | | | | TIM6 | | | | | TIM7 | | | | | TIM8 | | | | | TIM15 | | | | | TIM16 | | | | | TIM17 | | | | | TSC | | | mA | | USART1 | | | | | USART2 | | | | | USART3 | | | | | USART4 | | | | | USART5 | | | ] | | WWDG | | | ] | | CAN | | | 1 | | USB | | | | - 1. $f_{HCLK} = 72$ MHz, $f_{APB1} = f_{HCLK/2}$ , $f_{APB2} = f_{HCLK}$ , default prescaler value for each peripheral. - 2. COMP IDDA is specified as IDD(COMP) - 3. DAC channel 1 enabled - 4. DAC channel 2 enabled - 5. OPAMP IDDA is specified as IDD(OPAMP) #### 6.3.6 External clock source characteristics ## High-speed external user clock generated from an external source The characteristics given in *Table 30* result from tests performed using an high-speed external clock source, and under ambient temperature and supply voltage conditions summarized in *Table 16*. Table 30. High-speed external user clock characteristics | | 9 - 1 | | _ | | | | |----------------------------------------------|-----------------------------------------------------|------------|--------------------|-----|--------------------|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | f <sub>HSE_ext</sub> | User external clock source frequency <sup>(1)</sup> | | 1 | 8 | 32 | MHz | | V <sub>HSEH</sub> | OSC_IN input pin high level voltage | | 0.7V <sub>DD</sub> | | $V_{DD}$ | V | | V <sub>HSEL</sub> | OSC_IN input pin low level voltage | | V <sub>SS</sub> | | 0.3V <sub>DD</sub> | V | | t <sub>w(HSEH)</sub><br>t <sub>w(HSEL)</sub> | OSC_IN high or low time <sup>(1)</sup> | | 15 | | | ns | | t <sub>r(HSE)</sub> | OSC_IN rise or fall time <sup>(1)</sup> | | | | 20 | 115 | <sup>1.</sup> Guaranteed by design, not tested in production. Figure 12. High-speed external clock source AC timing diagram ## Low-speed external user clock generated from an external source The characteristics given in *Table 31* result from tests performed using an low-speed external clock source, and under ambient temperature and supply voltage conditions summarized in *Table 16*. Table 31. Low-speed external user clock characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------------------------------------------------------|-----------------------------------------------------|------------|--------------------|--------|--------------------|------| | f <sub>LSE_ext</sub> | User External clock source frequency <sup>(1)</sup> | | | 32.768 | 1000 | kHz | | V <sub>LSEH</sub> | OSC32_IN input pin high level voltage | | 0.7V <sub>DD</sub> | | $V_{DD}$ | > | | V <sub>LSEL</sub> | OSC32_IN input pin low level voltage | | V <sub>SS</sub> | | 0.3V <sub>DD</sub> | V | | t <sub>w(LSEH)</sub> | OSC32_IN high or low time <sup>(1)</sup> | | 450 | | | ns | | $\begin{array}{c} t_{r(\text{LSE})} \\ t_{f(\text{LSE})} \end{array}$ | OSC32_IN rise or fall time <sup>(1)</sup> | | | | 50 | 110 | <sup>1.</sup> Guaranteed by design, not tested in production. Figure 13. Low-speed external clock source AC timing diagram #### High-speed external clock generated from a crystal/ceramic resonator The high-speed external (HSE) clock can be supplied with a 4 to 32 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 32*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). | Table 22 | HSF oscillator characteristi | | |----------|-------------------------------|------| | Table 32 | HSE oscillator characteristic | ice. | | Symbol | Parameter | Conditions <sup>(1)</sup> | Min <sup>(2)</sup> | Тур | Max <sup>(2)</sup> | Unit | |-------------------------------------|-----------------------------|-----------------------------------------------------|--------------------|-----|--------------------|------| | f <sub>OSC_IN</sub> | Oscillator frequency | | 4 | 8 | 32 | MHz | | R <sub>F</sub> | Feedback resistor | | | 200 | | kΩ | | I <sub>DD</sub> | | During startup <sup>(3)</sup> | | | 8.5 | mA | | | | V <sub>DD</sub> =3.3 V, Rm= 30Ω,<br>CL=10 pF@8 MHz | | 0.4 | | | | | | V <sub>DD</sub> =3.3 V, Rm= 45Ω,<br>CL=10 pF@8 MHz | | 0.5 | | | | | HSE current consumption | V <sub>DD</sub> =3.3 V, Rm= 30Ω,<br>CL=10 pF@32 MHz | | 0.8 | | | | | | V <sub>DD</sub> =3.3 V, Rm= 30Ω,<br>CL=10 pF@32 MHz | | 1 | | | | | | V <sub>DD</sub> =3.3 V, Rm= 30Ω,<br>CL=10 pF@32 MHz | | 1.5 | | | | g <sub>m</sub> | Oscillator transconductance | Startup | 10 | | | mA/V | | t <sub>SU(HSE)</sub> <sup>(4)</sup> | Startup time | V <sub>DD</sub> is stabilized | | 2 | | ms | - 1. Resonator characteristics given by the crystal/ceramic resonator manufacturer. - 2. Guaranteed by design, not tested in production. - 3. This consumption level occurs during the first 2/3 of the $t_{\mbox{\scriptsize SU(HSE)}}$ startup time - 4. t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer For $C_{L1}$ and $C_{L2}$ , it is recommended to use high-quality external ceramic capacitors in the 5 pF to 25 pF range (typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see *Figure 14*). $C_{L1}$ and $C_{L2}$ are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of $C_{L1}$ and $C_{L2}$ . PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing $C_{L1}$ and $C_{L2}$ . Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com. Resonator with integrated capacitors CL1 S MHz resonator REXT<sup>(1)</sup> OSC\_OUT Bias controlled gain MS19876V1 Figure 14. Typical application with an 8 MHz crystal 1. $R_{\text{EXT}}$ value depends on the crystal characteristics. #### Low-speed external clock generated from a crystal/ceramic resonator The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 33*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). Table 33. LSE oscillator characteristics ( $f_{LSE} = 32.768 \text{ kHz}$ ) | Symbol | Parameter Conditions <sup>(1)</sup> | | Min <sup>(2)</sup> | Тур | Max <sup>(2)</sup> | Unit | |--------------------------|-------------------------------------|-----------------------------------------------|--------------------|-----|--------------------|---------------| | | | LSEDRV[1:0]=00<br>lower driving capability | | 0.5 | 0.9 | | | | LSE current consumption | LSEDRV[1:0]=01 medium low driving capability | | | 1 | | | I <sub>DD</sub> | LSE current consumption | LSEDRV[1:0]=10 medium high driving capability | | | 1.3 | μА | | | | LSEDRV[1:0]=11 higher driving capability | | | 1.6 | | | | Oscillator<br>transconductance | LSEDRV[1:0]=00<br>lower driving capability | 5 | | | | | <u> </u> | | LSEDRV[1:0]=01 medium low driving capability | 8 | | | μ <b>Α</b> /V | | 9 <sub>m</sub> | | LSEDRV[1:0]=10 medium high driving capability | 15 | | | μΑνν | | | | LSEDRV[1:0]=11 higher driving capability | 25 | | | | | t <sub>SU(LSE)</sub> (3) | Startup time | V <sub>DD</sub> is stabilized | | 2 | | s | Refer to the note and caution paragraphs below the table, and to the application note AN2867 "Oscillator design guide for ST microcontrollers". Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com. <sup>2.</sup> Guaranteed by design, not tested in production. <sup>3.</sup> t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal and it can vary significantly with the crystal manufacturer Resonator with integrated capacitors CL1 OSC32\_IN Drive programmable amplifier MS30253V1 Figure 15. Typical application with a 32.768 kHz crystal #### 6.3.7 Internal clock source characteristics The parameters given in *Table 34* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 16*. #### High-speed internal (HSI) RC oscillator Table 34. HSI oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|----------------------------------|---------------------------------------------|---------------------|-----|--------------------|------| | f <sub>HSI</sub> | Frequency | | | 8 | | MHz | | TRIM | HSI user trimming step | | | | 1 <sup>(2)</sup> | % | | DuCy <sub>(HSI)</sub> | Duty cycle | | 45 <sup>(2)</sup> | | 55 <sup>(2)</sup> | % | | | Accuracy of the HSI | $T_A = -40$ to 105 °C | -2 <sup>(3)</sup> | | 2.5 <sup>(3)</sup> | % | | 400 | | $T_A = -10 \text{ to } 85 ^{\circ}\text{C}$ | -1.5 <sup>(3)</sup> | | 2.2 <sup>(3)</sup> | % | | ACC <sub>HSI</sub> | oscillator (factory calibrated) | T <sub>A</sub> = 0 to 70 °C | -1.3 <sup>(3)</sup> | | 2 <sup>(3)</sup> | % | | | | T <sub>A</sub> = 25 °C | -1.1 | | 1.8 | % | | t <sub>su(HSI)</sub> | HSI oscillator startup time | | 1 <sup>(2)</sup> | | 2 <sup>(2)</sup> | μs | | I <sub>DD(HSI)</sub> | HSI oscillator power consumption | | | 80 | 100 <sup>(2)</sup> | μΑ | - 1. $V_{DDA} = 3.3 \text{ V}$ , $T_A = -40 \text{ to } 105 \,^{\circ}\text{C}$ unless otherwise specified. - 2. Guaranteed by design, not tested in production. - 3. Data based on characterization results, not tested in production. #### Low-speed internal (LSI) RC oscillator Table 35. LSI oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------------------------|---------------------------------------|-----|------|-----|------| | f <sub>LSI</sub> | Frequency | 30 | 40 | 50 | kHz | | t <sub>su(LSI)</sub> <sup>(2)</sup> | (LSI) (2) LSI oscillator startup time | | | 85 | μs | | I <sub>DD(LSI)</sub> <sup>(2)</sup> | LSI oscillator power consumption | | 0.75 | 1.2 | μΑ | <sup>1.</sup> $V_{DDA} = 3.3 \text{ V}$ , $T_A = -40 \text{ to } 105 \,^{\circ}\text{C}$ unless otherwise specified. #### Wakeup time from low-power mode The wakeup times given in *Table 36* is measured on a wakeup phase with a 8-MHz HSI RC oscillator. The clock source used to wake up the device depends from the current operating mode: - Stop or Standby mode: the clock source is the RC oscillator - Sleep mode: the clock source is the clock that was set before entering Sleep mode. All timings are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 16*. Table 36. Low-power mode wakeup timings | Symbol | Parameter | Conditions | Typ @Vdd | | | | | Max | Unit | |----------------------|-----------------------------|-----------------------------|----------|---------|--------|-------|---------|-------|-------| | Symbol | raiailletei | Conditions | = 2.0 V | = 2.4 V | =2.7 V | = 3 V | = 3.3 V | IVIAX | Oilit | | | Wakeup from Stop | Regulator in run mode | | | | | | | | | twustop | mode mode | Regulator in low power mode | | | | | | | 110 | | twustandby | Wakeup from<br>Standby mode | | | | | | | | μs | | t <sub>WUSLEEP</sub> | Wakeup from Sleep mode | | | | | | | | | #### 6.3.8 PLL characteristics The parameters given in *Table 37* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 16*. <sup>2.</sup> Guaranteed by design, not tested in production. Table 37. PLL characteristics | Symbol | Parameter | | Unit | | | |----------------------|--------------------------------|-------------------|------|--------------------|-------| | Symbol | rarameter | Min | Тур | Max | Ollit | | f | PLL input clock <sup>(1)</sup> | 1 <sup>(2)</sup> | | 24 <sup>(2)</sup> | MHz | | f <sub>PLL_IN</sub> | PLL input clock duty cycle | 40 <sup>(2)</sup> | | 60 <sup>(2)</sup> | % | | f <sub>PLL_OUT</sub> | PLL multiplier output clock | 16 <sup>(2)</sup> | | 72 | MHz | | t <sub>LOCK</sub> | PLL lock time | | | 200 <sup>(2)</sup> | μs | | Jitter | Cycle-to-cycle jitter | | | 300 <sup>(2)</sup> | ps | <sup>1.</sup> Take care of using the appropriate multiplier factors so as to have PLL input clock values compatible with the range defined by f<sub>PLL\_OUT</sub>. ### 6.3.9 Memory characteristics #### Flash memory The characteristics are given at $T_A = -40$ to 105 °C unless otherwise specified. <sup>2.</sup> Guaranteed by design, not tested in production. Table 38. Flash memory characteristics | Symbol | Parameter | Conditions | Min | Тур | Max <sup>(1)</sup> | Unit | |--------------------------------|-------------------------|-----------------------------------------------------------|-----|-----|--------------------|------| | t <sub>prog</sub> | 16-bit programming time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | TBD | TBD | TBD | μs | | t <sub>ERASE</sub> | Page (1 KB) erase time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | TBD | | TBD | ms | | t <sub>ME</sub> Mass erase til | Mass erase time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | TBD | | TBD | ms | | | | Read mode, V <sub>DD</sub> = 3.3 V | | | TBD | mA | | | | Write mode, V <sub>DD</sub> = 3.3 V | | | TBD | mA | | I <sub>DD</sub> | Supply current | Erase mode, V <sub>DD</sub> = 3.3 V | | | TBD | mA | | | | Power-down / Halt mode,<br>V <sub>DD</sub> = 3.0 to 3.6 V | | | TBD | μΑ | | V <sub>prog</sub> | Programming voltage | | 2 | | 3.6 | V | <sup>1.</sup> Guaranteed by design, not tested in production. Table 39. Flash memory endurance and data retention | Cumbal | Dozomotov | Conditions | Value | Limit | |------------------|----------------|-----------------------------------------------------------------------------------------|--------------------|---------| | Symbol Parameter | | Conditions | Min <sup>(1)</sup> | Unit | | N <sub>END</sub> | Endurance | $T_A = -40$ to +85 °C (6 suffix versions)<br>$T_A = -40$ to +105 °C (7 suffix versions) | TBD | kcycles | | | | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 85 °C | TBD | | | t <sub>RET</sub> | Data retention | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 105 °C | TBD | Years | | | | 10 kcycles <sup>(2)</sup> at T <sub>A</sub> = 55 °C | TBD | | <sup>1.</sup> Data based on characterization results, not tested in production. <sup>2.</sup> Cycling performed over the whole temperature range. #### 6.3.10 EMC characteristics Susceptibility tests are performed on a sample basis during device characterization. #### Functional EMS (electromagnetic susceptibility) While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs: - Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard. - FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard. A device reset allows normal operations to be resumed. The test results are given in *Table 40*. They are based on the EMS levels and classes defined in application note AN1709. Table 40. EMS characteristics | Symbol | Parameter | Conditions | Level/<br>Class | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-----------------| | V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance | $V_{DD}$ = 3.3 V, LQFP100, $T_A$ = +25 °C, $f_{HCLK}$ = 72 MHz conforms to IEC 61000-4-2 | TBD | | V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on V <sub>DD</sub> and V <sub>SS</sub> pins to induce a functional disturbance | $V_{DD}$ = 3.3 V, LQFP100, $T_A$ = +25 °C, $f_{HCLK}$ = 72 MHz conforms to IEC 61000-4-4 | TBD | #### Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application. #### Software recommendations The software flowchart must include the management of runaway conditions such as: - Corrupted program counter - Unexpected reset - Critical Data corruption (control registers...) #### **Prequalification trials** Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015). #### **Electromagnetic Interference (EMI)** The electromagnetic field emitted by the device are monitored while a simple application is executed (toggling 2 LEDs through the I/O ports). This emission test is compliant with IEC 61967-2 standard which specifies the test board and the pin loading. Table 41. EMI characteristics | Symbol | Parameter | Conditions | Monitored | Max vs. [f <sub>HSE</sub> /f <sub>HCLK</sub> ] | Unit | |------------------|------------|-------------------------------------------------------------------------|-----------------|------------------------------------------------|------| | Symbol | i arameter | Conditions | frequency band | 72 MHz | Omic | | | | V -22V T -25°C | 0.1 to 30 MHz | TBD | | | 6 | Peak level | $V_{DD} = 3.3 \text{ V}, T_A = 25 ^{\circ}\text{C},$<br>LQFP100 package | 30 to 130 MHz | TBD | dΒμV | | S <sub>EMI</sub> | | compliant with IEC | 130 MHz to 1GHz | TBD | | | | | 01907-2 | SAE EMI Level | TBD | - | #### 6.3.11 Electrical sensitivity characteristics Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity. #### Electrostatic discharge (ESD) Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts $\times$ (n+1) supply pins). This test conforms to the JESD22-A114/C101 standard. Table 42. ESD absolute maximum ratings<sup>(1)</sup> | Symbol | Ratings | Conditions | Class | Maximum value <sup>(2)</sup> | Unit | |-----------------------|-------------------------------------------------------|----------------------------------------------------|-------|------------------------------|------| | V <sub>ESD(HBM)</sub> | l ~ | T <sub>A</sub> = +25 °C, conforming to JESD22-A114 | 2 | TBD | V | | V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage (charge device model) | T <sub>A</sub> = +25 °C, conforming to JESD22-C101 | II | TBD | V | <sup>1.</sup> TBD stands for "to be defined". <sup>2.</sup> Data based on characterization results, not tested in production. #### Static latch-up Two complementary static tests are required on six parts to assess the latch-up performance: - A supply overvoltage is applied to each power supply pin - A current injection is applied to each input, output and configurable I/O pin These tests are compliant with EIA/JESD 78A IC latch-up standard. Table 43. Electrical sensitivities<sup>(1)</sup> | Symbol | Parameter | Conditions | Class | |--------|-----------------------|------------------------------------------------|-------| | LU | Static latch-up class | T <sub>A</sub> = +105 °C conforming to JESD78A | TBD | <sup>1.</sup> TBD stands for "to be defined". #### 6.3.12 I/O current injection characteristics As a general rule, current injection to the I/O pins, due to external voltage below $V_{SS}$ or above $V_{DD}$ (for standard, 3 V-capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization. #### Functional susceptibility to I/O current injection While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures. The failure is indicated by an out of range parameter: ADC error above a certain limit (>5 LSB TUE), out of spec current injection on adjacent pins or other functional failure (for example reset, oscillator frequency deviation). The test results are given in Table 44 Table 44. I/O current injection susceptibility<sup>(1)</sup> | | | Functional s | | | |------------------|------------------------------------------------------------|--------------------|--------------------|------| | Symbol | Description | Negative injection | Positive injection | Unit | | | Injected current on OSC_IN32,<br>OSC_OUT32, PA4, PA5, PC13 | TBD | TBD | | | | Injected current on all FT pins | TBD | TBD | _ | | I <sub>INJ</sub> | Injected current on all FTf pins | TBD | TBD | mA | | | Injected current on all TTa pins | TBD | TBD | | | | Injected current on any other pin | TBD | TBD | | <sup>1.</sup> TBD stands for "to be defined". ## 6.3.13 I/O port characteristics ### General input/output characteristics Unless otherwise specified, the parameters given in *Table 45* are derived from tests performed under the conditions summarized in *Table 16*. All I/Os are CMOS and TTL compliant. Table 45. I/O static characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----|---------------------------|------| | | Standard I/O input low level voltage | | -0.3 | | 0.3V <sub>DD</sub> +0.07 | | | V <sub>IL</sub> | TTa I/O input low level voltage | | -0.3 | | 0.3V <sub>DD</sub> +0.07 | | | | FT and FTf <sup>(1)</sup> I/O input low level voltage | | -0.3 | | 0.475V <sub>DD</sub> -0.2 | V | | | Standard I/O input high level voltage | | 0.445V <sub>DD</sub> +0.398 | | V <sub>DD</sub> +0.3 | V | | V <sub>IH</sub> | TTa I/O input high level voltage | | 0.445V <sub>DD</sub> +0.398 | | V <sub>DD</sub> +0.3 | | | | FT and FTf <sup>(1)</sup> I/O input high level voltage | | 0.5V <sub>DD</sub> +0.2 | | 5.5 | | | | Standard I/O Schmitt<br>trigger voltage<br>hysteresis <sup>(2)</sup> | | 200 | | | | | V <sub>hys</sub> | TTa I/O Schmitt trigger voltage hysteresis <sup>(2)</sup> | | 200 | | | mV | | | FT and FTf I/O Schmitt<br>trigger voltage<br>hysteresis <sup>(2)</sup> | | 100 | | | | | | | $V_{SS} \le V_{IN} \le V_{DD}$ I/O TC, FT and FTf | | | ±0.1 | | | | | $V_{SS} \le V_{IN} \le V_{DD}$<br>$V \le V_{DD} \le V_{DDA} \le 3.6 \text{ V}$<br>I/O TTa used in digital mode | | | ±0.1 | | | | (2) | V <sub>IN</sub> = 5 V<br>I/O FT and FTf | | | 10 | | | I <sub>lkg</sub> | Input leakage current (3) | $V_{IN}{=}~3.6~V, \\ V{\le}~V_{DD}{\le}~V_{IN} \\ V_{DDA}{=}~3.6~V \\ I/O~TTa~used~in~digital \\ mode$ | | | 1 | μΑ | | | | $\begin{array}{c} V_{SS} \leq V_{IN} \leq V_{DDA} \\ V \leq V_{DD} \leq V_{DDA} \leq 3.6 \text{ V} \\ \text{I/O TTa used in analog} \\ \text{mode} \end{array}$ | | | ±0.2 | | | Table 45 | . I/O static character | ristics (continued) | | | |----------|------------------------|---------------------|-----|---| | Symbol | Parameter | Conditions | Min | • | | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|---------------------------------------------------|-------------------|-----|-----|-----|------| | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(4)</sup> | $V_{IN} = V_{SS}$ | 30 | 40 | 50 | kΩ | | R <sub>PD</sub> | Weak pull-down equivalent resistor <sup>(4)</sup> | $V_{IN} = V_{DD}$ | 30 | 40 | 50 | kΩ | | C <sub>IO</sub> | I/O pin capacitance | | | 5 | | pF | - 1. To sustain a voltage higher than $V_{DD}+0.3$ the internal pull-up/pull-down resistors must be disabled. - 2. Hysteresis voltage between Schmitt trigger switching levels. Data based on characterization, not tested in production. - Leakage could be higher than max. if negative current is injected on adjacent pins. - Pull-up and pull-down resistors are designed with a true resistance in series with a switchable PMOS/NMOS. This MOS/NMOS contribution to the series resistance is minimum (~10% order). All I/Os are CMOS and TTL compliant (no software configuration required). Their characteristics cover more than the strict CMOS-technology or TTL parameters. The coverage of these requirements is shown in *Figure 16* and *Figure 17* for standard I/Os. Figure 16. TC and TTa I/O input characteristics - CMOS port Figure 17. TC and TTa I/O input characteristics - TTL port MS30257V1 3.6 2.0 CMOS standard requirements V<sub>IH min</sub>= 0.7V<sub>DD</sub> Input range not guaranteed CMOS standard requirements V<sub>ILmax</sub> = 0.475V<sub>DD</sub>·0.2 CMOS standard requirements V<sub>ILmax</sub> = 0.3V<sub>DD</sub> V<sub>DD</sub>(V) Figure 18. Five volt tolerant (FT and FTf) I/O input characteristics - CMOS port 2.0 #### **Output driving current** The GPIOs (general purpose input/outputs) can sink or source up to +/-8 mA, and sink or source up to +/- 20 mA (with a relaxed $V_{OL}/V_{OH}$ ). In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in *Section 6.2*: - The sum of the currents sourced by all the I/Os on V<sub>DD</sub>, plus the maximum Run consumption of the MCU sourced on V<sub>DD</sub>, cannot exceed the absolute maximum rating I<sub>VDD</sub> (see *Table 14*). - The sum of the currents sunk by all the I/Os on V<sub>SS</sub> plus the maximum Run consumption of the MCU sunk on V<sub>SS</sub> cannot exceed the absolute maximum rating I<sub>VSS</sub> (see *Table 14*). #### **Output voltage levels** Unless otherwise specified, the parameters given in *Table 46* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 16*. All I/Os (FT, TTa and Tc unless otherwise specified) are CMOS and TTL compliant. Table 46. Output voltage characteristics | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------|-----|-----|------| | V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at same time | CMOS port <sup>(2)</sup> | | TBD | V | | V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at same time | $2.7 \text{ V} < \text{V}_{DD} < 3.6 \text{ V}$ | TBD | | V | | V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at same time | TTL port <sup>(2)</sup><br>I <sub>IO</sub> =+ 8mA | | TBD | v | | V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at same time | $2.7 \text{ V} < \text{V}_{DD} < 3.6 \text{ V}$ | TBD | | V | | V <sub>OL</sub> <sup>(1)(4)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at same time | I <sub>IO</sub> = +20 mA | | TBD | V | | V <sub>OH</sub> <sup>(3)(4)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at same time | $2.7 \text{ V} < \text{V}_{DD} < 3.6 \text{ V}$ | TBD | | V | | V <sub>OL</sub> <sup>(1)(4)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at same time | I <sub>IO</sub> = +6 mA | | TBD | v | | V <sub>OH</sub> <sup>(3)(4)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at same time | 2 V < V <sub>DD</sub> < 2.7 V | TBD | | v | | V <sub>OLFM+</sub> | Output low level voltage for an FTf I/O pin in FM+ mode | I <sub>IO</sub> = +20 mA<br>2 V < V <sub>DD</sub> < 3.6 V | | | V | The I<sub>IO</sub> current sunk by the device must always respect the absolute maximum rating specified in Table 14 and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VSS</sub>. 4. Data based on characterization results, not tested in production. <sup>2.</sup> TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52. <sup>3.</sup> The $I_{\rm IO}$ current sourced by the device must always respect the absolute maximum rating specified in *Table 14* and the sum of $I_{\rm IO}$ (I/O ports and control pins) must not exceed $I_{\rm VDD}$ . #### Input/output AC characteristics The definition and values of input/output AC characteristics are given in *Figure 20* and *Table 47*, respectively. Unless otherwise specified, the parameters given are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 16*. Table 47. I/O AC characteristics<sup>(1)</sup> | OSPEEDRy<br>[1:0] value <sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |----------------------------------------|-------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------|-----|--------------------|------| | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup> | $C_L = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 3.6 \text{ V}$ | | 2 | MHz | | x0 | t <sub>f(IO)out</sub> | Output high to low level fall time | 0 50 55 7 0 0 7 5 0 0 7 | | 125 <sup>(3)</sup> | ns | | | t <sub>r(IO)out</sub> | Output low to high level rise time | $-C_L = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 3.6 \text{ V}$ | | 125 <sup>(3)</sup> | 115 | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup> | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2 V to 3.6 V | | 10 | MHz | | 01 | t <sub>f(IO)out</sub> | Output high to low level fall time | C - 50 pE V - 2 V to 2 6 V | | 25 <sup>(3)</sup> | no | | | t <sub>r(IO)out</sub> | Output low to high level rise time | $-C_L = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 3.6 \text{ V}$ | | 25 <sup>(3)</sup> | ns | | | | | $C_L = 30 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 50 | MHz | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup> | $C_L = 50 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 30 | MHz | | | | | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2 V to 2.7 V | | 20 | MHz | | | | | $C_L = 30 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 5 <sup>(3)</sup> | | | 11 | t <sub>f(IO)out</sub> | Output high to low level fall time | $C_L = 50 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 8 <sup>(3)</sup> | | | | | | $C_L = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 2.7 \text{ V}$ | | 12 <sup>(3)</sup> | ns | | | | | $C_L = 30 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 5 <sup>(3)</sup> | 115 | | | t <sub>r(IO)out</sub> | Output low to high level rise time | $C_L = 50 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 8 <sup>(3)</sup> | | | | | | $C_L = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 2.7 \text{ V}$ | | 12 <sup>(3)</sup> | | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup> | | | | MHz | | FM+<br>configuration | t <sub>f(IO)out</sub> | Output high to low level fall time | | | | 20 | | (4) | t <sub>r(IO)out</sub> | Output low to high level rise time | | | | ns | | - | t <sub>EXTIpw</sub> | Pulse width of external signals detected by the EXTI controller | | 10 | | ns | The I/O speed is configured using the OSPEEDRx[1:0] bits. Refer to the RM0091 reference manual for a description of GPIO Port configuration register. <sup>2.</sup> The maximum frequency is defined in Figure 20. <sup>3.</sup> Guaranteed by design, not tested in production. <sup>4.</sup> The I/O speed configuration is bypassed in FM+ I/O mode. Refer to the STM32F05xxx reference manual RM0091 for a description of FM+ I/O mode configuration. EXTERNAL $t_r(IO)$ out $t_r(I$ Figure 20. I/O AC characteristics definition #### 6.3.14 NRST pin characteristics The NRST pin input driver uses CMOS technology. It is connected to a permanent pull-up resistor, R<sub>PU</sub> (see *Table 45*). Unless otherwise specified, the parameters given in *Table 48* are derived from tests performed under ambient temperature and VDD supply voltage conditions summarized in *Table 16*. Table 48. NRST pin characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------------------|-------------------------------------------------|-------------------|------|-----|----------------------|------| | V <sub>IL(NRST)</sub> <sup>(1)</sup> | NRST Input low level voltage | | -0.5 | | 0.8 | V | | V <sub>IH(NRST)</sub> <sup>(1)</sup> | NRST Input high level voltage | | 2 | | V <sub>DD</sub> +0.5 | V | | V <sub>hys(NRST)</sub> | NRST Schmitt trigger voltage hysteresis | | | 200 | | mV | | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(2)</sup> | $V_{IN} = V_{SS}$ | 30 | 40 | 50 | kΩ | | V <sub>F(NRST)</sub> <sup>(1)</sup> | NRST Input filtered pulse | | | | 100 | ns | | V <sub>NF(NRST)</sub> <sup>(1)</sup> | NRST Input not filtered pulse | | 300 | | | ns | <sup>1.</sup> Guaranteed by design, not tested in production. Figure 21. Recommended NRST pin protection - The reset network protects the device against parasitic resets. - 2. The user must ensure that the level on the NRST pin can go below the V<sub>IL(NRST)</sub> max level specified in *Table 48*. Otherwise the reset will not be taken into account by the device. <sup>2.</sup> The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance must be minimum ( $\sim$ 10% order). #### 6.3.15 Timer characteristics The parameters given in *Table 49* are guaranteed by design. Refer to *Section 6.3.13: I/O port characteristics* for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output). Table 49. TIMx<sup>(1)</sup> characteristics | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------------|----------------------------------------------|------------------------------------------|--------|-------------------------|----------------------| | | | | 1 | | t <sub>TIMxCLK</sub> | | t <sub>res(TIM)</sub> | Timer resolution time | f <sub>TIMxCLK</sub> = 72 MHz | 13.9 | | ns | | , | | f <sub>TIMxCLK</sub> = 144MHz,<br>x= 1.8 | 6.95 | | ns | | | | | 0 | f <sub>TIMxCLK</sub> /2 | MHz | | f <sub>EXT</sub> | Timer external clock frequency on CH1 to CH4 | f <sub>TIMxCLK</sub> = 72 MHz | 0 | 36 | MHz | | | | f <sub>TIMxCLK</sub> = 144MHz,<br>x= 1.8 | 0 | 72 | MHz | | Res <sub>TIM</sub> | Timer resolution | TIMx (except TIM2) | | 16 | bit | | I ICSTIM | rimer resolution | TIM2 | | 32 | DIL | | tCOUNTER | 16-bit counter clock period | | 1 | 65536 | t <sub>TIMxCLK</sub> | | COUNTER | 10-bit counter clock period | f <sub>TIMxCLK</sub> = 72 MHz | 0.0139 | 910 | μs | | tmax count | Maximum possible count | | | 65536 × 65536 | t <sub>TIMxCLK</sub> | | <sup>t</sup> MAX_COUNT | with 32-bit counter | f <sub>TIMxCLK</sub> = 72 MHz | | | S | TIMx is used as a general term to refer to the TIM1, TIM2, TIM3, TIM6, TIM14, TIM15, TIM16 and TIM17 timers. Table 50. IWDG min/max timeout period at 40 kHz (LSI) (1) | Prescaler divider | PR[2:0] bits | Min timeout (ms) RL[11:0]=<br>0x000 | Max timeout (ms) RL[11:0]=<br>0xFFF | |-------------------|--------------|-------------------------------------|-------------------------------------| | /4 | 0 | 0.1 | 409.6 | | /8 | 1 | 0.2 | 819.2 | | /16 | 2 | 0.4 | 1638.4 | | /32 | 3 | 0.8 | 3276.8 | | /64 | 4 | 1.6 | 6553.6 | | /128 | 5 | 3.2 | 13107.2 | | /256 | 7 | 6.4 | 26214.4 | These timings are given for a 40 kHz clock but the microcontroller's internal RC frequency can vary from 30 to 60 kHz. Moreover, given an exact RC oscillator frequency, the exact timings still depend on the phasing of the APB interface clock versus the LSI clock so that there is always a full RC period of uncertainty. Table 51. WWDG min-max timeout value @72 MHz (PCLK) | Prescaler | WDGTB | Min timeout value | Max timeout value | |-----------|-------|-------------------|-------------------| | 1 | 0 | TBD | TBD | | 2 | 1 | TBD | TBD | | 4 | 2 | TBD | TBD | | 8 | 3 | TBD | TBD | #### 6.3.16 Communications interfaces #### I<sup>2</sup>C interface characteristics Unless otherwise specified, the parameters given in *Table 52* are derived from tests performed under ambient temperature, $f_{PCLK1}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 16*. The I $^2$ C interface meets the requirements of the standard I $^2$ C communication protocol with the following restrictions: the I/O pins SDA and SCL are mapped to are not "true" opendrain. When configured as open-drain, the PMOS connected between the I/O pin and V $_{DD}$ is disabled, but is still present. The I<sup>2</sup>C characteristics are described in *Table 52*. Refer also to *Section 6.3.13: I/O port characteristics* for more details on the input/output alternate function characteristics (SDA and SCL). Table 52. I<sup>2</sup>C characteristics<sup>(1)</sup> | Symbol | Parameter | Standa | rd mode | Fast m | ode | Fast Mod | e Plus | Unit | |-------------------------|-----------------------------------------|--------|---------------------|------------------|--------------------|----------|--------|-------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Ollit | | t <sub>w(SCLL)</sub> | SCL clock low time | 4.7 | | 1.3 | | 0.5 | | ше | | t <sub>w(SCLH)</sub> | SCL clock high time | 4.0 | | 0.6 | | 0.26 | | μs | | t <sub>su(SDA)</sub> | SDA setup time | 250 | | 100 | | 50 | | | | t <sub>h(SDA)</sub> | SDA data hold time | 0 | 3450 <sup>(2)</sup> | 0 <sup>(3)</sup> | 900 <sup>(2)</sup> | 0 | 450 | | | t <sub>r(SDA)</sub> | SDA and SCL rise time | | 1000 | | 300 | | 120 | ns | | t <sub>f(SDA)</sub> | SDA and SCL fall time | | 300 | | 300 | | 120 | | | t <sub>h(STA)</sub> | Start condition hold time | 4.0 | | 0.6 | | 0.26 | | | | t <sub>su(STA)</sub> | Repeated Start condition setup time | 4.7 | | 0.6 | | 0.26 | | μs | | t <sub>su(STO)</sub> | Stop condition setup time | 4.0 | | 0.6 | | 0.26 | | μs | | t <sub>w(STO:STA)</sub> | Stop to Start condition time (bus free) | 4.7 | | 1.3 | | 0.5 | | μs | | C <sub>b</sub> | Capacitive load for each bus line | | 400 | | 400 | | 550 | pF | <sup>1.</sup> The I2C characteristics are the requirements from I2C bus specification rev03. They are guaranteed by design when I2Cx\_TIMING register is correctly programmed (Refer to reference manual). These characteristics are not tested in production Table 53. I2C analog filter characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |-----------------|----------------------------------------------------------------|-----|-----|------| | t <sub>SP</sub> | Pulse width of spikes that are suppressed by the analog filter | 50 | 260 | ns | <sup>2.</sup> The maximum Data hold time has only to be met if the interface does not stretch the low period of SCL signal. <sup>3.</sup> The device must internally provide a hold time of at least 300ns for the SDA signal in order to bridge the undefined region of the falling edge of SCL. 1. Guaranteed by design, not tested in production. Figure 22. I<sup>2</sup>C bus AC waveforms and measurement circuit 1. Measurement points are done at CMOS levels: $0.3V_{DD}$ and $0.7V_{DD}$ . #### SPI/I<sup>2</sup>S characteristics Unless otherwise specified, the parameters given in *Table 54* for SPI or in *Table 55* for $I^2S$ are derived from tests performed under ambient temperature, $f_{PCLKx}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 16*. Refer to *Section 6.3.13: I/O port characteristics* for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO for SPI and WS, CK, SD for I<sup>2</sup>S). Table 54. SPI characteristics | Symbol | Parameter Conditions | | Min | Max | Unit | |------------------------------------------------------|----------------------------------|-------------------------------------------------------|-----|-----|--------| | f <sub>SCK</sub> | SPI clock frequency | Master mode | TBD | TBD | MHz | | 1/t <sub>c(SCK)</sub> | SPI Clock frequency | Slave mode | TBD | TBD | IVIITZ | | t <sub>r(SCK)</sub> | SPI clock rise and fall time | Capacitive load: C = 30 pF | TBD | TBD | ns | | DuCy(SCK) | SPI slave input clock duty cycle | Slave mode | TBD | TBD | % | | t <sub>su(NSS)</sub> <sup>(1)</sup> | NSS setup time | Slave mode | TBD | TBD | | | t <sub>h(NSS)</sub> <sup>(1)</sup> | NSS hold time | Slave mode | TBD | TBD | | | t <sub>w(SCKH)</sub> (1)<br>t <sub>w(SCKL)</sub> (1) | SCK high and low time | Master mode, f <sub>PCLK</sub> = 36 MHz,<br>presc = 4 | TBD | TBD | | | | Data input actus time | Master mode | TBD | TBD | | | t <sub>su(MI)</sub> (1)<br>t <sub>su(SI)</sub> (1) | Data input setup time | Slave mode | TBD | TBD | | | t <sub>h(MI)</sub> (1) | Data input hold time | Master mode | TBD | TBD | | | t <sub>h(SI)</sub> <sup>(1)</sup> | Data input hold time | Slave mode | TBD | TBD | ns | | t <sub>a(SO)</sub> <sup>(1)(2)</sup> | Data output access time | Slave mode, f <sub>PCLK</sub> = 20 MHz | TBD | TBD | | | t <sub>dis(SO)</sub> (1)(3) | Data output disable time | Slave mode | TBD | TBD | | | t <sub>v(SO)</sub> (1) | Data output valid time | Slave mode (after enable edge) | TBD | TBD | | | t <sub>v(MO)</sub> <sup>(1)</sup> | Data output valid time | Master mode (after enable edge) | TBD | TBD | | | t <sub>h(SO)</sub> <sup>(1)</sup> | Data output hold time | Slave mode (after enable edge) | TBD | TBD | | | t <sub>h(MO)</sub> <sup>(1)</sup> | Data output noid time | Master mode (after enable edge) | TBD | TBD | | <sup>1.</sup> Data based on characterization results, not tested in production. <sup>2.</sup> Min time is for the minimum time to drive the output and the max time is for the maximum time to validate the data. <sup>3.</sup> Min time is for the minimum time to invalidate the output and the max time is for the maximum time to put the data in Hi-Z Figure 23. SPI timing diagram - slave mode and CPHA = 0 1. Measurement points are done at CMOS levels: $0.3V_{DD}$ and $0.7V_{DD}$ . 1. Measurement points are done at CMOS levels: $0.3V_{DD}$ and $0.7V_{DD}$ . Table 55. I<sup>2</sup>S characteristics | Parameter | Conditions | Min | Max | Unit | |-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|----------------------------------|----------------------------------| | I2S slave input clock duty cycle | Slave mode | TBD | TBD | % | | I <sup>2</sup> S clock frequency | Master mode (data: 16 bits, Audio frequency = 48 kHz) | TBD | TBD | MHz | | . C dissin inequality | Slave mode | TBD | TBD | | | I <sup>2</sup> S clock rise and fall time | Capacitive load C <sub>L</sub> = 50 pF | TBD | TBD | | | WS valid time | Master mode | TBD | TBD | | | WS hold time | Master mode | TBD | TBD | | | WS setup time | Slave mode | TBD | TBD | | | WS hold time | Slave mode | TBD | TBD | | | CK high and law time | Master f <sub>PCLK</sub> = 16 MHz, audio frequency = 48 kHz | TBD | TBD | | | CK high and low time | | TBD | TBD | | | Data input setup time | Master receiver | TBD | TBD | | | Data input setup time | Slave receiver | TBD | TBD | ns | | Data invest hald time | Master receiver | TBD | TBD | | | Data input noid time | Slave receiver | TBD | TBD | | | Data output valid time | Slave transmitter (after enable edge) | TBD | TBD | | | Data output hold time | Slave transmitter (after enable edge) | TBD | TBD | | | Data output valid time | Master transmitter (after enable edge) | TBD | TBD | | | Data output hold time | Master transmitter (after enable edge) | TBD | TBD | | | | I2S slave input clock duty cycle I <sup>2</sup> S clock frequency I <sup>2</sup> S clock rise and fall time WS valid time WS hold time WS hold time WS hold time CK high and low time Data input setup time Data input setup time Data output valid time Data output hold time Data output valid time Data output valid time Data output valid time | I2S slave input clock duty cycle | I2S slave input clock duty cycle | I2S slave input clock duty cycle | <sup>1.</sup> Data based on design simulation and/or characterization results, not tested in production. <sup>2.</sup> Depends on $f_{PCLK}$ . For example, if $f_{PCLK}$ =8 MHz, then $T_{PCLK}$ = 1/ $f_{PLCLK}$ =125 ns. Figure 26. I<sup>2</sup>S slave timing diagram (Philips protocol)<sup>(1)</sup> - 1. Measurement points are done at CMOS levels: $0.3 \times V_{DD}$ and $0.7 \times V_{DD}$ . - 2. LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte. Figure 27. I<sup>2</sup>S master timing diagram (Philips protocol)<sup>(1)</sup> - 1. Data based on characterization results, not tested in production. - LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte. #### 6.3.17 ADC characteristics Table 56. ADC characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------------------------------------------|--------------------------------------|-------------------------------------------------|---------------------------------------------------|-----|-----------|--------------------| | $V_{DDA}$ | Analog supply voltage for ADC ON | | 2 | | 3.6 | V | | f <sub>ADC</sub> | ADC clock frequency | | TBD | | 72 | MHz | | | | Resolution = 12 bits,<br>Fast Channel | TBD | | 5.14 | | | f <sub>S</sub> <sup>(1)</sup> | Compling vote | Resolution = 10 bits,<br>Fast Channel | TBD | | 6 | MSPS | | IS <sup>(*)</sup> | Sampling rate | Resolution = 8 bits,<br>Fast Channel | TBD | | 7.2 | MOPO | | | | Resolution = 6 bits,<br>Fast Channel | TBD | | 9 | | | f <sub>TRIG</sub> <sup>(1)</sup> | External trigger frequency | f <sub>ADC</sub> = 72MHz | | | TBD | kHz | | 'TRIG` ' | External ingger frequency | | | | TBD | 1/f <sub>ADC</sub> | | V <sub>AIN</sub> | Conversion voltage range | | 0 | | $V_{DDA}$ | V | | R <sub>AIN</sub> <sup>(1)</sup> | External input impedance | TBD | | | TBD | kΩ | | R <sub>ADC</sub> <sup>(1)</sup> | Sampling switch resistance | TBD | | | TBD | kΩ | | C <sub>ADC</sub> <sup>(1)</sup> | Internal sample and hold capacitor | TBD | | | TBD | pF | | ÷ (1) | Calibration time | TBD | TB | D | | μs | | t <sub>CAL</sub> <sup>(1)</sup> | Cambration time | TBD | TB | D | | 1/f <sub>ADC</sub> | | t <sub>latr</sub> (1) | Trigger conversion latency | TBD | | | TBD | μs | | latr` ′ | ingger conversion latericy | TBD | | | TBD | 1/f <sub>ADC</sub> | | t <sub>S</sub> <sup>(1)</sup> | Compling time | f <sub>ADC</sub> = 72MHz | 0.021 | | 8.35 | μs | | ι <sub>S</sub> ··· | Sampling time | | 1.5 | | 601.5 | 1/f <sub>ADC</sub> | | TADCVREG<br>_STUP | ADC Voltage Regulator Start-up time. | TBD | TBD | TBD | 10 | μs | | + (1) | Total conversion time | f <sub>ADC</sub> = 72MHz<br>Resolution = 12bits | 0.19 | | 3.5 | μs | | t <sub>CONV</sub> <sup>(1)</sup> (including sampling time) | | Resolution = 12bits | 14 to 252 (t <sub>S</sub> for sa<br>successive ap | | | 1/f <sub>ADC</sub> | <sup>1.</sup> Data guaranteed by design Table 57. Minimum sampling time to be respected for fast and slow channels | Resolution | R <sub>AIN</sub> | | sampling<br>(ns) | Resolution | R <sub>AIN</sub> | | sampling<br>(ns) | |------------|------------------|---------------|------------------|------------|------------------|---------------|------------------| | nesolution | (K Ohm) | Fast channels | Slow<br>channels | nesolution | (K Ohm) | Fast channels | Slow<br>channels | | | 0 | 12 | 17 | | 0 | 7 | 11 | | | 0.05 | 16 | 21 | | 0.05 | 10 | 14 | | | 0.1 | 20 | 25 | | 0.1 | 13 | 16 | | | 0.2 | 27 | 33 | | 0.2 | 18 | 22 | | | 0.5 | 52 | 58 | | 0.5 | 35 | 38 | | 12-bit | 1 | 94 | 99 | 8-bit | 1 | 63 | 66 | | | 5 | 430 | 435 | | 5 | 285 | 289 | | | 10 | 849 | 854 | | 10 | 563 | 567 | | | 20 | 1690 | 1690 | - | 20 | 1120 | 1120 | | | 50 | 4190 | 4200 | | 50 | 2780 | 2790 | | | 100 | 8350 | 8350 | | 100 | 5550 | 5550 | | | 0 | 9 | 14 | | 0 | 5 | 8 | | | 0.05 | 13 | 17 | | 0.05 | 7 | 10 | | | 0.1 | 16 | 21 | | 0.1 | 9 | 12 | | | 0.2 | 23 | 27 | | 0.2 | 13 | 16 | | | 0.5 | 43 | 48 | | 0.5 | 26 | 28 | | 10-bit | 1 | 78 | 83 | 6-bit | 1 | 47 | 49 | | | 5 | 358 | 362 | | 5 | 213 | 216 | | | 10 | 706 | 710 | | 10 | 421 | 423 | | | 20 | 1400 | 1410 | | 20 | 836 | 839 | | | 50 | 3490 | 3490 | | 50 | 2080 | 2080 | | | 100 | 6950 | 6950 | | 100 | 4150 | 4150 | Table 58. ADC $accuracy^{(1)(2)(3)}$ | Symbol | Parameter | Test conditions | Тур | Max <sup>(4)</sup> | |--------|------------------------------|-----------------|-----|--------------------| | ET | Total unadjusted error | | TBD | TBD | | EO | Offset error | | TBD | TBD | | EG | Gain error | TBD | TBD | TBD | | ED | Differential linearity error | | TBD | TBD | | EL | Integral linearity error | | TBD | TBD | - 1. ADC DC accuracy values are measured after internal calibration. - ADC Accuracy vs. Negative Injection Current: Injecting negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative current. Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and ΣI<sub>INJ(PIN)</sub> in Section 6.3.13 does not affect the ADC accuracy. - 3. Better performance may be achieved in restricted $V_{\text{DDA}}$ , frequency and temperature ranges. - 4. Data based on characterization results, not tested in production. Figure 28. ADC accuracy characteristics Figure 29. Typical connection diagram using the ADC - 1. Refer to Table 56 for the values of $R_{AIN}$ , $R_{ADC}$ and $C_{ADC}$ . - 2. C<sub>parasitic</sub> represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high C<sub>parasitic</sub> value will downgrade conversion accuracy. To remedy this, f<sub>ADC</sub> should be reduced. #### General PCB design guidelines Power supply decoupling should be performed as shown in *Figure 10*. The 10 nF capacitor should be ceramic (good quality) and it should be placed as close as possible to the chip. ## 6.3.18 DAC electrical specifications Table 59. DAC characteristics | Symbol | Parameter | Min | Тур | Max | Unit | Comments | |----------------------------------|--------------------------------------------------------------------------------------------------------------|-----|-----|-------------------------|------|------------------------------------------------------------------------------------------------------------------------| | $V_{DDA}$ | Analog supply voltage for DAC ON | 2.4 | | 3.6 | ٧ | | | R <sub>LOAD</sub> <sup>(1)</sup> | Resistive load with buffer ON | 5 | | | kΩ | | | R <sub>O</sub> <sup>(1)</sup> | Impedance output with buffer<br>OFF | | | 15 | kΩ | When the buffer is OFF, the Minimum resistive load between DAC_OUT and $V_{SS}$ to have a 1% accuracy is 1.5 $M\Omega$ | | C <sub>LOAD</sub> <sup>(1)</sup> | Capacitive load | | | 50 | pF | Maximum capacitive load at DAC_OUT pin (when the buffer is ON). | | DAC_OUT<br>min <sup>(1)</sup> | Lower DAC_OUT voltage with buffer ON | 0.2 | | | ٧ | It gives the maximum output excursion of the DAC. It corresponds to 12-bit input code | | DAC_OUT max <sup>(1)</sup> | Higher DAC_OUT voltage with buffer ON | | | V <sub>DDA</sub> – 0.2 | ٧ | (0x0E0) to (0xF1C) at $V_{DDA}$ = 3.6 V and (0x155) and (0xEAB) at $V_{DDA}$ = 2.4 V | | DAC_OUT min <sup>(1)</sup> | Lower DAC_OUT voltage with buffer OFF | | 0.5 | | mV | It gives the maximum output | | DAC_OUT max <sup>(1)</sup> | Higher DAC_OUT voltage with buffer OFF | | | V <sub>DDA</sub> – 1LSB | ٧ | excursion of the DAC. | | | DAC DC current | | | 380 | μA | With no load, middle code (0x800) on the input | | I <sub>DDA</sub> | consumption in quiescent mode (Standby mode) | | | 480 | μA | With no load, worst code (0xF1C) on the input | | DNL <sup>(2)</sup> | Differential non linearity Difference between two | | | ±0.5 | LSB | Given for the DAC in 10-bit configuration | | | consecutive code-1LSB) | | | ±2 | LSB | Given for the DAC in 12-bit configuration | | | Integral non linearity<br>(difference between | | | ±1 | LSB | Given for the DAC in 10-bit configuration | | INL <sup>(2)</sup> | measured value at Code i<br>and the value at Code i on a<br>line drawn between Code 0<br>and last Code 1023) | | | ±4 | LSB | Given for the DAC in 12-bit configuration | | | Offset error | | | ±10 | | Given for the DAC in 12-bit configuration | | Offset <sup>(2)</sup> | (difference between<br>measured value at Code<br>(0x800) and the ideal value = | | | ±3 | LSB | Given for the DAC in 10-bit at $V_{DDA} = 3.6 \text{ V}$ | | | V <sub>DDA</sub> /2) | | | ±12 | | Given for the DAC in 12-bit at V <sub>DDA</sub> = 3.6 V | | Gain<br>error <sup>(2)</sup> | Gain error | | | ±0.5 | % | Given for the DAC in 12bit configuration | Table 59. DAC characteristics (continued) | Symbol | Parameter | Min | Тур | Max | Unit | Comments | |----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|----------------------------------------------------------------------------------------------------------| | | Settling time (full scale: for a 10-bit input code transition between the lowest and the highest input codes when DAC_OUT reaches final value ±1LSB | | 3 | 4 | μs | $C_{LOAD}$ ≤ 50 pF, $R_{LOAD}$ ≥ 5 kΩ | | Update rate <sup>(2)</sup> | Max frequency for a correct DAC_OUT change when small variation in the input code (from code i to i+1LSB) | | | 1 | MS/s | $C_{LOAD} \le 50 \text{ pF, } R_{LOAD} \ge 5 \text{ k}\Omega$ | | t <sub>WAKEUP</sub> (2) | Wakeup time from off state<br>(Setting the ENx bit in the<br>DAC Control register) | | 6.5 | 10 | μs | $C_{LOAD} \leq 50$ pF, $R_{LOAD} \geq 5$ k $\Omega$ input code between lowest and highest possible ones. | | PSRR+ (1) | Power supply rejection ratio (to V <sub>DDA</sub> ) (static DC measurement | | -67 | -40 | dB | No R <sub>LOAD</sub> , C <sub>LOAD</sub> = 50 pF | - 1. Guaranteed by design, not tested in production. - 2. Data based on characterization results, not tested in production. Figure 30. 12-bit buffered /non-buffered DAC The DAC integrates an output buffer that can be used to reduce the output impedance and to drive external loads directly without the use of an external operational amplifier. The buffer can be bypassed by configuring the BOFFx bit in the DAC\_CR register. ## 6.3.19 Comparator characteristics Table 60. Comparator characteristics | Symbol | Parameter | Condit | ions | Min | Тур | Max <sup>(1)</sup> | Unit | |--------------------------|--------------------------------------|----------------------------------------|-----------------------------|-----|-----|--------------------|-----------| | $V_{DDA}$ | Analog supply voltage | | | 2 | | 3.6 | | | V <sub>IN</sub> | Comparator input voltage range | | | | | $V_{DDA}$ | V | | V <sub>BG</sub> | Scaler input voltage | | | | 1.2 | | | | V <sub>SC</sub> | Scaler offset voltage | | | | ±5 | ±10 | mV | | t <sub>S_SC</sub> | Scaler startup time from power down | | | | | 0.1 | ms | | t <sub>START</sub> | Comparator startup time | Startup time to reach pr specification | opagation delay | | | 60 | μs | | | | Ultra-low power mode | | | 2 | 4.5 | | | | Propagation delay for | Low power mode | | | 0.7 | 1.5 | μs | | | 200 mV step with 100 mV | Medium power mode | Medium power mode | | 0.3 | 0.6 | | | | overdrive | High speed power | $V_{DDA} \ge 2.7 \text{ V}$ | | 50 | 100 | ns | | | | mode | V <sub>DDA</sub> < 2.7 V | | 100 | 240 | 110 | | t <sub>D</sub> | | Ultra-low power mode | | | 2 | 7 | | | | Propagation delay for full | Low power mode | | | 0.7 | 2.1 | μs | | | range step with 100 mV | Medium power mode | | | 0.3 | 1.2 | | | | overdrive | High speed power | $V_{DDA} \ge 2.7 \text{ V}$ | | 90 | 180 | ns | | | | mode | V <sub>DDA</sub> < 2.7 V | | 110 | 300 | 115 | | V <sub>offset</sub> | Comparator offset error | | | | ±4 | ±10 | mV | | dV <sub>offset</sub> /dT | Offset error temperature coefficient | | | | 18 | | μV/°<br>C | | | | Ultra-low power mode | | | 1.2 | 1.5 | | | l== | COMP current | Low power mode | | | 3 | 5 | ^ | | I <sub>DD(COMP)</sub> | consumption | Medium power mode | | | 10 | 15 | μA | | | | High speed power mode | е | | 75 | 100 | | Table 60. Comparator characteristics (continued) | Symbol | Parameter | Condition | ons | Min | Тур | Max <sup>(1)</sup> | Unit | |-----------|----------------------------------------|------------------------------------------|-----------------------|-----|-----|--------------------|------| | | | No hysteresis<br>(COMPxHYST[1:0]=00) | | | 0 | | | | | | Low hysteresis<br>(COMPxHYST[1:0]=01) | High speed power mode | 3 | 8 | 13 | | | | V <sub>hys</sub> Comparator hysteresis | | All other power modes | 5 | 0 | 10 | mV | | $V_{hys}$ | | Medium hysteresis<br>(COMPxHYST[1:0]=10) | High speed power mode | 7 | 15 | 26 | | | | | | All other power modes | 9 | 15 | 19 | | | | | High hysteresis | High speed power mode | 18 | 31 | 49 | | | | | (COMPxHYST[1:0]=11) | All other power modes | 19 | 31 | 40 | | <sup>1.</sup> Data based on characterization results, not tested in production. ## 6.3.20 Operational amplifer charateristics Table 61. Operational amplifier characteristics<sup>(1)</sup> | Symbol | Param | eter | Condition | Min | Тур | Max | Unit | |-----------------------|----------------------------------------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----------|-------| | $V_{DDA}$ | Analog supply voltag | е | | 2.4 | | 3.6 | V | | CMIR | Common mode input | t range | | 0 | | $V_{DDA}$ | V | | | | Maximum calibration range - | 25°C, No Load on output. | | | 4 | | | 1/1 | | | All voltage/Temp. | | | 6 | \/ | | VI <sub>OFFSET</sub> | input onset voltage | After offset | 25°C, No Load on output. | | | 1.6 | mV | | | | calibration | All voltage/Temp. | | | 3 | | | ΔVI <sub>OFFSET</sub> | Input offset voltage of | lrift | | | 5 | | μV/°C | | I <sub>LOAD</sub> | Drive current | | | | | 500 | μA | | IDDOPAMP | | | No load,<br>quiescent mode | | 690 | 1450 | μΑ | | CMRR | Common mode rejection ratio | | | | 90 | | dB | | PSRR | Power supply rejection ratio | | DC | 73 | 117 | | dB | | GBW | Bandwidth | | | | 8.2 | | MHz | | SR | Slew rate | | | | 4.7 | | V/µs | | R <sub>LOAD</sub> | Resistive load | | | 4 | | | kΩ | | C <sub>LOAD</sub> | Capacitive load | | | | | 50 | pF | | VOH | High saturation volta | | | | | 100 | | | VOH <sub>SAT</sub> | riigir saturation voita | ge | $R_{load} = 20K$ , Input at $V_{DDA}$ . | | | 20 | mV | | VOI | I avv a storestian valta | | Rload = min, input at 0V | | | 100 | IIIV | | VOL <sub>SAT</sub> | Low saturation voltag | ge | Rload = 20K, input at 0V. | | | 20 | | | φm | Phase margin | | | | 62 | | 0 | | <sup>t</sup> OFFTRIM | Offset trim time: duri minimum time neede steps to have 1 mV a | ed between two | | | | 2 | ms | | <sup>†</sup> WAKEUP | Wake up time from C | OFF state. | $\begin{aligned} &C_{LOAD} \leq 50 \text{ pf,} \\ &R_{LOAD} \geq 4 \text{ k}\Omega, \\ &\text{Follower} \\ &\text{configuration} \end{aligned}$ | | 2.8 | 5 | μs | Table 61. Operational amplifier characteristics<sup>(1)</sup> | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----------------|--------------------------|-----------|-----|-----|-----|------| | DOA susin | Non inverting gain value | | | 2 | | | | | | | | 4 | | | | PGA gain | | | | 8 | | | | | | | | 16 | | | | PGA gain error | PGA gain error | | -1% | | 1% | | <sup>1.</sup> Data guaranteed by design. ### 6.3.21 Temperature sensor characteristics Table 62. TS characteristics | Symbol | Parameter | Min | Тур | Max | Unit | |-----------------------------------|------------------------------------------------|------|------|------|-------| | T <sub>L</sub> <sup>(1)</sup> | V <sub>SENSE</sub> linearity with temperature | | ±1 | ±2 | °C | | Avg_Slope <sup>(1)</sup> | Average slope | 4.0 | 4.3 | 4.6 | mV/°C | | V <sub>25</sub> | Voltage at 25 °C | 1.34 | 1.43 | 1.52 | V | | t <sub>START</sub> <sup>(1)</sup> | Startup time | 4 | | 10 | μs | | T <sub>S_temp</sub> (1)(2) | ADC sampling time when reading the temperature | 2.2 | | - | μs | <sup>1.</sup> Guaranteed by design, not tested in production. ## 6.3.22 V<sub>BAT</sub> monitoring characteristics Table 63. V<sub>BAT</sub> monitoring characteristics | Symbol | Parameter | Min | Тур | Max | Unit | |---------------------------------------|------------------------------------------------------------------|-----|-----|-----|------| | R | Resistor bridge for V <sub>BAT</sub> | - | 50 | - | ΚΩ | | Q | Ratio on V <sub>BAT</sub> measurement | - | 2 | - | | | Er <sup>(1)</sup> | Error on Q | -1 | - | +1 | % | | T <sub>S_vbat</sub> <sup>(1)(2)</sup> | ADC sampling time when reading the V <sub>BAT</sub> 1mV accuracy | 2.2 | - | - | μs | <sup>1.</sup> Guaranteed by design, not tested in production. <sup>2.</sup> Shortest sampling time can be determined in the application by multiple iterations. <sup>2.</sup> Shortest sampling time can be determined in the application by multiple iterations. #### 6.3.23 USB characteristics Table 64. USB startup time | Symbol | Parameter | Max | Unit | |-------------------------------------|------------------------------|-----|------| | t <sub>STARTUP</sub> <sup>(1)</sup> | USB transceiver startup time | 1 | μs | <sup>1.</sup> Guaranteed by design, not tested in production. Table 65. USB DC electrical characteristics | Symbol | Parameter | Conditions | Min. <sup>(1)</sup> | Max. <sup>(1)</sup> | Unit | | |--------------------------------|--------------------------------------|------------------------------------------|---------------------|---------------------|------|--| | Input leve | Input levels | | | | | | | V <sub>DD</sub> | USB operating voltage <sup>(2)</sup> | | 3.0 <sup>(3)</sup> | 3.6 | V | | | V <sub>DI</sub> <sup>(4)</sup> | Differential input sensitivity | I(USBDP, USBDM) | 0.2 | | | | | V <sub>CM</sub> <sup>(4)</sup> | Differential common mode range | Includes V <sub>DI</sub> range | 0.8 | 2.5 | ٧ | | | V <sub>SE</sub> <sup>(4)</sup> | Single ended receiver threshold | | 1.3 | 2.0 | | | | Output le | vels | | | | | | | V <sub>OL</sub> | Static output level low | $R_L$ of 1.5 k $\Omega$ to 3.6 $V^{(5)}$ | | 0.3 | V | | | V <sub>OH</sub> | Static output level high | $R_L$ of 15 $k\Omega$ to $V_{SS}^{(5)}$ | 2.8 | 3.6 | ľ | | - 1. All the voltages are measured from the local ground potential. - 2. To be compliant with the USB 2.0 full-speed electrical specification, the USBDP (D+) pin should be pulled up with a 1.5 k $\Omega$ resistor to a 3.0-to-3.6 V voltage range. - 3. The STM32F3xxx USB functionality is ensured down to 2.7 V but not the full USB electrical characteristics which are degraded in the 2.7-to-3.0 V $V_{DD}$ voltage range. - 4. Guaranteed by design, not tested in production. - 5. $R_L$ is the load connected on the USB drivers Figure 31. USB timings: definition of data signal rise and fall time (to be added) Table 66. USB: Full-speed electrical characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------|---------------------------------|--------------------------------|-----|-----|------| | Driver cha | racteristics | | | | | | t <sub>r</sub> | Rise time <sup>(2)</sup> | C <sub>L</sub> = 50 pF | 4 | 20 | ns | | t <sub>f</sub> | Fall time <sup>(2)</sup> | C <sub>L</sub> = 50 pF | 4 | 20 | ns | | t <sub>rfm</sub> | Rise/ fall time matching | t <sub>r</sub> /t <sub>f</sub> | 90 | 110 | % | | V <sub>CRS</sub> | Output signal crossover voltage | | 1.3 | 2.0 | V | - 1. Guaranteed by design, not tested in production. - 2. Measured from 10% to 90% of the data signal. For more detailed informations, please refer to USB Specification Chapter 7 (version 2.0). ## 7 Package characteristics # 7.1 Package mechanical data In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK® is an ST trademark. Figure 32. LQFP100, 14 x 14 mm, 100-pin low-profile Figure 33. Recommended footprint<sup>(1)(2)</sup> quad flat package outline<sup>(1)</sup> - 1. Drawing is not to scale. - 2. Dimensions are in millimeters. Table 67. LQPF100 – 14 x 14 mm, 100-pin low-profile quad flat package mechanical data | Compleal | | millimeters | | | inches <sup>(1)</sup> | | |----------|-------|-------------|------|--------|-----------------------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | Α | | | 1.60 | | | 0.063 | | A1 | 0.05 | | 0.15 | 0.002 | | 0.0059 | | A2 | 1.35 | 1.40 | 1.45 | 0.0531 | 0.0551 | 0.0571 | | b | 0.17 | 0.22 | 0.27 | 0.0067 | 0.0087 | 0.0106 | | С | 0.09 | | 0.2 | 0.0035 | | 0.0079 | | D | 15.80 | 16.00 | 16.2 | 0.622 | 0.6299 | 0.6378 | | D1 | 13.80 | 14.00 | 14.2 | 0.5433 | 0.5512 | 0.5591 | | D3 | | 12.00 | | | 0.4724 | | | E | 15.80 | 16.00 | 16.2 | 0.622 | 0.6299 | 0.6378 | | E1 | 13.80 | 14.00 | 14.2 | 0.5433 | 0.5512 | 0.5591 | | E3 | | 12.00 | | | 0.4724 | | | е | | 0.50 | | | 0.0197 | | | L | 0.45 | 0.60 | 0.75 | 0.0177 | 0.0236 | 0.0295 | | L1 | | 1.00 | | | 0.0394 | | | k | 0° | 3.5° | 7° | 0.0° | 3.5° | 7.0° | | ccc | | 0.08 | | | 0.0031 | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 34. LQFP64 – 10 x 10 mm, 64 pin low-profile quad Figure 35. Recommended flat package outline<sup>(1)</sup> footprint<sup>(1)(2)</sup> - 1. Drawing is not to scale. - 2. Dimensions are in millimeters. Table 68. LQFP64 – 10 x 10 mm, 64-pin low-profile quad flat package mechanical data | Cumbal | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|-------|----------------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | А | | | 1.60 | | | 0.0630 | | A1 | 0.05 | | 0.15 | 0.0020 | | 0.0059 | | A2 | 1.35 | 1.40 | 1.45 | 0.0531 | 0.0551 | 0.0571 | | b | 0.17 | 0.22 | 0.27 | 0.0067 | 0.0087 | 0.0106 | | С | 0.09 | | 0.20 | 0.0035 | | 0.0079 | | D | | 12.00 | | | 0.4724 | | | D1 | | 10.00 | | | 0.3937 | | | E | | 12.00 | | | 0.4724 | | | E1 | | 10.00 | | | 0.3937 | | | е | | 0.50 | | | 0.0197 | | | θ | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | L | 0.45 | 0.60 | 0.75 | 0.0177 | 0.0236 | 0.0295 | | L1 | | 1.00 | | | 0.0394 | | | | | | Number of pins | <b>.</b> | • | | | N | 64 | | | | | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. 5B\_ME Figure 36. LQFP48 – 7 x 7mm, 48-pin low-profile quad flat Figure 37. Recommended package outline<sup>(1)</sup> footprint<sup>(1)(2)</sup> - 1. Drawing is not to scale. - 2. Dimensions are in millimeters. Table 69. LQFP48 – 7 x 7 mm, 48-pin low-profile quad flat package mechanical data | Comple el | | millimeters | | inches <sup>(1)</sup> | | | inches <sup>(1)</sup> | | | |-----------|-------|-------------|-------|-----------------------|--------|--------|-----------------------|--|--| | Symbol | Min | Тур | Max | Min | Тур | Max | | | | | Α | | | 1.600 | | | 0.0630 | | | | | A1 | 0.050 | | 0.150 | 0.0020 | | 0.0059 | | | | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | | | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | | | | С | 0.090 | | 0.200 | 0.0035 | | 0.0079 | | | | | D | 8.800 | 9.000 | 9.200 | 0.3465 | 0.3543 | 0.3622 | | | | | D1 | 6.800 | 7.000 | 7.200 | 0.2677 | 0.2756 | 0.2835 | | | | | D3 | | 5.500 | | | 0.2165 | | | | | | E | 8.800 | 9.000 | 9.200 | 0.3465 | 0.3543 | 0.3622 | | | | | E1 | 6.800 | 7.000 | 7.200 | 0.2677 | 0.2756 | 0.2835 | | | | | E3 | | 5.500 | | | 0.2165 | | | | | | е | | 0.500 | | | 0.0197 | | | | | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | | | | L1 | | 1.000 | | | 0.0394 | | | | | | k | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | | | | CCC | | 0.080 | • | | 0.0031 | • | | | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. #### 7.2 Thermal characteristics The maximum chip-junction temperature, $T_J$ max, in degrees Celsius, may be calculated using the following equation: $$T_{J} \max = T_{A} \max + (P_{D} \max x \Theta_{JA})$$ #### Where: - ullet T<sub>A</sub> max is the maximum ambient temperature in ${}^{\circ}$ C, - Θ<sub>JA</sub> is the package junction-to-ambient thermal resistance, in °C/W, - $P_D$ max is the sum of $P_{INT}$ max and $P_{I/O}$ max ( $P_D$ max = $P_{INT}$ max + $P_{I/O}$ max), - P<sub>INT</sub> max is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the maximum chip internal power. P<sub>I/O</sub> max represents the maximum power dissipation on output pins where: $$P_{I/O} \max = \sum (V_{OL} \times I_{OL}) + \sum ((V_{DD} - V_{OH}) \times I_{OH}),$$ taking into account the actual $V_{OL}$ / $I_{OL}$ and $V_{OH}$ / $I_{OH}$ of the I/Os at low and high level in the application. Table 70. Package thermal characteristics | Symbol | Parameter | Value | Unit | |-------------------|------------------------------------------------------------------------------|-------|------| | | Thermal resistance junction-ambient LQFP 100 - 14 × 14 mm / 0.5 mm pitch | 41 | | | $\Theta_{\sf JA}$ | Thermal resistance junction-ambient LQFP 64 - 10 × 10 mm / 0.5 mm pitch | 45 | °C/W | | | Thermal resistance junction-ambient LQFP 48 - $7 \times 7$ mm / 0.5 mm pitch | 55 | | #### 7.2.1 Reference document JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org. #### 7.2.2 Selecting the product temperature range When ordering the microcontroller, the temperature range is specified in the ordering information scheme shown in *Table 71: Ordering information scheme*. Each temperature range suffix corresponds to a specific guaranteed ambient temperature at maximum dissipation and, to a specific maximum junction temperature. As applications do not commonly use the STM32F302xx/STM32F303xx at maximum dissipation, it is useful to calculate the exact power consumption and junction temperature to determine which temperature range will be best suited to the application. The following examples show how to calculate the temperature range needed for a given application. #### **Example 1: high-performance application** Assuming the following application conditions: Maximum ambient temperature $T_{Amax} = 82$ °C (measured according to JESD51-2), $I_{DDmax} = 50$ mA, $V_{DD} = 3.5$ V, maximum 20 I/Os used at the same time in output at low level with $I_{OL} = 8$ mA, $V_{OL} = 0.4$ V and maximum 8 I/Os used at the same time in output mode at low level with $I_{OL} = 20$ mA, $V_{OL} = 1.3$ V $P_{INTmax} = 50 \text{ mA} \times 3.5 \text{ V} = 175 \text{ mW}$ $P_{IOmax} = 20 \times 8 \text{ mA} \times 0.4 \text{ V} + 8 \times 20 \text{ mA} \times 1.3 \text{ V} = 272 \text{ mW}$ This gives: P<sub>INTmax</sub> = 175 mW and P<sub>IOmax</sub> = 272 mW $P_{Dmax} = 175 + 272 = 447 \text{ mW}$ Thus: $P_{Dmax} = 447 \text{ mW}$ Using the values obtained in *Table 70* T<sub>Jmax</sub> is calculated as follows: For LQFP64, TBD °C/W $T_{Jmax} = 82 \, ^{\circ}C + (45 \, ^{\circ}C/W \times 447 \, mW) = 82 \, ^{\circ}C + 20.1 \, ^{\circ}C = 102.1 \, ^{\circ}C$ This is within the range of the suffix 6 version parts ( $-40 < T_J < 105$ °C). In this case, parts must be ordered at least with the temperature range suffix 6 (see *Table 71: Ordering information scheme*). #### **Example 2: High-temperature application** Using the same rules, it is possible to address applications that run at high ambient temperatures with a low dissipation, as long as junction temperature $T_J$ remains within the specified range. Assuming the following application conditions: Maximum ambient temperature T<sub>Amax</sub> = 115 °C (measured according to JESD51-2), $I_{DDmax}$ = 20 mA, $V_{DD}$ = 3.5 V, maximum 20 I/Os used at the same time in output at low level with $I_{OI}$ = 8 mA, $V_{OI}$ = 0.4 V $P_{INTmax} = 20 \text{ mA} \times 3.5 \text{ V} = 70 \text{ mW}$ $P_{IOmax} = 20 \times 8 \text{ mA} \times 0.4 \text{ V} = 64 \text{ mW}$ This gives: P<sub>INTmax</sub> = 70 mW and P<sub>IOmax</sub> = 64 mW: $P_{Dmax} = 70 + 64 = 134 \text{ mW}$ Thus: P<sub>Dmax</sub> = 134 mW Using the values obtained in Table 70 $T_{Jmax}$ is calculated as follows: For LQFP100, 46 °C/W $$T_{Jmax} = 115 \, ^{\circ}C + (46 \, ^{\circ}C/W \times 134 \, mW) = 115 \, ^{\circ}C + 6.2 \, ^{\circ}C = 121.2 \, ^{\circ}C$$ This is within the range of the suffix 7 version parts (–40 < $T_{J} <$ 125 $^{\circ}C).$ In this case, parts must be ordered at least with the temperature range suffix 7 (see *Table 71: Ordering information scheme*). ## 8 Part numbering #### Table 71. Ordering information scheme 577 # 9 Revision history Table 72. Document revision history | Date | Revision | Changes | |-------------|----------|-----------------| | 22-Jun-2012 | 1 | Initial release | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2012 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com