

# ST7232AK1-Auto ST7232AK2-Auto ST7232AJ1-Auto ST7232AJ2-Auto

# 8-bit MCU for automotive, 16 Kbyte Flash/ROM, 10-bit ADC, 4 timers, SPI, SCI

# Features

- Memories
  - 8K dual voltage high density Flash (HDFlash) or ROM with read-out protection capability. In-application programming and in-circuit programming for HDFlash devices
  - 384 bytes RAM
  - HDFlash endurance: 100 cycles, data retention: 20 years at 55°C
- Clock, reset and supply management
  - Clock sources: crystal/ceramic resonator oscillators and bypass for external clock
  - PLL for 2x frequency multiplication
  - Four power saving modes: halt, active halt, wait and slow
- Interrupt management
  - Nested interrupt controller
  - 14 interrupt vectors plus TRAP and reset
  - 6 external interrupt lines (on 4 vectors)
- Up to 32 I/O ports
  - 32/24 multifunctional bidirectional I/O lines
  - 22/17 alternate function lines
  - 12/10 high sink outputs
- 4 timers

### Table 1. Device summary



- Main clock controller with: real time base, beep and clock-out capabilities
- Configurable watchdog timer
- Two 16-bit timers with: 2 input captures, 2 output compares, PWM and pulse generator modes
- 2 communications interfaces
  - SPI synchronous serial interface
  - SCI asynchronous cerial interface
- 1 analog peripheral (low current coupling)
   10-bit C with up to 12 robust input ports
- Instruction set
  - 3-bit data manipulation
  - 63 basic instructions
  - 17 main addressing modes
  - 8 x 8 unsigned multiply instruction
- Development tools
  - Full hardware/software development package
  - In-circuit testing capability

| L Ste            | Program memory - bytes | RAM (stack) - bytes | Operating volt. | Temp. range | Package |
|------------------|------------------------|---------------------|-----------------|-------------|---------|
| ST72F324K1-Auto  | Flash 4K               |                     |                 |             | LQFP32  |
| ST/2F 32AK2-Auto | Flash 8K               |                     |                 |             | LQFF32  |
| S172F32AJ1-Auto  | Flash 4K               |                     |                 | -40°C to    | LQFP44  |
| ST72F32AJ2-Auto  | Flash 8K               | 284 (256)           | 3.8V to 5.5V    |             | LQFP44  |
| ST7232AK1-Auto   | ROM 4K                 | 384 (256)           | 3.80 10 5.50    | +125°C      | LQFP32  |
| ST7232AK2-Auto   | ROM 8K                 |                     |                 |             | LQFF32  |
| ST7232AJ1-Auto   | ROM 4K                 |                     |                 |             | LQFP44  |
| ST7232AJ2-Auto   | ROM 8K                 |                     |                 |             |         |

January 2008

# Contents

| 1           | Introc | luction   |                                                                             |
|-------------|--------|-----------|-----------------------------------------------------------------------------|
|             | 1.1    | Descrip   | tion                                                                        |
|             | 1.2    | Differen  | ces between ST7232A-Auto and ST7232A datasheets 15                          |
|             |        | 1.2.1     | Principal differences15                                                     |
|             |        | 1.2.2     | Minor content differences                                                   |
|             |        | 1.2.3     | Editing and formatting differences 18                                       |
| 2           | Pin de | escripti  | on                                                                          |
| 3           | Regis  | ter and   | memory map 24                                                               |
| 4           | Flash  | progra    | m memory                                                                    |
|             | 4.1    | Introduc  | 27 xtion                                                                    |
|             | 4.2    | Main fea  | atures                                                                      |
|             | 4.3    |           |                                                                             |
|             |        | 4.3.1     | Read-out protection                                                         |
|             | 4.4    | ICC inte  | Read-out protection    28      erface    28      it Programming (ICP)    29 |
|             | 4.5    | In-Circu  | it Programming (ICP)                                                        |
|             | 4.6    | In-appli  | cation programming (IAP) 30                                                 |
|             | 4.7    | Related   | documentation                                                               |
| _           | •      |           |                                                                             |
| 5           |        | -         | essing unit                                                                 |
|             | 5.1    |           | ation                                                                       |
|             | 5.2    |           | atures                                                                      |
|             | 5.3    | CPU re    | gisters                                                                     |
| 6 6         | Supp   | ly, reset | and clock management                                                        |
| $O_{h_{2}}$ | 6.1    | Introduc  | ntion                                                                       |
|             | 6.2    | Main fea  | atures                                                                      |
|             | 6.3    | Phase I   | ocked loop (PLL)                                                            |
|             | 6.4    | Multi-os  | cillator (MO)                                                               |
|             |        | 6.4.1     | External clock source                                                       |
|             |        | 6.4.2     | Crystal/ceramic oscillators                                                 |



|               | 6.5    | Reset s  | equence manager (RSM)                   | 38   |
|---------------|--------|----------|-----------------------------------------|------|
|               |        | 6.5.1    | Introduction                            | . 38 |
|               |        | 6.5.2    | Asynchronous external RESET pin         | . 39 |
|               |        | 6.5.3    | External power on reset                 | . 39 |
|               |        | 6.5.4    | Internal watchdog reset                 | . 40 |
|               | 6.6    | System   | integrity management                    | 41   |
| 7             | Interr | upts     |                                         | 42   |
|               | 7.1    | Introduc | tion                                    | 42   |
|               | 7.2    | Masking  | g and processing flow                   | 42   |
|               |        | 7.2.1    | Servicing pending interrupts            | . 44 |
|               |        | 7.2.2    | Different interrupt vector sources      | . 44 |
|               |        | 7.2.3    | Non-maskable sources                    |      |
|               |        | 7.2.4    | Maskable sources                        |      |
|               | 7.3    | Interrup | ts and low power modes                  | 46   |
|               | 7.4    | Concur   | ent and nested management               | 46   |
|               | 7.5    | Interrup | t registers                             | 47   |
|               | 7.6    | Interrup | t related instructions                  | 49   |
|               | 7.7    | Externa  | l interrupts                            | 49   |
|               |        | 7.7.1    | I/O port interrupt sensitivity          | . 49 |
|               | 7.8    | Externa  | I interrupt control register (EICR)     | 51   |
|               | 7.9    | Nested   | interrupts register map and reset value | 53   |
|               | 7.10   | Interrup | t mapping 5.1                           | 53   |
|               |        |          |                                         |      |
| 8             | Powe   |          | g modes                                 |      |
|               | 8.1    | Introduc | tion                                    | 54   |
|               | 8.2    | Slow m   | ode                                     | 54   |
|               | 8.3    | Wait mo  | ode                                     | 55   |
| ~~°`          | 8.4    | Active h | alt and halt modes                      | 56   |
| $\gamma \rho$ |        | 8.4.1    | Active halt mode                        | . 57 |
|               |        | 8.4.2    | Halt mode                               | . 58 |
| 9             | l/O po | orts     |                                         | 62   |
|               | 9.1    | Introduc | tion                                    | 62   |
|               | 9.2    | FUNCT    | IONAL DESCRIPTION                       | 62   |



|                 | 9.2.1        | Input modes                                              | 62 |
|-----------------|--------------|----------------------------------------------------------|----|
|                 | 9.2.2        | Output modes                                             | 63 |
|                 | 9.2.3        | Alternate functions                                      | 63 |
| 9.3             | B I/O port   | implementation                                           | 66 |
| 9.4             | Low pov      | wer modes                                                | 67 |
| 9.5             | 5 Interrup   | ts                                                       | 67 |
| 10 Or           | n-chip perij | pherals                                                  | 69 |
| 10              | .1 Watchd    | og timer (WDG)                                           | 69 |
|                 | 10.1.1       | Introduction                                             | 69 |
|                 | 10.1.2       | Main features                                            | 69 |
|                 | 10.1.3       | Functional description                                   | 69 |
|                 | 10.1.4       | How to program the watchdog timeout                      |    |
|                 | 10.1.5       | Low power modes                                          |    |
|                 | 10.1.6       | Hardware watchdog option                                 | 72 |
|                 | 10.1.7       | Using halt mode with the WDG (WDGHALT option)            | 72 |
|                 | 10.1.8       | Interrupts                                               | 72 |
|                 | 10.1.9       | Control register (WDGCR)                                 | 73 |
|                 | 10.1.10      | Watchdog timer register map and reset values             | 73 |
| 10              | .2 Main clo  | ock controller with real-time clock and beeper (MCC/RTC) | 73 |
|                 | 10.2.1       | Programmable CPU clock prescaler                         | 73 |
|                 | 10.2.2       | Clock-out capability                                     | 74 |
|                 | 10.2.3       | Real-time clock timer (RTC)                              | 74 |
|                 | 10.2.4       | Beeper                                                   | 74 |
|                 | 10.2.5       | Low power modes                                          | 75 |
|                 | 10.2.6       | Interrupts                                               | 75 |
|                 | 10.2.7       | MCC/RTC registers                                        | 76 |
| x (             | 10.2.8       | MCC register map and reset values                        | 78 |
| 0050180         | .3 16-bit ti | mer                                                      | 78 |
| 50 <sup>1</sup> | 10.3.1       | Introduction                                             | 78 |
| 002             | 10.3.2       | Main features                                            | 78 |
| U               | 10.3.3       | Functional description                                   | 79 |
|                 | 10.3.4       | Low power modes                                          | 94 |
|                 | 10.3.5       | Interrupts                                               | 94 |
|                 | 10.3.6       | Summary of timer modes                                   | 95 |
|                 | 10.3.7       | 16-bit timer registers                                   | 95 |



|        | 10.4   | Serial p  | eripheral interface (SPI)                     | 103   |
|--------|--------|-----------|-----------------------------------------------|-------|
|        |        | 10.4.1    | Introduction                                  | . 103 |
|        |        | 10.4.2    | Main features                                 | . 103 |
|        |        | 10.4.3    | General description                           | . 103 |
|        |        | 10.4.4    | Clock phase and clock polarity                | . 108 |
|        |        | 10.4.5    | Error flags                                   | . 110 |
|        |        | 10.4.6    | Low power modes                               | . 112 |
|        |        | 10.4.7    | Interrupts                                    | . 113 |
|        |        | 10.4.8    | SPI registers                                 | . 113 |
|        | 10.5   | Serial c  | ommunications interface (SCI)                 | 117   |
|        |        | 10.5.1    | Introduction                                  | . 117 |
|        |        | 10.5.2    | Main features                                 | . 117 |
|        |        | 10.5.3    | General description                           |       |
|        |        | 10.5.4    | Functional description                        | 120   |
|        |        | 10.5.5    | Low power modes                               | . 130 |
|        |        | 10.5.6    | Interrupts                                    | . 130 |
|        |        | 10.5.7    | SCI registers                                 | . 131 |
|        | 10.6   | 10-bit A  | /D converter (ADC)                            | 139   |
|        |        | 10.6.1    |                                               |       |
|        |        | 10.6.2    | Main features                                 | . 139 |
|        |        | 10.6.3    | Functional description                        | . 140 |
|        |        | 10.6.4    | Low power modes                               | . 141 |
|        |        | 10.6.5    | Interrupts                                    | . 141 |
|        |        | 10.6.6    | 10-bit ADC registers                          | . 141 |
|        | _      | _         |                                               |       |
| 11     | Instru | iction s  | et                                            | 144   |
|        | 11.1   | CPU ad    | dressing modes                                | 144   |
| obsoli | ×C,    | 11.1.1    | Inherent instructions                         | . 146 |
|        | S      | 11.1.2    | Immediate instructions                        | . 146 |
| ~~°    |        | 11.1.3    | Direct instructions                           | . 147 |
| 102    |        | 11.1.4    | Indexed instructions (no offset, short, long) | . 147 |
|        |        | 11.1.5    | Indirect instructions (short, long)           |       |
|        |        | 11.1.6    | Indirect indexed instructions (short, long)   |       |
|        |        | 11.1.7    | Relative mode instructions (direct, indirect) | . 149 |
|        | 11.2   | Instructi | on groups                                     | 149   |
|        | 11.3   | Using a   | pre-byte                                      | 150   |



| 12    | Electi | rical cha | aracteristics                                     |
|-------|--------|-----------|---------------------------------------------------|
|       | 12.1   | Parame    | ter conditions 153                                |
|       |        | 12.1.1    | Minimum and maximum values                        |
|       |        | 12.1.2    | Typical values                                    |
|       |        | 12.1.3    | Typical curves                                    |
|       |        | 12.1.4    | Loading capacitor                                 |
|       |        | 12.1.5    | Pin input voltage                                 |
|       | 12.2   | Absolut   | e maximum ratings 154                             |
|       |        | 12.2.1    | Voltage characteristics                           |
|       |        | 12.2.2    | Current characteristics                           |
|       |        | 12.2.3    | Thermal characteristics                           |
|       | 12.3   | Operati   | ng conditions 156                                 |
|       | 12.4   | Supply    | current characteristics                           |
|       |        | 12.4.1    | Current consumption                               |
|       |        | 12.4.2    | Supply and clock managers                         |
|       |        | 12.4.3    | On-chip peripherals                               |
|       | 12.5   | Clock a   | nd timing characteristics 160                     |
|       |        | 12.5.1    | General timings                                   |
|       |        | 12.5.2    | External clock source                             |
|       |        | 12.5.3    | Crystal and ceramic resonator oscillators         |
|       |        | 12.5.4    | PLL characteristics                               |
|       | 12.6   | Memory    | characteristics 164                               |
|       |        | 12.6.1    | RAM and hardware registers                        |
|       |        | 12.6.2    | Flash memory                                      |
|       | 12.7   | Electror  | nagnetic compatability (EMC) characteristics      |
|       |        | 12.7.1    | Functional electromagnetic susceptibility (EMS)   |
|       |        | 12.7.2    | Electromagnetic interference (EMI)166             |
| 10    | 20     | 12.7.3    | Absolute maximum ratings (electrical sensitivity) |
| 00501 | 12.8   | I/O port  | pin characteristics                               |
| 05    |        | 12.8.1    | General characteristics                           |
| 05    |        | 12.8.2    | Output driving current                            |
|       | 12.9   | Control   | pin characteristics 173                           |
|       |        | 12.9.1    | Asynchronous RESET pin                            |
|       |        | 12.9.2    | ICCSEL/V <sub>PP</sub> pin                        |
|       | 12.10  | Timer p   | eripheral characteristics 174                     |
|       |        | 12.10.1   | 16-bit timer                                      |
|       |        |           |                                                   |

|                  | 12.11      | Commu                        | nication interface characteristics                       | 175 |
|------------------|------------|------------------------------|----------------------------------------------------------|-----|
|                  |            | 12.11.1                      | SPI (serial peripheral interface)                        | 175 |
|                  | 12.12      | 10-bit A                     | DC characteristics                                       | 178 |
|                  |            | 12.12.1                      | Analog power supply and reference pins                   | 179 |
|                  |            | 12.12.2                      | General PCB design guidelines                            | 180 |
|                  |            | 12.12.3                      | ADC accuracy                                             | 181 |
| 13               | Packa      | age cha                      | racteristics                                             | 182 |
|                  | 13.1       | Package                      | e mechanical data                                        | 182 |
|                  | 13.2       | Therma                       | I characteristics                                        | 184 |
|                  | 13.3       | Solderir                     | ng information                                           | 184 |
| 14               | Devic      |                              | guration and ordering information                        |     |
|                  | 14.1       | Introduc                     | tion                                                     |     |
|                  | 14.2       | Flash d                      | evices                                                   | 185 |
|                  |            | 14.2.1                       | Flash configuration                                      | 185 |
|                  |            | 14.2.2                       | Flash ordering information                               | 187 |
|                  | 14.3       | ROM de                       | evice ordering information and transfer of customer code | 188 |
|                  | 14.4       | Develop                      | ment tools                                               |     |
|                  |            | 14.4.1                       | Introduction                                             | 192 |
|                  |            | 14.4.2                       | Evaluation tools and starter kits                        | 192 |
|                  |            | 14.4.3                       | Development and debugging tools                          | 192 |
|                  |            | 14.4.4                       | Programming tools                                        | 192 |
|                  |            | 14.4.5                       | Socket and emulator adapter information                  | 193 |
|                  | 14.5       | ST7 app                      | blication notes                                          | 193 |
| 4 5              | <b>1</b> / | $\partial \langle 0 \rangle$ |                                                          | 104 |
| 15               |            |                              | tions                                                    |     |
| 1                | 15.1       |                              | n and ROM devices                                        |     |
| obsol            |            | 15.1.1                       | Safe connection of OSC1/OSC2 pins                        |     |
| ~10 <sup>5</sup> |            | 15.1.2                       | External interrupt missed                                |     |
| 0.               |            | 15.1.3                       | Unexpected reset fetch                                   |     |
|                  |            | 15.1.4                       | Clearing active interrupts outside interrupt routine     |     |
|                  |            | 15.1.5                       | 16-bit timer PWM mode                                    |     |
|                  |            | 15.1.6<br>15.1.7             | TIMD set simultaneously with OC interrupt                |     |
|                  |            | 15.1.7                       | SCI wrong break duration                                 |     |
|                  |            | 13.1.0                       |                                                          | 130 |



| 16 | Revis | sion his | tory                           | 200   |
|----|-------|----------|--------------------------------|-------|
|    |       | 15.2.2   | External clock source with PLL | . 199 |
|    |       | 15.2.1   | I/O port A and F configuration | . 199 |
|    | 15.2  | ROM d    | evices only                    | 199   |

obsolete Product(s) - Obsolete Product(s)



# List of tables

| Table 1.  | Device summary                                        | 1     |
|-----------|-------------------------------------------------------|-------|
| Table 2.  | Device pin description.                               | 21    |
| Table 3.  | Hardware register map                                 | 25    |
| Table 4.  | Sectors available in Flash devices                    | 27    |
| Table 5.  | Flash control/status register address and reset value | 30    |
| Table 6.  | CC register description                               |       |
| Table 7.  | ST7 clock source                                      |       |
| Table 8.  | SICSR register description                            |       |
| Table 9.  | Interrupt software priority levels                    |       |
| Table 10. | CPU CC register description.                          |       |
| Table 11. | ISPRx interrupt vector correspondence                 |       |
| Table 12. | Dedicated interrupt instruction set                   | 49    |
| Table 13. | EICR register description                             |       |
| Table 14. | Nested interrupts register map and reset values       | 53    |
| Table 15. | Interrupt mapping                                     | 53    |
| Table 16. | Active halt and halt power saving modes               | 56    |
| Table 17. | DR register value and output pin status               | 63    |
| Table 18. | I/O Port Mode Options                                 | 64    |
| Table 19. | I/O port configurations                               | 65    |
| Table 20. | Port register configurations.                         | 67    |
| Table 21. | Effect of low power modes on I/O ports                | 67    |
| Table 22. | I/O interrupt control/wake-up capability              | 67    |
| Table 23. | I/O port register map and reset values                | 68    |
| Table 24. | Effect of low power modes on watchdog timer           | 72    |
| Table 25. | WDGCR register description                            | 73    |
| Table 26. | Watchdog timer register map and reset values          | 73    |
| Table 27. | Effect of low power modes on MCC/RTC                  | 75    |
| Table 28. | MCC/RTC interrupt control/wake-up capability          | 75    |
| Table 29. | MCCSR register description                            | 76    |
| Table 30. | MCCBCR register description                           | 77    |
| Table 31. | Main clock controller register map and reset values   |       |
| Table 32. | Effect of low power modes on 16-bit timer             | 94    |
| Table 33. | 16-bit timer interrupt control/wake-up capability     | 94    |
| Table 34. | Summary of timer modes                                | 95    |
| Table 35. | CR1 register description                              | 95    |
| Table 36. | CR2 register description                              |       |
| Table 37. | CSR register description                              |       |
| Table 38. | 16-bit timer register map and reset values            | . 102 |
| Table 39. | Effect of low power modes on SPI                      | . 112 |
| Table 40. | SPI interrupt control/wake-up capability              | . 113 |
| Table 41. | SPICR register description                            | . 113 |
| Table 42. | SPICSR register description                           |       |
| Table 43. | SPI register map and reset values                     |       |
| Table 44. | Frame formats                                         | . 128 |
| Table 45. | Effect of low power modes on SCI                      | . 130 |
| Table 46. | SCI interrupt control/wake-up capability              |       |
| Table 47. | SCISR register description                            |       |
| Table 48. | SCICR1 register description                           | . 133 |



| Table 49.  | SCICR2 register description                                                             | 134 |
|------------|-----------------------------------------------------------------------------------------|-----|
| Table 50.  | SCIBRR register description.                                                            | 136 |
| Table 51.  | SCIERPR register description                                                            | 137 |
| Table 52.  | SCIETPR register description                                                            | 137 |
| Table 53.  | Baud rate selection                                                                     |     |
| Table 54.  | SCI register map and reset values                                                       |     |
| Table 55.  | Effect of low power modes on 10-bit ADC                                                 |     |
| Table 56.  | ADCCSR register description                                                             |     |
| Table 57.  | ADCDRH register description                                                             |     |
| Table 58.  | ADCDRL register description                                                             |     |
|            | ADC register map and reset values                                                       |     |
| Table 60.  | CPU addressing mode groups                                                              |     |
| Table 61.  | CPU addressing mode overview                                                            | 145 |
| Table 62.  | Inherent instructions                                                                   | 146 |
| Table 63.  | Immediate instructions                                                                  |     |
| Table 64.  | Instructions supporting direct, indexed, indirect and indirect indexed addressing modes | 148 |
| Table 65.  | Short instructions and functions                                                        |     |
| Table 66.  | Relative mode instructions (direct and indirect)                                        |     |
| Table 67.  | Instruction groups                                                                      |     |
| Table 68.  | Instruction set overview                                                                |     |
| Table 69.  | Voltage characteristics                                                                 |     |
| Table 70.  | Current characteristics                                                                 | 155 |
| Table 71.  | Thermal characteristics                                                                 | 155 |
| Table 72.  | General operating conditions                                                            |     |
| Table 73.  | Current consumption                                                                     |     |
| Table 74.  | Supply current of clock sources                                                         |     |
| Table 75.  | On-chip peripherals                                                                     | 160 |
| Table 76.  | General timings                                                                         | 160 |
| Table 77.  | External clock source                                                                   | 161 |
| Table 78.  | Oscillator parameters                                                                   | 162 |
| Table 79.  | Examples of typical resonators.                                                         | 163 |
| Table 80.  | PLL characteristics                                                                     |     |
| Table 81.  | RAM and hardware registers                                                              |     |
| Table 82.  | Characteristics of dual VOLTAGE HDFlash MEMORY                                          | 164 |
| Table 83.  | Electromagnetic test results                                                            |     |
| Table 84.  | EMI emissions                                                                           |     |
| Table 85.  | ESD absolute maximum ratings                                                            |     |
| Table 86.  | Latch up results                                                                        |     |
| Table 87.  | I/O general port pin characteristics                                                    |     |
| Table 88.  | Output driving current.                                                                 |     |
| Table 89.  | Asynchronous RESET pin                                                                  |     |
|            | ICCSEL/V <sub>PP</sub> pin characteristics                                              |     |
| Table 91.  | 16-bit timer                                                                            |     |
| Table 92.  | SPI characteristics                                                                     |     |
| Table 93.  | 10-bit ADC characteristics                                                              |     |
| Table 94.  | ADC accuracy with $V_{DD} = 5.0V$                                                       |     |
| Table 95.  | 32-pin LQFP mechanical data                                                             |     |
| Table 96.  | 44-pin LQFP mechanical data                                                             |     |
| Table 97.  | Thermal characteristics.                                                                |     |
| Table 98.  | Soldering compatibility (wave and reflow soldering process)                             |     |
| Table 99.  | Flash option bytes                                                                      |     |
| Table 100. | Option byte 0 description                                                               | 186 |



| Table 101. | Option byte 1 description            | 186 |
|------------|--------------------------------------|-----|
| Table 102. | Package selection (OPT7)             | 187 |
| Table 103. | Flash user programmable device types | 187 |
| Table 104. | FASTROM factory coded device types   | 189 |
| Table 105. | ROM factory coded device types       | 190 |
| Table 106. | STMicroelectronics development tools | 193 |
| Table 107. | Suggested list of socket types       | 193 |
| Table 108. | Port A and F configuration           | 199 |
| Table 109. | Document revision history            | 200 |

obsolete Product(s) - Obsolete Product(s)

# List of figures

| Figure 1.  | Device block diagram                                                       | 14       |
|------------|----------------------------------------------------------------------------|----------|
| Figure 2.  | 32-pin LQFP 7x7 package pinout                                             | 19       |
| Figure 3.  | 44-pin LQFP package pinout                                                 | 20       |
| Figure 4.  | Memory map                                                                 | 24       |
| Figure 5.  | Memory map and sector addresses of the ST7232X family                      | 28       |
| Figure 6.  | Typical ICC interface                                                      | 29       |
| Figure 7.  | CPU registers                                                              | 31       |
| Figure 8.  | Stack manipulation example                                                 | 35       |
| Figure 9.  | PLL block diagram                                                          | 36       |
| Figure 10. | Clock, reset and supply block diagram                                      |          |
| Figure 11. | Reset sequence phases                                                      |          |
| Figure 12. | Reset block diagram                                                        |          |
| Figure 13. | Reset sequences                                                            |          |
| Figure 14. | Interrupt processing flowchart                                             |          |
| Figure 15. | Priority decision process                                                  |          |
| Figure 16. | Concurrent interrupt management                                            | . 46     |
| Figure 17. | Nested interrupt management                                                |          |
| Figure 18. | External interrupt control bits                                            |          |
| Figure 19. | Power saving mode transitions.                                             |          |
| Figure 20. | Slow mode clock transitions                                                |          |
| Figure 21. | Wait mode flow-chart                                                       |          |
| Figure 22. | Active halt timing overview                                                |          |
| Figure 23. | Active halt Mode Flow-chart                                                | 58       |
| Figure 24. | Active halt Mode Flow-chart                                                | 59       |
| Figure 25. | Halt mode flow-chart.                                                      | 60       |
| Figure 26. | I/O port general block diagram                                             | 64       |
| Figure 27. | Interrupt I/O port state transitions                                       | +0<br>66 |
| Figure 28. | Watchdog block diagram                                                     | 70       |
| Figure 29. | Approximate timeout duration.                                              |          |
| Figure 30. | Exact timeout duration (t <sub>min</sub> and t <sub>max</sub> ).           |          |
| Figure 31. | Main clock controller (MCC/RTC) block diagram                              |          |
| Figure 31. | Timer block diagram                                                        |          |
| -          |                                                                            |          |
| Figure 33. | 16-bit read sequence                                                       |          |
| Figure 34. |                                                                            |          |
| Figure 35. | Counter timing diagram, internal clock divided by 4                        |          |
| Figure 36. | Counter timing diagram, internal clock divided by 8                        |          |
| Figure 37. | Input capture block diagram                                                |          |
| Figure 38. | Input capture timing diagram                                               |          |
| Figure 39. | Output compare block diagram.                                              |          |
| Figure 40. | Output compare timing diagram, $f_{TIMER} = f_{CPU}/2$                     |          |
| Figure 41. | Output compare timing diagram, $f_{TIMER} = f_{CPU}/4$                     |          |
| Figure 42. | One pulse mode sequence.                                                   |          |
| Figure 43. | One pulse mode timing example                                              |          |
| Figure 44. | Pulse width modulation mode timing example with 2 output compare functions |          |
| Figure 45. | Pulse width modulation cycle                                               |          |
| Figure 46. | Serial peripheral interface block diagram                                  |          |
| Figure 47. | Single master/single slave application                                     |          |
| Figure 48. | Generic SS timing diagram                                                  | 106      |



| Figure 49. | Hardware/activers alove calest management                      | 106 |
|------------|----------------------------------------------------------------|-----|
| Figure 50. | Hardware/software slave select management                      |     |
| 0          |                                                                |     |
| Figure 51. | Clearing the WCOL bit (write collision flag) software sequence |     |
| Figure 52. | Single master/multiple slave configuration                     |     |
| Figure 53. | SCI block diagram                                              |     |
| Figure 54. | Word length programming                                        |     |
| Figure 55. | SCI baud rate and extended prescaler block diagram             |     |
| Figure 56. | Bit sampling in reception mode.                                |     |
| Figure 57. | ADC block diagram.                                             |     |
| Figure 58. | Pin loading conditions                                         |     |
| Figure 59. | Pin input voltage                                              |     |
| Figure 60. | f <sub>CPU</sub> max versus V <sub>DD</sub>                    |     |
| Figure 61. | Typical I <sub>DD</sub> in run mode                            |     |
| Figure 62. | Typical I <sub>DD</sub> in slow mode                           |     |
| Figure 63. | Typical I <sub>DD</sub> in wait mode                           |     |
| Figure 64. | Typ. I <sub>DD</sub> in slow wait mode                         |     |
| Figure 65. | Typical application with an external clock source              |     |
| Figure 66. | Typical application with a crystal or ceramic resonator.       |     |
| Figure 67. | Integrated PLL jitter vs signal frequency.                     |     |
| Figure 68. | Unused I/O pins configured as input.                           |     |
| Figure 69. | Typical $I_{PU}$ vs. $V_{DD}$ with $V_{IN} = V_{SS}$           | 169 |
| Figure 70. | Typical $V_{OL}$ at $V_{DD}$ = 5V (std. ports)                 |     |
| Figure 71. | Typ. $V_{OL}$ at $V_{DD}$ = 5V (high-sink ports)               | 171 |
| Figure 72. | Typical $V_{OH}$ at $V_{DD} = 5V$                              | 171 |
| Figure 73. | Typical V <sub>OL</sub> vs. V <sub>DD</sub> (std. ports)       | 171 |
| Figure 74. | Typical V <sub>OL</sub> vs. V <sub>DD</sub> (high-sink ports)  |     |
| Figure 75. | Typical V <sub>OH</sub> vs. V <sub>DD</sub>                    |     |
| Figure 76. | RESET pin protection                                           |     |
| Figure 77. | Two typical applications with ICCSEL/V <sub>PP</sub> pin       | 174 |
| Figure 78. | SPI slave timing diagram with CPHA = 0                         |     |
| Figure 79. | SPI slave timing diagram with CPHA = 1                         |     |
| Figure 80. | SPI master timing diagram                                      |     |
| Figure 81. | $R_{AIN}$ max. vs $f_{ADC}$ with $C_{AIN} = 0pF$               |     |
| Figure 82. | Recommended C <sub>AIN</sub> and R <sub>AIN</sub> values       |     |
| Figure 83. | Typical A/D converter application                              |     |
| Figure 84. | Power supply filtering                                         |     |
| Figure 85. | ADC accuracy characteristics                                   |     |
| Figure 86. | 32-pin LQFP outline                                            |     |
| Figure 87. | 44-pin LQFP outline                                            |     |
| Figure 88. | Flash commercial product code structure                        |     |
| Figure 89. | FASTROM commercial product code structure                      |     |
| Figure 90. | ROM commercial product code structure                          | 190 |
| 50         |                                                                |     |
| $\sqrt{0}$ |                                                                |     |
| J.         |                                                                |     |



# 1 Introduction

### 1.1 Description

The ST7232AK1-Auto, ST7232AK2-Auto, ST7232AJ1-Auto, and ST7232AJ2-Auto devices are members of the ST7 microcontroller family designed for the 5V operating range.

The 32 and 44-pin devices are designed for mid-range applications

All devices are based on a common industry-standard 8-bit core, featuring an enhanced instruction set and are available with Flash or ROM program memory.

Under software control, all devices can be placed in wait, slow, active halt or halt mode, reducing power consumption when the application is in idle or stand-by state.

The enhanced instruction set and addressing modes of the ST7 offer both power and flexibility to software developers, enabling the design of highly efficient and compact application code. In addition to standard 8-bit data management, all ST7 microcontrollers feature true bit manipulation, 8 x 8 unsigned multiplication and indirect addressing modes.



Figure 1. Device block diagram



#### 1.2 Differences between ST7232A-Auto and ST7232A datasheets

The differences between the ST7232A-Auto datasheet, version 1, released in January 2008 and the ST7232A datasheet, version 2, released in December 2005 are listed below. Differences are categorised as follows:

- Principal differences
- Minor content differences
- Editing and formatting differences

#### 1.2.1 **Principal differences**

- Changed root part number from ST7232A to ST7232AK1-Auto, ST7232AK2-Auto, 1. ST7232AJ1-Auto, and ST7232AJ2-Auto throughout document
- 2. Changed document title on page 1
- З. Removed 1 and 5 suffix version temperatures ranges throughout the document
- Features on page 1: Changed minimum value of data retention time (t<sub>BFT</sub>) to 20 years 4. and changed the condition to  $T_A = 55^{\circ}C$
- Table 2: Device pin description on page 21: Added footnote (5) 5.
- 6. Section 6.3: Phase locked loop (PLL) on page 36: Added caution regarding use of PLL with an external clock
- 7. Reset vector fetch on page 38: Added a 'caution' about the reset vector when it is not programmed
- Section 9.2.1: Input modes on page 62: Amended note3 of this section 8.
- Section 9.3: I/O port implementation on page 66: Deleted I/O port implementation 9. tables
- 10. Output compare on page 85: Amended text in note 3
- 11. Figure 41: Output compare timing diagram, fTIMER = fCPU/4 on page 88: Removed compare register i Latch from diagram
- 12. Section 10.6: 10-bit A/D converter (ADC) on page 139: Amended text concerning the EOC bit in Starting the conversion
- 13. Table 70: Current characteristics on page 155:
  - Added data for the LQFP44 package to IVDD and IVSS
  - Updated max I<sub>IO</sub> values for standard I/O and high sink I/O
- 14. Table 72: General operating conditions on page 156: Updated temperature ranges in the 'conditions' column
- )psole 15. Table 82: Characteristics of dual VOLTAGE HDFlash MEMORY on page 164:
  - Changed typical value of supply current ( $I_{DD}$ ) to < 10µA
  - Changed minimum value of data retention time (t<sub>BFT</sub>) to 20 years and changed the condition to  $T_A = 55^{\circ}C$
  - Changed the condition of write erase cycle ( $N_{RW}$ ) to  $T_A = 85^{\circ}C$
  - 16. Section 12.7.3: Absolute maximum ratings (electrical sensitivity) on page 167: Removed text concerning dynamic latch-up
  - 17. Electro-static discharge (ESD) on page 167: Replaced JESD22-A114A/A115A standard with AEC-Q100-002/003/011 standard



- 18. Table 85: ESD absolute maximum ratings on page 167:
  - Added test standards to conditions column
  - Changed max value of CDM from 250 V to: > 500 V to  $\leq$  750 V with corner pins > 750 V
    - Added 'class' information
- 19. Static latch-up on page 167: Added 'AEC-Q100/004' standard
- 20. Table 86: Latch up results on page 167:
  - Removed  $T_A = +25^{\circ}C$ , +85°C and +105°C from latch-up conditions
  - Added AEC-Q100/004 test standard
  - Removed dynamic latch-up results
  - Changed 'class' information
  - Removed footnote 1 pertaining to class descriptions and JEDEC standards
- 21. Table 87: I/O general port pin characteristics on page 168:
  - Added footnote <sup>(3)</sup> and <sup>(5)</sup>
  - Amended footnote (4)
- 22. Figure 76: RESET pin protection on page 173: Removed EMC protective circuitry (device works correctly without these components) rodu
- 23. Table 92: SPI characteristics on page 175:
  - Added footnote <sup>(1)</sup> and <sup>(2)</sup>
  - Updated max and unit information of  $t_v(MO)$ \_
  - Updated min values of t<sub>h</sub>(MO)
  - Updated min and max values for 'data output valid' and 'data output hold' times
- 24. Figure 80: SPI master timing diagram on page 177: Modified figure to reflect changes made in Table 92: SPI characteristics concerning tv(MO) and th(MO)
- 25. Table 93: 10-bit ADC characteristics on page 178:
  - Removed word 'positive' from explanation of IIkg parameter
  - \_ Updated footnote (2)
- 26. Figure 83: Typical A/D converter application on page 179: Changed  $I_L \pm 1\mu A$  to  $I_{lkq}$
- 27. Table 94: ADC accuracy with VDD = 5.0V on page 181:
  - Made the 'conditions' applicable for all parameters
  - Updated footnote (2)
- Table 97: Thermal characteristics on page 184: 28.
  - Amended footnotes (1) and (2) 2
    - Added a value for LQFP44
- 29. Table 99: Flash option bytes on page 185:
  - Changed bits 4 and 3 of option byte 0 to a default value of '1'
  - Changed the OSCRANGE bits [2:0] of option byte 1 from 111 to 011
  - Added footnote 1 concerning package selection
- 30. Updated Table 100: Option byte 0 description on page 186
- 31. Updated Table 101: Option byte 1 description on page 186
- 32. Added Table 102: Package selection (OPT7) on page 187
- 33. Section 15.1.2: External interrupt missed on page 194: Added section on 'external interrupt missed' bug



- 34. Section 15.1.6: TIMD set simultaneously with OC interrupt on page 197:
  - Added section concerning limitation of the 16-bit timer
  - Added 'TBCR1', 'TBCSR I' and 'TBCSR &' to the workaround subsection

### 1.2.2 Minor content differences

- 1. Removed all references to the SDIP32 and SDIP42 packages (which are unavailable in automotive) thoughout document
- 2. Replaced TQFP by LQFP throughout document
- 3. *Table 3: Hardware register map on page 25*: Replaced 'h' with 'b' in the reset status column for the SCICR1 register
- 4. System integrity control/status register (SICSR) on page 41: Replaced 'h' with 'b' in the reset value cell of the SICSR register
- 5. *Table 43: SPI register map and reset values on page 117*: Changed the name of bit 5 in the SPICSR register from OR to OVR
- 6. Break character on page 123: SPI replaced by SCI
- 7. *Control register 1 (SCICR1) on page 133*: Replaced 'h' with 'b' in the reset value cell of the SCICR1 register
- 8. Changed I<sub>L</sub> to I<sub>lkg</sub> in *Table 77: External clock source on page 161, Figure 65: Typical application with an external clock source on page 161* and *Table 90: ICCSEL/VPP pin characteristics on page 174*
- 9. Table 95: 32-pin LQFP mechanical data on page 182 and Table 96: 44-pin LQFP mechanical data on page 183: Altered 'inches' data to four decimal places
- 10. Section 13.3: Soldering information on page 184:
  - Updated environmental information regarding 'ECOPACK®' packages
  - Replaced ECOPACK<sup>TM</sup> with ECOPACK<sup>®</sup> throughout the document
  - Updated section on ECOPACK® soldering compatability
- 11. *Table 98: Soldering compatibility (wave and reflow soldering process) on page 184:* Removed footnote on Pb package maximum temperature
- 12. Updated Table 103: Flash user programmable device types on page 187
- 13. Added Figure 88: Flash commercial product code structure on page 188
- 14. Updated Section 14.3: ROM device ordering information and transfer of customer code on page 188
- 15. Added Table 104: FASTROM factory coded device types on page 189
- 16. Added Figure 89: FASTROM commercial product code structure on page 189
- 17. Added Table 105: ROM factory coded device types on page 190
- 18. Updated Figure 90: ROM commercial product code structure on page 190
- 19. Updated ST72P32A/ST7232A (3.8 to 5.5V) microcontroller option list on page 191
- 20. Updated Table 106: STMicroelectronics development tools on page 193
- 21. Section 14.4: Development tools on page 192:
  - Updated Introduction and Programming tools
  - Deleted *Emulators* and *In-circuit debugging kit*
  - Added Evaluation tools and starter kits and Development and debugging tools
- 22. Section 14.5: ST7 application notes on page 193: Removed list of ST7 application notes



### 1.2.3 Editing and formatting differences

- 1. Reformatted document
- 2. Converted register and bit decriptions to table format
- 3. Edited English throughout document
- 4. Correctly aligned footnotes of tables throughout document

obsolete Product(s). Obsolete Product(s)

# 2 Pin description

obsolete Product(s)





1. Legend: (HS) = 20mA high sink capability; eix = associated external interrupt vector

57





1. Legend: (HS) = 20mA high sink capability; eix = associated external interrupt vector

For external pin connection guidelines, refer to Section 12: Electrical characteristics on page 153.

In Table 2: Device pin description below, refer to Section 9: I/O ports on page 62 for more details on the software configuration of the I/O ports. The RESET configuration of each pin is shown in bold. This configuration is valid as long as the device is in reset state. For external pin connection guidelines refer to Section 12: Electrical characteristics on page 153.

|   | Pin<br>no. |        | Device pill de                   |      | -              | vel    |              |     | P                  | ort |                   |      | Main               |                                       |                        |
|---|------------|--------|----------------------------------|------|----------------|--------|--------------|-----|--------------------|-----|-------------------|------|--------------------|---------------------------------------|------------------------|
|   | P44        | P32    | Pin name                         | Type | ut             | out    | Input Output |     |                    |     |                   | tput | function<br>(after | Alternate                             | function               |
|   | LQFP44     | LQFP32 |                                  |      | Input          | Output | float        | ndm | int <sup>(2)</sup> | ana | 0D <sup>(3)</sup> | д    | reset)             |                                       |                        |
|   | 6          | 30     | PB4 (HS)                         | I/O  | $C_T$          | HS     | Х            | е   | i3                 |     | Х                 | Х    | Port B4            |                                       |                        |
|   | 7          | 31     | PD0/AIN0                         | I/O  | $C_T$          |        | Х            | Х   |                    | Х   | Х                 | Х    | Port D0            | ADC analog input 0                    |                        |
|   | 8          | 32     | PD1/AIN1                         | I/O  | $C_T$          |        | Х            | Х   |                    | Х   | Х                 | Х    | Port D1            | ADC analog inp                        | out 1                  |
|   | 9          | _(4)   | PD2/AIN2                         | I/O  | $C_T$          |        | Х            | Х   |                    | Х   | Х                 | Х    | Port D2            | ADC analog Inp                        | out 2                  |
| Ī | 10         | _(4)   | PD3/AIN3                         | I/O  | $C_T$          |        | Х            | Х   |                    | Х   | Х                 | Х    | Port D3            | ADC analog Inp                        | out 3                  |
| Ī | 11         | _(4)   | PD4/AIN4                         | I/O  | $C_T$          |        | Х            | Х   |                    | Х   | Х                 | Х    | Port D4            | ADC analog Inp                        | out 4                  |
| Ī | 12         | _(4)   | PD5/AIN5                         | I/O  | $C_T$          |        | Х            | Х   |                    | Х   | Х                 | Х    | Port D5            | ADC analog Inp                        | out 5                  |
| Ī | 13         | 1      | V <sub>AREF</sub> <sup>(5)</sup> | S    |                |        |              |     |                    |     |                   |      | Analog ref         | erence voltage f                      | or ADC                 |
| Ī | 14         | 2      | V <sub>SSA</sub> <sup>(5)</sup>  | S    |                |        |              |     |                    |     |                   |      | Analog gro         | ound voltage                          |                        |
| - | 15         | 3      | PF0/MCO/AIN8                     | I/O  | C <sub>T</sub> |        | х            | e   | i1                 | х   | х                 | х    | Port F0            | Main clock<br>out (f <sub>CPU</sub> ) | ADC analog<br>input 8  |
|   | 16         | 4      | PF1 (HS)/Beep                    | I/O  | $C_T$          | HS     | Х            | е   | i1                 |     | Х                 | Х    | Port F1            | Beep signal output                    |                        |
| Ī | 17         | _(4)   | PF2 (HS)                         | I/O  | $C_{T}$        | HS     | Х            |     | ei1                |     | Х                 | Х    | Port F2            |                                       |                        |
|   | 18         | 5      | PF4/OCMP1_A/<br>AIN10            | I/O  | C <sub>T</sub> |        | х            | Х   |                    | х   | x                 | x    | Port F4            | Timer A output compare 1              | ADC analog<br>input 10 |
| Ī | 19         | 6      | PF6 (HS)/ICAP1_A                 | I/O  | $C_{T}$        | HS     | Х            | Х   |                    | S   | x                 | х    | Port F6            | Timer A input c                       | apture 1               |
|   | 20         | 7      | PF7<br>(HS)/EXTCLK_A             | I/O  | C <sub>T</sub> | HS     | ×            | х   |                    | )   | x                 | х    | Port F7            | Timer A externa                       | I clock source         |
|   | 21         | -      | V <sub>DD_0</sub> <sup>(5)</sup> | S    |                |        | S            |     |                    |     |                   |      | Digital ma         | in supply voltage                     | •                      |
| Ī | 22         | -      | V <sub>SS_0</sub> <sup>(5)</sup> | S    |                | $\sim$ | N            |     |                    |     |                   |      | Digital gro        | und voltage                           |                        |
|   | 23         | 8      | PC0/OCMP2_B/<br>AIN12            | I/O  | CT             |        | Х            | х   |                    | х   | х                 | х    | Port C0            | Timer B output compare 2              | ADC analog<br>input 12 |
|   | 24         | 9      | PC1/OCMP1_B/<br>AIN13            | 1/0  | C <sub>T</sub> |        | Х            | Х   |                    | х   | х                 | х    | Port C1            | Timer B output compare 1              | ADC analog input 13    |
| · | 25         | 10     | PC2<br>(HS)/ICAP2_B              | I/O  | C <sub>T</sub> | HS     | х            | Х   |                    |     | х                 | х    | Port C2            | Timer B input capture 2               |                        |
|   | 26         | Ħ      | PC3<br>(HS)/ICAP1_B              | I/O  | C <sub>T</sub> | HS     | Х            | Х   |                    |     | х                 | х    | Port C3            |                                       |                        |
|   | 27         | 12     | PC4/MISO/<br>ICCDATA             | I/O  | C <sub>T</sub> |        | х            | х   |                    |     | х                 | х    | Port C4            | SPI master in/<br>slave out data      | ICC data<br>input      |
| ĺ | 28         | 13     | PC5/MOSI/AIN14                   | I/O  | C <sub>T</sub> |        | х            | Х   |                    | х   | х                 | х    | Port C5            | SPI master out<br>/slave in data      | ADC analog input 14    |
|   | 29         | 14     | PC6/SCK/ICCCLK                   | I/O  | C <sub>T</sub> |        | х            | х   |                    |     | х                 | х    | Port C6            | SPI serial<br>clock                   | ICC clock<br>output    |



|        | in<br>o. |                                  |      | Le               | vel    |       |     | P                  | ort              |                   |      | Main                                                                                                                                                                                           |                                     |                        |
|--------|----------|----------------------------------|------|------------------|--------|-------|-----|--------------------|------------------|-------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------------------|
| 44     | 32       | Pin name                         | Type | Ŧ                | ut     |       | Inp | out                |                  | Out               | tput | function<br>(after                                                                                                                                                                             | Alternate                           | function               |
| LQFP44 | LQFP32   |                                  |      | Input            | Output | float | ndm | int <sup>(2)</sup> | ana              | 0D <sup>(3)</sup> | Ч    | reset)                                                                                                                                                                                         |                                     |                        |
| 30     | 15       | PC7/ <del>SS</del> /AIN15        | I/O  | CT               |        | х     | х   |                    | х                | х                 | x    | Port C7                                                                                                                                                                                        | SPI slave<br>select (active<br>low) | ADC analog<br>input 15 |
| 31     | 16       | PA3 (HS)                         | I/O  | $C_T$            | HS     | Х     |     | ei0                |                  | Х                 | Х    | Port A3                                                                                                                                                                                        |                                     |                        |
| 32     | -        | V <sub>DD_1</sub> <sup>(5)</sup> | S    |                  |        |       |     |                    |                  |                   |      | Digital ma                                                                                                                                                                                     | in supply voltage                   | )                      |
| 33     | -        | V <sub>SS_1</sub> <sup>(5)</sup> | S    |                  |        |       |     |                    |                  |                   |      | Digital gro                                                                                                                                                                                    | und voltage                         |                        |
| 34     | 17       | PA4 (HS)                         | I/O  | $C_T$            | HS     | Х     | Х   |                    |                  | Х                 | Х    | Port A4                                                                                                                                                                                        |                                     |                        |
| 35     | _(4)     | PA5 (HS)                         | I/O  | $C_T$            | HS     | Х     | Х   |                    |                  | Х                 | Х    | Port A5                                                                                                                                                                                        |                                     |                        |
| 36     | 18       | PA6 (HS)                         | I/O  | $C_{T}$          | HS     | Х     |     |                    |                  | Т                 |      | Port A6                                                                                                                                                                                        |                                     |                        |
| 37     | 19       | PA7 (HS)                         | I/O  | $C_{T}$          | HS     | Х     |     |                    |                  | Т                 |      | Port A7                                                                                                                                                                                        |                                     |                        |
| 38     | 20       | V <sub>PP</sub> /ICCSEL          | I    |                  |        |       |     |                    |                  |                   | 10   | Must be tied low. In the Flash programming mode, this pin acts as the programming voltage input $V_{PP}$ See Section 12.9.2 for more details. High voltage must not be applied to ROM devices. |                                     |                        |
| 39     | 21       | RESET                            | I/O  | $C_T$            |        |       |     |                    |                  |                   | D    | Top priorit                                                                                                                                                                                    | y non maskable                      | interrupt.             |
| 40     | 22       | V <sub>SS_2</sub> <sup>(5)</sup> | S    |                  |        |       |     |                    | $\boldsymbol{S}$ | P                 |      | Digital gro                                                                                                                                                                                    | und voltage                         |                        |
| 41     | 23       | OSC2 <sup>(6)</sup>              | 0    |                  |        |       |     | 1                  | ン                |                   |      | Resonato                                                                                                                                                                                       | r oscillator inverte                | er output              |
| 42     | 24       | OSC1 <sup>(6)</sup>              | I    |                  |        | ് ഗ   |     |                    |                  |                   |      |                                                                                                                                                                                                | lock input or resonverter input     | onator                 |
| 43     | 25       | V <sub>DD_2</sub> <sup>(5)</sup> | S    |                  |        |       |     |                    |                  |                   |      | Digital ma                                                                                                                                                                                     | in supply voltage                   | )                      |
| 44     | 26       | PE0/TDO                          | I/O  | $\mathbf{C}_{T}$ |        | Х     | Х   |                    |                  | Х                 | Х    | Port E0                                                                                                                                                                                        | SCI transmit da                     | ta out                 |
| 1      | 27       | PE1/RDI                          | I/O  | CT               |        | Х     | Х   |                    |                  | Х                 | Х    | Port E1                                                                                                                                                                                        | SCI receive dat                     | a in                   |
| 2      | 28       | PB0                              | I/O  | CT               |        | х     | e   | i2                 |                  | х                 | x    | Port B0 <b>Caution:</b> Negative current injection not allowed on this pin <sup>(7)</sup>                                                                                                      |                                     |                        |
| 3      | _(4)     | PB1                              | I/O  | $C_T$            |        | Х     | е   | i2                 |                  | Х                 | Х    | Port B1                                                                                                                                                                                        |                                     |                        |
| 4      | _(4)     | PB2                              | I/O  | CT               |        | Х     | е   | i2                 |                  | Х                 | Х    | Port B2                                                                                                                                                                                        |                                     |                        |
| 5      | 29       | PB3                              | I/O  | CT               |        | Х     |     | ei2                |                  | Х                 | Х    | Port B3                                                                                                                                                                                        |                                     |                        |

#### Device pin description<sup>(1)</sup> (continued) Table 2.

1. Legend/abbreviations for *Table 2*: Type: I = input, O = output, S = supply Input level:  $C_T = CMOS \ 0.3V_{DD}/0.7V_{DD}$  with input trigger Output level: HS = 20mA high sink (on N-buffer only) Port and control configuration inputs: float = floating, wpu = weak pull-up, int = interrupt, ana = analog ports Port and control configuration outputs: OD = open drain, PP = push-pull

2. 'eiX' defines the associated external interrupt vector. If the weak pull-up column (wpu) is merged with the interrupt column (int), then the I/O configuration is pull-up interrupt input; otherwise the configuration is floating interrupt input



### ST7232Axx-Auto

- 'T' defines a true open drain I/O (P-buffer and protection diode to V<sub>DD</sub> are not implemented). See Section 9: I/O ports on page 62 and Section 12.8: I/O port pin characteristics for more details
- 4. Each I/O port has 8 pads. Pads that are not bonded to external pins are in input pull-up configuration after reset. The configuration of these pads must be kept at reset state to avoid added current consumption.
- 5. It is mandatory to connect all available  $V_{DD}$  and  $V_{AREF}$  pins to the supply voltage and all  $V_{SS}$  and  $V_{SSA}$  pins to ground

obsolete Product(s)- Obsolete Product(s)

- 6. OSC1 and OSC2 pins connect a crystal/ceramic resonator, or an external source to the on-chip oscillator; see Section 1: Introduction and Section 12.5: Clock and timing characteristics for more details
- 7. For details refer to Section 12.8.1: General characteristics on page 168

57

# 3 Register and memory map

As shown in <Blue HT>Figure 4, the MCU is capable of addressing 64K bytes of memories and I/O registers.

The available memory locations consist of 128 bytes of register locations, up to 384 bytes of RAM and up to 8 Kbytes of user program memory. The RAM space includes up to 256 bytes for the stack from 0100h to 01FFh.

The highest address bytes contain the user reset and interrupt vectors.

**Caution:** Memory locations marked as 'reserved' must never be accessed. Accessing a reserved area can have unpredictable effects on the device.





|                   | Block                 | Register label  | Register name                                                                      | Reset status <sup>(1)</sup> | Remar              |
|-------------------|-----------------------|-----------------|------------------------------------------------------------------------------------|-----------------------------|--------------------|
| 0000h             | Port A <sup>(3)</sup> | PADR            | Port A data register                                                               | 00h <sup>(4)</sup>          | R/W                |
| 0001h             |                       | PADDR           | Port A data direction register                                                     | 00h                         | R/W                |
| 0002h             |                       | PAOR            | Port A option register                                                             | 00h                         | R/W                |
| 0003h             | Port B <sup>(3)</sup> | PBDR            | Port B data register                                                               | 00h <sup>(4)</sup>          | R/W                |
| 0004h             |                       | PBDDR           | Port B data direction register                                                     | 00h                         | R/W                |
| 0005h             |                       | PBOR            | Port B option register                                                             | 00h                         | R/W                |
| 0006h             | Port C                | PCDR            | Port C data register                                                               | 00h <sup>(4)</sup>          | R/W                |
| 0007h             |                       | PCDDR           | Port C data direction register                                                     | 00h                         | R/W                |
| 0008h             |                       | PCOR            | Port C option register                                                             | 00h                         | R/W                |
| 0009h             | Port D <sup>(3)</sup> | PDADR           | Port D data register                                                               | 00h <sup>(4)</sup>          | R/W                |
| 000Ah             |                       | PDDDR           | Port D data direction register                                                     | 00h                         | R/W                |
| 000Bh             |                       | PDOR            | Port D option register                                                             | 00h                         | R/W                |
| 000Ch             | Port E <sup>(3)</sup> | PEDR            | Port E data register                                                               | 00h <sup>(4)</sup>          | R/W                |
| 000Dh             |                       | PEDDR           | Port E data direction register                                                     | 00h                         | R/W <sup>(3)</sup> |
| 000Eh             |                       | PEOR            | Port E option register                                                             | 00h                         | R/W <sup>(3)</sup> |
| 000Fh             | Port F <sup>(3)</sup> | PFDR            | Port F data register                                                               | 00h <sup>(4)</sup>          | R/W                |
| 0010h             |                       | PFDDR           | Port F data direction register                                                     | 00h                         | R/W                |
| 0011h             |                       | PFOR            | Port F option register                                                             | 00h                         | R/W                |
| 0012h to<br>0020h |                       |                 | Reserved area (15 bytes)                                                           | rodu                        |                    |
| 0021h             | SPI                   | SPIDR           | SPI data I/O register                                                              | xxh                         | R/W                |
| 0022h             |                       | SPICR           | SPI control register                                                               | 0xh                         | R/W                |
| 0023h             |                       | SPICSR          | SPI control/status register                                                        | 00h                         | R/W                |
| 0024h             | ITC                   | ISPR0           | Interrupt software priority register 0                                             | FFh                         | R/W                |
| 0025h             |                       | ISPR1           | Interrupt software priority register 1                                             | FFh                         | R/W                |
| 0026h             |                       | ISPR2           | Interrupt software priority register 2                                             | FFh                         | R/W                |
| 0027h             |                       | ISPR3           | Interrupt software priority register 3                                             | FFh                         | R/W                |
| 0028h             |                       | EICR            | External interrupt control register                                                | 00h                         | R/W                |
| 0029h             | Flash                 | FCSR            | Flash control/status register                                                      | 00h                         | R/W                |
| 002Ah             | Watchdog              | WDGCR           | Watchdog control register                                                          | 7Fh                         | R/W                |
| 002Bh             |                       |                 | Reserved area (1 byte)                                                             | 1                           |                    |
|                   | MCC                   | MCCSR<br>MCCBCR | Main clock control/status register<br>Main clock controller: beep control register | 00h<br>00h                  | R/W<br>R/W         |
| 002Ch<br>002Dh    |                       |                 |                                                                                    |                             |                    |

### Table 3.Hardware register map



| Address                 | Block   | Register label | Register name                                 | Reset status <sup>(1)</sup> | Remarks <sup>(2)</sup> |
|-------------------------|---------|----------------|-----------------------------------------------|-----------------------------|------------------------|
| 0031h                   |         | TACR2          | Timer A control register 2                    | 00h                         | R/W                    |
| 0032h                   |         | TACR1          | Timer A control register 1                    | 00h                         | R/W                    |
| 0033h                   |         | TACSR          | Timer A control/status register               | xxxx x0xxb                  | R/W                    |
| 0034h                   |         | TAIC1HR        | Timer A input capture 1 high register         | xxh                         | Read only              |
| 0035h                   |         | TAIC1LR        | Timer A input capture 1 low register          | xxh                         | Read only              |
| 0036h                   |         | TAOC1HR        | Timer A output compare 1 high register        | 80h                         | R/W                    |
| 0037h                   |         | TAOC1LR        | Timer A output compare 1 low register         | 00h                         | R/W                    |
| 0038h                   | Timer A | TACHR          | Timer A counter high register                 | FFh                         | Read only              |
| 0039h                   |         | TACLR          | Timer A counter low register                  | FCh                         | Read only              |
| 003Ah                   |         | TAACHR         | Timer A alternate counter high register       | FFh                         | Read only              |
| 003Bh                   |         | TAACLR         | Timer A alternate counter low register        | FCh                         | Read only              |
| 003Ch                   |         | TAIC2HR        | Timer A input capture 2 high register         | xxh                         | Read only              |
| 003Dh                   |         | TAIC2LR        | Timer A input capture 2 low register          | xxh                         | Read only              |
| 003Eh                   |         | TAOC2HR        | Timer A output compare 2 high register        | 80h                         | R/W                    |
| 003Fh                   |         | TAOC2LR        | Timer A output compare 2 low register         | 00h                         | R/W                    |
| 0040h                   |         | ·              | Reserved area (1 byte)                        |                             |                        |
| 0041h                   |         | TBCR2          | Timer B control register 2                    | 00h                         | R/W                    |
| 0042h                   |         | TBCR1          | Timer B control register 1                    | 00h                         | R/W                    |
| 0043h                   |         | TBCSR          | Timer B control/status register               | xxxx x0xxb                  | R/W                    |
| 0044h                   |         | TBIC1HR        | Timer B input capture 1 high register         | xxh                         | Read only              |
| 0045h                   |         | TBIC1LR        | Timer B input capture 1 low register          | xxh                         | Read only              |
| 0046h                   |         | TBOC1HR        | Timer B output compare 1 high register        | 80h                         | R/W                    |
| 0047h                   |         | TBOC1LR        | Timer B output compare 1 low register         | 00h                         | R/W                    |
| 0048h                   | Timer B | TBCHR          | Timer B counter high register                 | FFh                         | Read only              |
| 0049h                   |         | TBCLR          | Timer B counter low register                  | FCh                         | Read only              |
| 004Ah                   |         | TBACHR         | Timer B alternate counter high register       | FFh                         | Read only              |
| 004Bh                   |         | TBACLR         | Timer B alternate counter low register        | FCh                         | Read only              |
| 004Ch                   |         | TBIC2HR        | Timer B input capture 2 high register         | xxh                         | Read only              |
| 004Dh                   |         | TBIC2LR        | Timer B input capture 2 low register          | xxh                         | Read only              |
| 004Eh                   |         | TBOC2HR        | Timer B output compare 2 high register        | 80h                         | R/W                    |
| 004Fh                   |         | TBOC2LR        | Timer B output compare 2 low register         | 00h                         | R/W                    |
| 0050h                   |         | SCISR          | SCI status register                           | C0h                         | Read only              |
| 0051h                   |         | SCIDR          | SCI data register                             | xxh                         | R/W                    |
| 0052h                   |         | SCIBRR         | SCI baud rate register                        | 00h                         | R/W                    |
| 0053h                   |         | SCICR1         | SCI control register 1                        | x000 0000b                  | R/W                    |
| 0054h                   | SCI     | SCICR2         | SCI control register 2                        | 00h                         | R/W                    |
| 0055h                   |         | SCIERPR        | SCI extended receive prescaler register       | 00h                         | R/W                    |
| 0056h                   |         |                | Reserved area                                 | 0011                        |                        |
| 0057h                   | 0       | SCIETPR        | SCI extended transmit prescaler register      | 00h                         | R/W                    |
| 0058h to<br>006Fh       | ete     | 1              | Reserved area (24 bytes)                      | L                           | L                      |
| 000rh<br>0070h          |         | ADCCSR         | Control/status register                       | 00h                         | R/W                    |
| 0070h                   | ADC     | ADCOSH         | Control/status register<br>Data high register |                             |                        |
| 0071h<br>0072h          | ADC     | ADCDRH         | Data high register                            | 00h<br>00h                  | Read only<br>Read only |
| 0072h<br>0073h<br>007Fh |         |                | Reserved area (13 bytes)                      | 0011                        |                        |

Table 3. Hardware register map (continued)

1. x = undefined

2. R/W = read/write

3. The bits associated with unavailable pins must always keep their reset value

4. The contents of the I/O port DR registers are readable only in output configuration. In input configuration, the values of the I/O pins are returned instead of the DR register contents



### 4 Flash program memory

### 4.1 Introduction

The ST7 dual voltage high density Flash (HDFlash) is a non-volatile memory that can be electrically erased as a single block or by individual sectors and programmed on a byte-by-byte basis using an external  $V_{PP}$  supply.

The HDFlash devices can be programmed and erased off-board (plugged in a programming tool) or on-board using ICP (in-circuit programming) or IAP (in-application programming).

The array matrix organisation allows each sector to be erased and reprogrammed without affecting other sectors.

### 4.2 Main features

- Three Flash programming modes:
  - Insertion in a programming tool. In this mode, all sectors including option bytes can be programmed or erased
  - ICP (in-circuit programming). In this mode, all sectors including option bytes can be programmed or erased without removing the device from the application board
  - IAP (in-application programming) In this mode, all sectors except sector 0, can be programmed or erased without removing the device from the application board and while the application is running
- ICT (in-circuit testing) for downloading and executing user application test patterns in RAM
- Read-out protection
- Register access security system (RASS) to prevent accidental programming or erasing

### 4.3 Structure

The Flash memory is organised in sectors and can be used for both code and data storage.

Depending on the overall Flash memory size in the microcontroller device, there are up to three user sectors (see *Table 4*). Each of these sectors can be erased independently to avoid unnecessary erasing of the whole Flash memory when only a partial erasing is required.

The first two sectors have a fixed size of 4 Kbytes (see *Figure 5*). They are mapped in the upper part of the ST7 addressing space so the reset and interrupt vectors are located in sector 0 (F000h-FFFFh).

### Table 4. Sectors available in Flash devices

| Flash size (bytes) | Available sectors |
|--------------------|-------------------|
| 4K                 | Sector 0          |
| 8K                 | Sectors 0,1       |



#### 4.3.1 **Read-out protection**

Read-out protection, when selected, provides a protection against program memory content extraction and against write access to Flash memory. Even if no protection can be considered as totally unbreakable, the feature provides a very high level of protection for a general purpose microcontroller.

In Flash devices, this protection is removed by reprogramming the option. In this case, the entire program memory is first automatically erased and the device can be reprogrammed.

Read-out protection selection depends on the device type:

- In Flash devices it is enabled and removed through the FMP R bit in the option byte
- In ROM devices it is enabled by mask option specified in the option list





#### 4.4 **ICC** interface

ICC needs a minimum of 4 and up to 6 pins to be connected to the programming tool (see Figure 6). These pins are:

- RESET: device reset
- V<sub>SS</sub>: device power supply ground
- ICCCLK: ICC output serial clock pin
- ICCDATA: ICC input/output serial data pin
- ICCSEL/V<sub>PP</sub>: programming voltage
- )05016 OSC1(or OSCIN): main clock input for external source (optional)
  - V<sub>DD</sub>: application board power supply (optional, see *Figure 6*, footnote 3)



Figure 6. Typical ICC interface

- If the ICCCLK or ICCDATA pins are only used as outputs in the application, no signal isolation is necessary. As soon as the programming tool is plugged to the board, even if an ICC session is not in progress, the ICCCLK and ICCDATA pins are not available for the application. If they are used as inputs by the application, isolation such as a serial resistor has to implemented in case another device forces the signal. Refer to the programming tool documentation for recommended resistor values.
- 2. During the ICC session, the programming tool must control the RESET pin. This can lead to conflicts between the programming tool and the application reset circuit if it drives more than 5mA at high level (push pull output or pull-up resistor < 1K). A schottky diode can be used to isolate the application reset circuit in this case. When using a classical RC network with R > 1K or a reset management IC with open drain output and pull-up resistor > 1K, no additional components are needed. In all cases the user must ensure that no external reset is generated by the application during the ICC session.
- 3. The use of Pin 7 of the ICC connector depends on the programming tool architecture. This pin must be connected when using most ST programming tools (it is used to monitor the application power supply). Please refer to the programming tool manual.
- **Caution:** External clock ICC entry mode is mandatory. Pin 9 must be connected to the OSC1 or OSCIN pin of the ST7 and OSC2 must be grounded.

### 4.5 In-circuit programming (ICP)

To perform ICP the microcontroller must be switched to ICC (in-circuit communication) mode by an external controller or programming tool.

Depending on the ICP code downloaded in RAM, Flash memory programming can be fully customized (number of bytes to program, program locations, or selection serial communication interface for downloading).

When using an STMicroelectronics or third-party programming tool that supports ICP and the specific microcontroller device, the user needs only to implement the ICP hardware interface on the application board (see *Figure 6*). For more details on the pin locations, refer to the device pinout description.



### 4.6 In-application programming (IAP)

This mode uses a Bootloader program previously stored in sector 0 by the user (in ICP mode or by plugging the device in a programming tool).

This mode is fully controlled by user software. This allows it to be adapted to the user application, (user-defined strategy for entering programming mode, choice of communications protocol used to fetch the data to be stored, ...). For example, it is possible to download code from the SPI, SCI, USB or CAN interface and program it in the Flash. IAP mode can be used to program any of the Flash sectors except sector 0, which is write/erase protected to allow recovery in case errors occur during the programming operation.

### 4.7 Related documentation

For details on Flash programming and ICC protocol, refer to the ST7 Flash programming reference manual and to the ST7 ICC protocol reference manual.

### Flash control/status register (FCSR)



This register is reserved for use by programming tool software. It controls the Flash programming and erasing operations.

| Table 5. | Flash control/status | register address and | l reset value |
|----------|----------------------|----------------------|---------------|
|----------|----------------------|----------------------|---------------|

|      | Address (Hex.) | Register label      | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|------|----------------|---------------------|---|---|---|---|---|---|---|---|
|      | 0029h          | FCSR<br>Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
|      | duce           |                     |   |   |   |   |   |   |   |   |
|      | Pro            |                     |   |   |   |   |   |   |   |   |
| sole |                |                     |   |   |   |   |   |   |   |   |
| 0050 |                |                     |   |   |   |   |   |   |   |   |

oductls

# 5 Central processing unit

### 5.1 Introduction

This CPU has a full 8-bit architecture and contains six internal registers allowing efficient 8-bit data manipulation.

### 5.2 Main features

- Enable executing 63 basic instructions
- Fast 8-bit by 8-bit multiply
- 17 main addressing modes (with indirect addressing mode)
- Two 8-bit index registers
- 16-bit stack pointer
- Low power halt and wait modes
- Priority maskable hardware interrupts
- Non-maskable software/hardware interrupts

### 5.3 CPU registers

The 6 CPU registers shown in *Figure 7* are not present in the memory mapping and are accessed by specific instructions.

### Figure 7. CPU registers



1. X = undefined value



### Accumulator (A)

The accumulator is an 8-bit general purpose register used to hold operands and the results of the arithmetic and logic calculations and to manipulate data.

### Index registers (X and Y)

These 8-bit registers are used to create effective addresses or as temporary storage areas for data manipulation. (The cross-assembler generates a precede instruction (PRE) to indicate that the following instruction refers to the Y register.)

The Y register is not affected by the interrupt automatic procedures.

### **Program counter (PC)**

The program counter is a 16-bit register containing the address of the next instruction to be executed by the CPU. It is made of two 8-bit registers PCL (program counter low which is the LSB) and PCH (program counter high which is the MSB).

### Condition code register (CC)



The 8-bit condition code register contains the interrupt masks and four flags representative of the result of the instruction just executed. This register can also be handled by the PUSH and POP instructions.

These bits can be individually tested and/or controlled by specific instructions.



| Bit | Bit name | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5,3 | 11, 10   | Interrupt management bits - interrupt<br>The combination of the I1 and I0 bits gives the current interrupt<br>software priority:<br>10: Interrupt software priority = level 0 (main)<br>01: Interrupt software priority = level 1<br>00: Interrupt software priority = level 2<br>11: Interrupt software priority = level 3 (= interrupt disable)<br>These two bits are set/cleared by hardware when entering in<br>interrupt. The loaded value is given by the corresponding bits in the<br>interrupt software priority registers (IxSPR). They can be also<br>set/cleared by software with the RIM, SIM, IRET, HALT, WFI and<br>PUSH/POP instructions. See <i>Section 7: Interrupts</i> for more details. |
| 4   | Н        | <ul> <li>Arithmetic management bit - Half carry</li> <li>This bit is set by hardware when a carry occurs between bits 3 and 4 of the ALU during an ADD or ADC instructions. It is reset by hardware during the same instructions.</li> <li>0: No half carry has occurred</li> <li>1: A half carry has occurred</li> <li>This bit is tested using the JRH or JRNH instruction. The H bit is useful in BCD arithmetic subroutines.</li> </ul>                                                                                                                                                                                                                                                                 |
| 2   | Ν        | <ul> <li>Arithmetic management bit - Negative</li> <li>This bit is set and cleared by hardware. It is representative of the result sign of the last arithmetic, logical or data manipulation. It's a copy of the result 7<sup>th</sup> bit.</li> <li>0: The result of the last operation is positive or null</li> <li>1: The result of the last operation is negative (i.e. the most significan bit is a logic 1)</li> <li>This bit is accessed by the JRMI and JRPL instructions.</li> </ul>                                                                                                                                                                                                               |
| 1   | z        | <ul> <li>Arithmetic management bit - Zero</li> <li>This bit is set and cleared by hardware. This bit indicates that the result of the last arithmetic, logical or data manipulation is zero.</li> <li>0: The result of the last operation is different from zero</li> <li>1: The result of the last operation is zero</li> <li>This bit is accessed by the JREQ and JRNE test instructions.</li> </ul>                                                                                                                                                                                                                                                                                                      |
|     | с        | <ul> <li>Arithmetic management bit - Carry/borrow</li> <li>This bit is set and cleared by hardware and software. It indicates an overflow or an underflow has occurred during the last arithmetic operation.</li> <li>0: No overflow or underflow has occurred</li> <li>1: An overflow or underflow has occurred</li> <li>This bit is driven by the SCF and RCF instructions and tested by the JRC and JRNC instructions. It is also affected by the 'bit test and branch', shift and rotate instructions.</li> </ul>                                                                                                                                                                                       |

| Table 6. CC register descript | tion |
|-------------------------------|------|
|-------------------------------|------|



### Stack pointer register (SP)

| SP      |     |    |    |    |    | Reset v | alue: 01 FFh |  |  |  |  |
|---------|-----|----|----|----|----|---------|--------------|--|--|--|--|
| 15      | 14  | 13 | 12 | 11 | 10 | 9       | 8            |  |  |  |  |
|         | 0   |    |    |    |    |         |              |  |  |  |  |
|         | R/W |    |    |    |    |         |              |  |  |  |  |
| 7       | 6   | 5  | 4  | 3  | 2  | 1       | 0            |  |  |  |  |
| SP[7:0] |     |    |    |    |    |         |              |  |  |  |  |
|         |     |    | R/ | W  |    |         |              |  |  |  |  |

The stack pointer is a 16-bit register which is always pointing to the next free location in the stack. It is then decremented after data has been pushed onto the stack and incremented before data is popped from the stack (see *Figure 8*).

Since the stack is 256 bytes deep, the 8 most significant bits are forced by hardware. Following an MCU reset, or after a reset stack pointer instruction (RSP), the stack pointer contains its reset value (the SP7 to SP0 bits are set) which is the stack higher address.

The least significant byte of the stack pointer (called S) can be directly accessed by a LD instruction.

### Note:

When the lower limit is exceeded, the stack pointer wraps around to the stack upper limit, without indicating the stack overflow. The previously stored information is then overwritten and therefore lost. The stack also wraps in case of an underflow.

The stack is used to save the return address during a subroutine call and the CPU context during an interrupt. The user may also directly manipulate the stack by means of the PUSH and POP instructions. In the case of an interrupt, the PCL is stored at the first location pointed to by the SP. Then the other registers are stored in the next locations as shown in *Figure 8*.

- When an interrupt is received, the SP is decremented and the context is pushed on the stack
- On return from interrupt, the SP is incremented and the context is popped from the stack

A subroutine call occupies two locations and an interrupt five locations in the stack area.





Figure 8. Stack manipulation example

# 6 Supply, reset and clock management

### 6.1 Introduction

The device includes a range of utility features for securing the application in critical situations (for example in case of a power brown-out), and reducing the number of external components. An overview is shown in *Figure 10*.

### 6.2 Main features

- Optional PLL for multiplying the frequency by 2
- Reset sequence manager (RSM)
- Multi-oscillator clock management (MO)
  - 5 crystal/ceramic resonator oscillators

### 6.3 Phase locked loop (PLL)

If the clock frequency input to the PLL is in the range 2 to 4 MHz, the PLL can be used to multiply the frequency by two to obtain an  $f_{OSC2}$  of 4 to 8 MHz. The PLL is enabled by option byte. If the PLL is disabled, then  $f_{OSC2} = f_{OSC}/2$ .

- Caution: The PLL is not recommended for applications where timing accuracy is required.
- **Caution:** When the PLL is used with an external clock signal, the clock signal must be available on the OSCIN pin before the reset signal is released.

### Figure 9. PLL block diagram





Figure 10. Clock, reset and supply block diagram

## 6.4 Multi-oscillator (MO)

The main clock of the ST7 can be generated by two different source types coming from the multi-oscillator block:

- An external source
- 4 crystal or ceramic resonator oscillators

Each oscillator is optimized for a given frequency range in terms of consumption and is selectable through the option byte. The associated hardware configurations are shown in *Table 7*. Refer to *Section 12: Electrical characteristics* for more details.

**Caution:** The OSC1 and/or OSC2 pins must not be left unconnected. For the purposes of failure mode and effect analysis, it should be noted that if the OSC1 and/or OSC2 pins are left unconnected, the ST7 main oscillator may start and, in this configuration, could generate an f<sub>OSC</sub> clock frequency in excess of the allowed maximum (> 16MHz), putting the ST7 in an unsafe/undefined state. The product behaviour must therefore be considered undefined when the OSC pins are left unconnected.

## 6.4.1 External clock source

In this external clock mode, a clock signal (square, sinus or triangle) with  $\sim$ 50% duty cycle has to drive the OSC1 pin while the OSC2 pin is tied to ground.

## 6.4.2 Crystal/ceramic oscillators

This family of oscillators has the advantage of producing a very accurate rate on the main clock of the ST7. The selection within a list of 4 oscillators with different frequency ranges has to be done by option byte in order to reduce consumption (refer to *Section 14.2: Flash devices on page 185* for more details on the frequency ranges). In this mode of the multi-oscillator, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and start-up stabilization time. The loading capacitance values must be adjusted according to the selected oscillator.

These oscillators are not stopped during the reset phase to avoid losing time in the oscillator start-up phase.



#### Table 7. ST7 clock source



## 6.5 Reset sequence manager (RSM)

### 6.5.1 Introduction

The reset sequence manager includes two reset sources as shown in *Figure 12*:

- External RESET source pulse
- Internal watchdog reset

These sources act on the RESET pin and it is always kept low during the delay phase.

<u>(</u>P.

The reset service routine vector is fixed at addresses FFFEh-FFFFh in the ST7 memory map.

The basic reset sequence consists of 3 phases as shown in *Figure 11*:

- Active phase depending on the reset source
- 256 or 4096 CPU clock cycle delay (selected by option byte)
- Reset vector fetch

When the ST7 is unprogrammed or fully erased, the Flash is blank and the reset vector is not programmed. For this reason, it is recommended to keep the RESET pin in low state until programming mode is entered, in order to avoid unwanted behavior.

The 256 or 4096 CPU clock cycle delay allows the oscillator to stabilise and ensures that recovery has taken place from the reset state. The shorter or longer clock cycle delay should be selected by option byte to correspond to the stabilization time of the external oscillator used in the application.

The reset vector fetch phase duration is 2 clock cycles.







### Figure 11. Reset sequence phases



## 6.5.2 Asynchronous external RESET pin

The RESET pin is both an input and an open-drain output with integrated R<sub>ON</sub> weak pull-up resistor. This pull-up has no fixed value but varies in accordance with the input voltage. It can be pulled low by external circuitry to reset the device. See *Section 12: Electrical characteristics* for more details.

A reset signal originating from an external source must have a duration of at least  $t_{h(RSTL)in}$  in order to be recognized (see *Figure 13*). This detection is asynchronous and therefore the MCU can enter reset state even in halt mode.



The RESET pin is an asynchronous signal which plays a major role in EMS performance. In a noisy environment, it is recommended to follow the guidelines mentioned in the electrical characteristics section.

### External power on reset

To start up the microcontroller correctly, the user must ensure by means of an external reset circuit that the reset signal is held low until  $V_{DD}$  is over the minimum level specified for the selected  $f_{OSC}$  frequency.

A proper reset signal for a slow rising  $V_{DD}$  supply can generally be provided by an external RC network connected to the RESET pin.



6.5.3

57

## 6.5.4 Internal watchdog reset

The reset sequence generated by a internal watchdog counter overflow is shown in *Figure 13*.

Starting from the watchdog counter underflow, the device  $\overline{\text{RESET}}$  pin acts as an output that is pulled low during at least  $t_{w(RSTL)out}$ .





# 6.6 System integrity management

## System integrity control/status register (SICSR)

| SICSR |          |   |   |   | Rese | et value: 000 | 00 000x (00b) |
|-------|----------|---|---|---|------|---------------|---------------|
| 7     | 6        | 5 | 4 | 3 | 2    | 1             | 0             |
|       | Reserved |   |   |   |      | WDGRF         |               |
|       |          |   | - |   |      |               | R/W           |

| Table 8. | SICSR | register | description |
|----------|-------|----------|-------------|
|----------|-------|----------|-------------|

|        | Bit   | Bit name | Function                                                                                                                                                                                     |
|--------|-------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | 7:1   | -        | Reserved, must be kept cleared                                                                                                                                                               |
|        | 0     | WDGRF    | Watchdog reset flag<br>This bit indicates that the last reset was generated by the watchdog<br>peripheral. It is set by hardware (watchdog reset) and cleared by<br>software (writing zero). |
| obsole | stepr | oduct    | software (writing zero).                                                                                                                                                                     |



# 7 Interrupts

## 7.1 Introduction

The ST7 enhanced interrupt management provides the following features:

- Hardware interrupts
- Software interrupt (TRAP)
- Nested or concurrent interrupt management with flexible interrupt priority and level management:
  - Up to 4 software programmable nesting levels
  - Up to 16 interrupt vectors fixed by hardware
  - 2 non maskable events: reset, TRAP

This interrupt management is based on:

- Bit 5 and bit 3 of the CPU CC register (I1:0)
- Interrupt software priority registers (ISPRx)
- Fixed interrupt vector addresses located at the high addresses of the memory map (FFE0h to FFFFh) sorted by hardware priority order

This enhanced interrupt controller guarantees full upward compatibility with the standard (not nested) ST7 interrupt controller.

## 7.2 Masking and processing flow

The interrupt masking is managed by the I1 and I0 bits of the CC register and the ISPRx registers which give the interrupt software priority level of each interrupt vector (see *Table 9*). The processing flow is shown in *Figure 14*.

When an interrupt request has to be serviced:

- Normal processing is suspended at the end of the current instruction execution
- The PC, X, A and CC registers are saved onto the stack
- I1 and I0 bits of CC register are set according to the corresponding values in the ISPRx registers of the serviced interrupt vector
- The PC is then loaded with the interrupt vector of the interrupt to service and the first instruction of the interrupt service routine is fetched (refer to *Table 15: Interrupt mapping* for vector addresses)

The interrupt service routine should end with the IRET instruction which causes the contents of the saved registers to be recovered from the stack.

As a consequence of the IRET instruction, the I1 and I0 bits are restored from the stack and the program in the previous level is resumed.





| Interrupt software priority   | Level    | 11 | 10 |
|-------------------------------|----------|----|----|
| Level 0 (main)                | Low      | 1  | 0  |
| Level 1                       | Low      | 0  | 1  |
| Level 2                       | <br>High | 0  | 0  |
| Level 3 (= interrupt disable) | riigii   | 1  | 1  |

#### Table 9. Interrupt software priority levels

### Figure 14. Interrupt processing flowchart





## 7.2.1 Servicing pending interrupts

As several interrupts can be pending at the same time, the interrupt to be taken into account is determined by the following two-step process:

- the highest software priority interrupt is serviced
- if several interrupts have the same software priority then the interrupt with the highest hardware priority is serviced first

Figure 15 describes this decision process.



### Figure 15. Priority decision process

When an interrupt request is not serviced immediately, it is latched and then processed when its software priority combined with the hardware priority becomes the highest one.

- Note: 1 The hardware priority is exclusive while the software one is not. This allows the previous process to succeed with only one interrupt.
  - 2 Reset and TRAP can be considered as having the highest software priority in the decision process.

## 7.2.2 Different interrupt vector sources

Two interrupt source types are managed by the ST7 interrupt controller: the non-maskable type (reset, TRAP) and the maskable type (external or from internal peripherals).



### 7.2.3 Non-maskable sources

These sources are processed regardless of the state of the I1 and I0 bits of the CC register (see *Figure 14*). After stacking the PC, X, A and CC registers (except for reset), the corresponding vector is loaded in the PC register and the I1 and I0 bits of the CC are set to disable interrupts (level 3). These sources allow the processor to exit halt mode.

• TRAP (non maskable software interrupt)

This software interrupt is serviced when the TRAP instruction is executed. It is serviced according to the flowchart in *Figure 14*.

### Reset

The reset source has the highest priority in the ST7. This means that the first current routine has the highest software priority (level 3) and the highest hardware priority. See *Section 6.5: Reset sequence manager (RSM)*.

### 7.2.4 Maskable sources

Maskable interrupt vector sources can be serviced if the corresponding interrupt is enabled and if its own interrupt software priority (in ISPRx registers) is higher than the one currently being serviced (I1 and I0 in CC register). If any of these two conditions is false, the interrupt is latched and thus remains pending.

• External interrupts

External interrupts allow the processor to exit from halt low power mode. External interrupt sensitivity is software selectable through the external interrupt control register (EICR).

External interrupt triggered on edge is latched and the interrupt request automatically cleared upon entering the interrupt service routine.

If several input pins of a group connected to the same interrupt line are selected simultaneously, these are logically ORed.

Peripheral interrupts

Usually the peripheral interrupts cause the MCU to exit from halt mode except those mentioned in *Table 15: Interrupt mapping*. A peripheral interrupt occurs when a specific flag is set in the peripheral status registers and if the corresponding enable bit is set in the peripheral control register.

The general sequence for clearing an interrupt is based on an access to the status register followed by a read or write to an associated register.

Note:

The clearing sequence resets the internal latch. A pending interrupt (i.e. waiting to be serviced) is therefore lost if the clear sequence is executed.



## 7.3 Interrupts and low power modes

All interrupts allow the processor to exit the wait low power mode. On the contrary, only external and other specified interrupts allow the processor to exit from the halt modes (see column 'exit from halt' in *Table 15: Interrupt mapping*). When several pending interrupts are present while exiting halt mode, the first one serviced can only be an interrupt with exit from halt mode capability and it is selected through the same decision process shown in *Figure 15*.

Note: If an interrupt, that is not able to exit from halt mode, is pending with the highest priority when exiting halt mode, this interrupt is serviced after the first one serviced.

## 7.4 Concurrent and nested management

*Figure 16* and *Figure 17* show two different interrupt management modes. The first is called concurrent mode and does not allow an interrupt to be interrupted, unlike the nested mode in *Figure 17*. The interrupt hardware priority is given in this order from the lowest to the highest: MAIN, IT4, IT3, IT2, IT1, IT0. The software priority is given for each interrupt.









#### 7.5 **Interrupt registers**

## CPU CC register interrupt bits



#### **CPU CC register description** Table 10.

|      | Bit         | Bit name           | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------|-------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| sole | 5, 3        | 011, 10            | Software interrupt priority<br>These two bits indicate the current interrupt software priority:<br>10: Interrupt software priority = level 0 (main)<br>01: Interrupt software priority = level 1<br>00: Interrupt software priority = level 2<br>11: Interrupt software priority = level 3 (= interrupt disable <sup>(1)</sup> )<br>These two bits are set/cleared by hardware when entering in<br>interrupt. The loaded value is given by the corresponding bits in the<br>interrupt software priority registers (ISPRx).<br>They can be also set/cleared by software with the RIM, SIM, HALT,<br>WFI, IRET and PUSH/POP instructions (see <i>Table 12: Dedicated</i><br><i>interrupt instruction set</i> ). |
| 000  | 1. TRAP and | reset events can i | nterrupt a level 3 program.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

5

| ISPR0                      |              |              |              |             | Rese                     | t value: 1111      | 1111 (FFh)                     |
|----------------------------|--------------|--------------|--------------|-------------|--------------------------|--------------------|--------------------------------|
| 7                          | 6            | 5            | 4            | 3           | 2                        | 1                  | 0                              |
| l1_3                       | 10_3         | l1_2         | 10_2         | 11_1        | I0_1                     | l1_0               | 10_0                           |
| R/W                        | R/W          | R/W          | R/W          | R/W         | R/W                      | R/W                | R/W                            |
| ISPR1                      |              |              |              |             | Rese                     | t value: 1111      | 1111 (FFh)                     |
| 7                          | 6            | 5            | 4            | 3           | 2                        | 1                  | 0                              |
| l1_7                       | 10_7         | l1_6         | 10_6         | l1_5        | 10_5                     | l1_4               | 10_4                           |
| R/W                        | R/W          | R/W          | R/W          | R/W         | R/W                      | R/W                | R/W                            |
|                            |              |              |              |             |                          |                    |                                |
| ISPR2                      |              |              |              |             | Rese                     | t value: 1111      | 1111 (FFh)                     |
| ISPR2<br>7                 | 6            | 5            | 4            | 3           | Rese<br>2                | t value: 1111<br>1 | 1111 (FFh)<br>0                |
| -                          | 6<br>I0_11   | 5<br>I1_10   | 4<br>10_10   | 3<br> 1_9   |                          |                    |                                |
| 7                          | -            | -            | -            | -           | 2                        | 1                  | 0                              |
| 7                          | I0_11        | 11_10        | 10_10        | l1_9        | 2<br>10_9<br>R/W         | 1<br> 1_8          | 0<br>10_8<br>R/W               |
| 7<br>11_11<br>R/W          | I0_11        | 11_10        | 10_10        | l1_9        | 2<br>10_9<br>R/W         | 1<br> 1_8<br>R/W   | 0<br>10_8<br>R/W               |
| 7<br>I1_11<br>R/W<br>ISPR3 | I0_11<br>R/W | l1_10<br>R/W | I0_10<br>R/W | l1_9<br>R/W | 2<br>I0_9<br>R/W<br>Rese | 1<br> 1_8<br>R/W   | 0<br>10_8<br>R/W<br>1111 (FFh) |

### Interrupt software priority registers (ISPRX)

These four registers contain the interrupt software priority of each interrupt vector.

- Each interrupt vector (except reset and TRAP) has corresponding bits in the ISPRx registers where its own software priority is stored. This correspondance is shown in *Table 11*.
- Each I1\_x and I0\_x bit value in the ISPRx registers has the same meaning as the I1 and I0 bits in the CC register.
- Level 0 can not be written (I1\_x = 1, I0\_x = 0). In this case, the previously stored value is kept (example, previous = CFh, write = 64h, result = 44h).

### Table 11. ISPRx interrupt vector correspondence

|   | Vector address | ISPRx bits           |
|---|----------------|----------------------|
|   | FFFBh-FFFAh    | I1_0 and I0_0 bits*  |
| N | FFF9h-FFF8h    | I1_1 and I0_1 bits   |
|   | -              | -                    |
|   | FFE1h-FFE0h    | I1_13 and I0_13 bits |

The reset, and TRAP vectors have no software priorities. When one is serviced, the I1 and I0 bits of the CC register are both set.

**Caution:** If the I1\_x and I0\_x bits are modified while the interrupt x is executed the following behaviour has to be considered: If the interrupt x is still pending (new interrupt or flag not cleared) and the new software priority is higher than the previous one, the interrupt x is re-entered. Otherwise, the software priority stays unchanged up to the next interrupt request (after the IRET of the interrupt x).



# 7.6 Interrupt related instructions

| Instruction | New description                 | Function/example      | 11 | н | 10 | Ν | z | С |
|-------------|---------------------------------|-----------------------|----|---|----|---|---|---|
| HALT        | Entering halt mode              |                       | 1  |   | 0  |   |   |   |
| IRET        | Interrupt routine return        | Pop CC, A, X, PC      | 11 | Н | 10 | Ν | Ζ | С |
| JRM         | Jump if I1:0 = 11 (level 3)     | 11:0 = 11 ?           |    |   |    |   |   |   |
| JRNM        | Jump if I1:0 <> 11              | 11:0 <> 11 ?          |    |   |    |   |   |   |
| POP CC      | Pop CC from the stack           | Mem => CC             | 11 | Н | 10 | Ν | Z | С |
| RIM         | Enable interrupt (level 0 set)  | Load 10 in I1:0 of CC | 1  |   | 0  |   |   |   |
| SIM         | Disable interrupt (level 3 set) | Load 11 in I1:0 of CC | 1  |   | 1  |   |   |   |
| TRAP        | Software TRAP                   | Software NMI          | 1  |   | 1  |   |   |   |
| WFI         | Wait for interrupt              |                       | 1  |   | 0  |   |   |   |

### Table 12. Dedicated interrupt instruction set<sup>(1)</sup>

1. During the execution of an interrupt routine, the HALT, POP CC, RIM, SIM and WFI instructions change the current software priority up to the next IRET instruction or one of the previously mentioned instructions.

## 7.7 External interrupts

## 7.7.1 I/O port interrupt sensitivity

The external interrupt sensitivity is controlled by the IPA, IPB and ISxx bits of the EICR register (*Figure 18*). This control allows up to 4 fully independent external interrupt source sensitivities.

Produ

Each external interrupt source can be generated on four (or five) different events on the pin:

- Falling edge
- Rising edge
- Falling and rising edge
- Falling edge and low level
- Rising edge and high level (only for ei0 and ei2)

To guarantee correct functionality, the sensitivity bits in the EICR register can be modified only when the I1 and I0 bits of the CC register are both set to 1 (level 3). This means that interrupts must be disabled before changing sensitivity.

The pending interrupts are cleared by writing a different value in the ISx[1:0], IPA or IPB bits of the EICR.





#### Figure 18. External interrupt control bits



# 7.8 External interrupt control register (EICR)

| EICR |      |     |     |       | Reset | t value: 0000 | 0000 (00h) |
|------|------|-----|-----|-------|-------|---------------|------------|
| 7    | 6    | 5   | 4   | 3     | 2     | 1             | 0          |
| IS1[ | 1:0] | IPB | IS2 | [1:0] | IPA   | Rese          | erved      |
| R/   | W    | R/W | R   | /W    | R/W   |               | -          |

### Table 13. EICR register description

|         | Bit | Bit name | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------|-----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | 7:6 | IS1[1:0] | <ul> <li>Interrupt sensitivity (ei2 and ei3)</li> <li>The interrupt sensitivity, defined using the IS1[1:0] bits, is applied to the following external interrupts:</li> <li>External interrupt ei2 (port B[3:0]):</li> <li>00: External interrupt sensitivity = falling edge and low level (IPB bit = 0) and rising edge and high level (IPB bit = 1)</li> <li>01: External interrupt sensitivity = rising edge only (IPB bit = 0) and falling edge only (IPB bit = 1)</li> <li>10: External interrupt sensitivity = falling edge only (IPB bit = 0) and rising edge only (IPB bit = 1)</li> <li>11: External interrupt sensitivity = rising and falling edge (IPB bit = 0 and 1)</li> <li>External interrupt ei3 (port B[4]):</li> <li>00: external interrupt sensitivity = rising edge only</li> <li>10: external interrupt sensitivity = rising edge only</li> <li>11: external interrupt sensitivity = rising edge and low level</li> <li>01: external interrupt sensitivity = rising edge and low level</li> <li>11: external interrupt sensitivity = rising edge only</li> <li>11: external interrupt sensitivity = rising and falling edge</li> <li>11: external interrupt sensitivity = rising edge only</li> <li>11: external interrupt sensitivity = rising and falling edge</li> <li>11: external interrupt sensitivity = rising and falling edge</li> <li>11: external interrupt sensitivity = rising and falling edge</li> <li>11: external interrupt sensitivity = rising and falling edge</li> <li>12: external interrupt sensitivity = rising and falling edge</li> <li>13: external interrupt sensitivity = rising and falling edge</li> <li>14: external interrupt sensitivity = rising and falling edge</li> <li>15: external interrupt sensitivity = rising and falling edge</li> <li>16: external interrupt sensitivity = rising and falling</li></ul> |
| 0105018 | 5   | IPB C    | Interrupt polarity for port B<br>This bit is used to invert the sensitivity of the port B [3:0] external<br>interrupts. It can be set and cleared by software only when I1 and I0<br>of the CC register are both set to 1 (level 3).<br>0: No sensitivity inversion<br>1: Sensitivity inversion                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0650.   |     |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |



|        | Bit   | Bit name | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------|-------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | 4:3   | IS2[1:0] | <ul> <li>Interrupt sensitivity (ei0 and ei1)</li> <li>The interrupt sensitivity, defined using the IS2[1:0] bits, is applied to the following external interrupts:</li> <li>External interrupt ei0 (port A[3:0]):</li> <li>00: External interrupt sensitivity = falling edge and low level (IPA bit = 0) and rising edge and high level (IPA bit = 1)</li> <li>01: External interrupt sensitivity = rising edge only (IPA bit = 0) and falling edge only (IPA bit = 1)</li> <li>10: External interrupt sensitivity = falling edge only (IPA bit = 0) and rising edge only (IPA bit = 1)</li> <li>11: External interrupt sensitivity = rising and falling edge (IPA bit = 0 and 1)</li> <li>External interrupt ei1 port ([F2:0]):</li> <li>00: External interrupt sensitivity = rising edge only</li> <li>10: External interrupt sensitivity = falling edge and low level (IPA bit = 0 and 1)</li> <li>External interrupt sensitivity = falling edge and low level 01: External interrupt sensitivity = rising edge only</li> <li>10: External interrupt sensitivity = rising edge only</li> <li>11: External interrupt sensitivity = rising edge only</li> <li>12: External interrupt sensitivity = rising edge only</li> <li>13: External interrupt sensitivity = rising edge only</li> <li>14: External interrupt sensitivity = rising edge only</li> <li>15: External interrupt sensitivity = rising edge only</li> <li>16: External interrupt sensitivity = rising edge only</li> <li>17: External interrupt sensitivity = rising and falling edge</li> <li>18: External interrupt sensitivity = rising and falling edge</li> <li>19: External interrupt sensitivity = rising and falling edge</li> <li>10: External interrupt sensitivity = rising and falling edge</li> <li>11: External interrupt sensitivity = rising and falling edge</li> <li>12: External interrupt sensitivity = rising and falling edge</li> <li>13: External interrupt sensitivity = rising and falling edge</li> <li>14: External interrupt sensitivity = rising and falling edge</li> <li>15: External interrupt sensitivity = rising and fall</li></ul> |
|        | 2     | IPA      | Interrupt polarity for port A<br>This bit is used to invert the sensitivity of the port A [3:0] external<br>interrupts. It can be set and cleared by software only when I1 and I0<br>of the CC register are both set to 1 (level 3).<br>0: No sensitivity inversion<br>1: Sensitivity inversion                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|        | 1:0   | -        | Reserved, must always be kept cleared                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| obsole | stepr | oduct    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

| Table 13. | EICR register description (continued) |
|-----------|---------------------------------------|
|           |                                       |



#### 7.9 Nested interrupts register map and reset value

| Address (Hex.)         | Register label       | 7          | 6          | 5          | 4          | 3          | 2          | 1          | 0          |  |
|------------------------|----------------------|------------|------------|------------|------------|------------|------------|------------|------------|--|
|                        | ISPR0                | e          | ei1        | ei         | )          | MCC        | + SI       |            |            |  |
| 0024h                  | Reset value          | 1_3<br> 1  | 10_3<br>1  | l1_2<br>1  | 10_2<br>1  | 1_1<br>1   | 10_1<br>1  | 1          | 1          |  |
|                        | ISPR1                | S          | SPI        |            |            | e          | i3         | e          | i2         |  |
| 0025h                  | Reset value          | 1_7<br> 1  | 10_7<br>1  | l1_6<br>1  | 10_6<br>1  | l1_5<br>1  | 10_5<br>1  | 1_4<br>1   | 10_4<br>1  |  |
|                        | 10000                |            | AVD        |            | SCI        |            | Timer B    |            | Timer A    |  |
| 0026h                  | ISPR2<br>Reset value | 11_11<br>1 | 10_11<br>1 | l1_10<br>1 | 10_10<br>1 | l1_9<br>1  | 10_9<br>1  | l1_8<br>1  | 10_8<br>1  |  |
| 0027h                  | ISPR3<br>Reset value | 1          | 1          | 1          | 1          | l1_13<br>1 | 10_13<br>1 | l1_12<br>1 | 10_12<br>1 |  |
| 0028h                  | EICR<br>Reset value  | IS11<br>0  | IS10<br>0  | IPB<br>0   | IS21<br>0  | IS20<br>0  | IPA<br>0   | 0          | 0          |  |
| 7.10 Interrupt mapping |                      |            |            |            |            |            |            |            |            |  |
| No Source              | Description          |            | Register   | Priority   | Exitfre    | om Ex      | cit from   | A dalwa a  |            |  |

Table 14. Nested interrupts register map and reset values

#### 7.10 Interrupt mapping

#### Table 15. Interrupt mapping

| No. | Source<br>block | Description                               | Register<br>label | Priority<br>order  | Exit from halt     | Exit from active halt | Address vector |       |  |     |    |             |
|-----|-----------------|-------------------------------------------|-------------------|--------------------|--------------------|-----------------------|----------------|-------|--|-----|----|-------------|
|     | Reset           | Reset                                     | N/                |                    | Yes                | Yes                   | FFFEh-FFFFh    |       |  |     |    |             |
|     | TRAP            | Software interrupt                        |                   | A                  | No                 | No                    | FFFCh-FFFDh    |       |  |     |    |             |
| 0   |                 | ot used                                   |                   |                    |                    | FFFAh-FFFBh           |                |       |  |     |    |             |
| 1   | MCC/RTC         | Main clock controller time base interrupt | MCCSR             | Higher<br>priority | Yes                | Yes                   | FFF8h-FFF9h    |       |  |     |    |             |
| 2   | ei0             | External interrupt port A[3:0]            |                   |                    | Yes                | No                    | FFF6h-FFF7h    |       |  |     |    |             |
| 3   | ei1             | External interrupt port F[2:0]            | N/A               |                    | Yes                | No                    | FFF4h-FFF5h    |       |  |     |    |             |
| 4   | ei2             | External interrupt port B[3:0]            | IN/A              | 11/7               | IN/A               | IN/A                  | N/A            | 11/17 |  | Yes | No | FFF2h-FFF3h |
| 5   | ei3             | External interrupt port B[7:4]            |                   |                    | Yes                | No                    | FFF0h-FFF1h    |       |  |     |    |             |
| 6   | .0              | Not used                                  |                   |                    | No                 | t used                | FFEEh-FFEFh    |       |  |     |    |             |
| 7   | SPI             | SPI peripheral interrupts                 | SPICSR            |                    | Yes <sup>(1)</sup> | No                    | FFECh-FFEDh    |       |  |     |    |             |
| 8   | Timer A         | Timer A peripheral interrupts             | TASR              |                    | No                 | No                    | FFEAh-FFEBh    |       |  |     |    |             |
| 9   | Timer B         | Timer B peripheral interrupts             | TBSR              | <b>↓</b>           | No                 | No                    | FFE8h-FFE9h    |       |  |     |    |             |
| 10  | SCI             | SCI peripheral interrupts                 | SCISR             | Lower              | No                 | No                    | FFE6h-FFE7h    |       |  |     |    |             |
| 11  | Not used        |                                           |                   | priority           |                    |                       | FFE4h-FFE5h    |       |  |     |    |             |

1. Unexpected exit from halt may occur when SPI is in slave mode.



# 8 Power saving modes

## 8.1 Introduction

To give a large measure of flexibility to the application in terms of power consumption, four main power saving modes are implemented in the ST7 (see *Figure 19*): slow, wait (slow wait), active halt and halt.

After a reset the normal operating mode is selected by default (RUN mode). This mode drives the device (CPU and embedded peripherals) by means of a master clock which is based on the main oscillator frequency divided or multiplied by 2 (f<sub>OSC2</sub>).

From RUN mode, the different power saving modes may be selected by setting the relevant register bits or by calling the specific ST7 software instruction whose action depends on the oscillator status.



Figure 19. Power saving mode transitions

## 8.2

# Slow mode

This mode has two targets:

- To reduce power consumption by decreasing the internal clock in the device
- To adapt the internal clock frequency (f<sub>CPU</sub>) to the available supply voltage

Slow mode is controlled by three bits in the MCCSR register: the SMS bit which enables or disables slow mode and two CPx bits which select the internal slow frequency ( $f_{CPU}$ ).

In this mode, the master clock frequency ( $f_{OSC2}$ ) can be divided by 2, 4, 8 or 16. The CPU and peripherals are clocked at this lower frequency ( $f_{CPU}$ ).

Note: Slow wait mode is activated when entering the wait mode while the device is already in slow mode.







#### 8.3 Wait mode

Wait mode places the MCU in a low power consumption mode by stopping the CPU.

This power saving mode is selected by calling the 'WFI' instruction.

All peripherals remain active. During wait mode, the I[1:0] bits of the CC register are forced to '10', to enable all interrupts. All other registers and memory remain unchanged. The MCU remains in wait mode until an interrupt or reset occurs, whereupon the program counter branches to the starting address of the interrupt or reset service routine. The MCU remains us, obsolete Productish obsolete in wait mode until a reset or an interrupt occurs, causes it to wake up.

5



Figure 21. Wait mode flow-chart

1. Before servicing an interrupt, the CC register is pushed on the stack. The I[1:0] bits of the CC register are set to the current software priority level of the interrupt routine and recovered when the CC register is popped.

#### Active halt and halt modes 8.4

Active halt and halt modes are the two lowest power consumption modes of the MCU. They are both entered by executing the 'HALT' instruction. The decision to enter either in active halt or halt mode is given by the MCC/RTC interrupt enable flag (OIE bit in MCCSR register).

| Tuble To. Active hait and hait power saving modes |                                                             |  |  |  |  |
|---------------------------------------------------|-------------------------------------------------------------|--|--|--|--|
| MCCSR<br>OIE bit                                  | Power saving mode entered when HALT instruction is executed |  |  |  |  |
| 0                                                 | Halt mode                                                   |  |  |  |  |
| 1                                                 | Active halt mode                                            |  |  |  |  |





#### 8.4.1 Active halt mode

Active halt mode is the lowest power consumption mode of the MCU with a real-time clock available. It is entered by executing the 'HALT' instruction when the OIE bit of the main clock controller status register (MCCSR) is set (see Section 10.2: Main clock controller with realtime clock and beeper (MCC/RTC) on page 73 for more details on the MCCSR register).

The MCU can exit active halt mode on reception of either an MCC/RTC interrupt, a specific interrupt (see Table 15: Interrupt mapping on page 53) or a reset. When exiting active halt mode by means of an interrupt, no 256 or 4096 CPU cycle delay occurs. The CPU resumes operation by servicing the interrupt or by fetching the reset vector which woke it up (see Figure 23).

When entering active halt mode, the I[1:0] bits in the CC register are forced to '10b' to enable interrupts. Therefore, if an interrupt is pending, the MCU wakes up immediately.

In active halt mode, only the main oscillator and its associated counter (MCC/RTC) are running to keep a wake up time base. All other peripherals are not clocked except those which get their clock supply from another clock generator (such as external or auxiliary oscillator).

The safeguard against staying locked in active halt mode is provided by the oscillator interrupt.

- Note: As soon as the interrupt capability of one of the oscillators is selected (MCCSR.OIE bit set). entering active halt mode while the watchdog is active does not generate a reset. This means that the device cannot spend more than a defined delay in this power saving mode.
- Caution: When exiting active halt mode following an interrupt, OIE bit of MCCSR register must not be cleared before  $t_{DELAY}$  after the interrupt occurs ( $t_{DELAY}$  = 256 or 4096  $t_{CPU}$  delay depending on option byte). Otherwise, the ST7 enters halt mode for the remaining t<sub>DFLAY</sub> period.









Figure 23. Active halt mode flow-chart

- 1. Peripheral clocked with an external clock source can still be active
- 2. Only the MCC/RTC interrupt and some specific interrupts can exit the MCU from active halt mode (such as external interrupt). Refer to *Table 15: Interrupt mapping on page 53* for more details.
- 3. Before servicing an interrupt, the CC register is pushed on the stack. The I[1:0] bits of the CC register are set to the current software priority level of the interrupt routine and restored when the CC register is popped.

### 8.4.2 Halt mode

The halt mode is the lowest power consumption mode of the MCU. It is entered by executing the 'HALT' instruction when the OIE bit of the main clock controller status register (MCCSR) is cleared (see Section 10.2: Main clock controller with real-time clock and beeper (MCC/RTC) on page 73 for more details on the MCCSR register).

The MCU can exit halt mode on reception of either a specific interrupt (see *Table 15: Interrupt mapping on page 53*) or a reset. When exiting halt mode by means of a reset or an interrupt, the oscillator is immediately turned on and the 256 or 4096 CPU cycle delay is used to stabilize the oscillator. After the start up delay, the CPU resumes operation by servicing the interrupt or by fetching the reset vector which woke it up (see *Figure 25*).

When entering halt mode, the I[1:0] bits in the CC register are forced to '10b' to enable interrupts. Therefore, if an interrupt is pending, the MCU wakes up immediately.

In halt mode, the main oscillator is turned off causing all internal processing to be stopped, including the operation of the on-chip peripherals. All peripherals are not clocked except the ones which get their clock supply from another clock generator (such as an external or auxiliary oscillator).



The compatibility of watchdog operation with halt mode is configured by the 'WDGHALT' option bit of the option byte. The HALT instruction when executed while the watchdog system is enabled, can generate a watchdog reset (see *Section 14.2 on page 185*) for more details.









57



Figure 25. Halt mode flow-chart

- 1. WDGHALT is an option bit. See *Section 14.2: Flash devices* for more details.
- 2. Peripheral clocked with an external clock source can still be active.
- Only some specific interrupts can exit the MCU from halt mode (such as external interrupt). Refer to Table 15: Interrupt mapping on page 53 for more details.
   Before servicing an interrupt, the CC register is pushed on the stack. The I[1:0] bits of the CC register
  - Before servicing an interrupt, the CC register is pushed on the stack. The I[1:0] bits of the CC register are set to the current software priority level of the interrupt routine and recovered when the CC register is popped.

### Halt mode recommendations

- Make sure that an external event is available to wake up the microcontroller from halt mode
- When using an external interrupt to wake up the microcontroller, reinitialize the corresponding I/O as 'input pull-up with interrupt' before executing the HALT instruction. The main reason for this is that the I/O may be wrongly configured due to external interference or by an unforeseen logical condition.
- For the same reason, reinitialize the level sensitiveness of each external interrupt as a precautionary measure.
- The opcode for the HALT instruction is 0 x 8E. To avoid an unexpected HALT instruction due to a program counter failure, it is advised to clear all occurrences of the data value 0x8E from memory. For example, avoid defining a constant in ROM with the value 0x8E.
- As the HALT instruction clears the interrupt mask in the CC register to allow interrupts, the user may choose to clear all pending interrupt bits before executing the HALT instruction. This avoids entering other peripheral interrupt routines after executing the external interrupt routine corresponding to the wake up event (reset or external interrupt).

#### I/O ports 9

#### 9.1 Introduction

The I/O ports offer different functional modes:

Transfer of data through digital inputs and outputs

For specific pins they offer different functional modes:

- External interrupt generation
- Alternate signal input/output for the on-chip peripherals

An I/O port contains up to 8 pins. Each pin can be programmed independently as digital input (with or without interrupt generation) or digital output.

#### 9.2 Functional description

Each port has 2 main registers:

- Data register (DR)
- Data direction register (DDR)

Each port also has one optional register:

Option register (OR)

roductls Each I/O pin may be programmed using the corresponding register bits in the DDR and OR registers: bit X corresponding to pin X of the port. The same correspondence is used for the DR register.

The following description takes into account the OR register, (for specific ports which do not provide this register refer to Section 9.3: I/O port implementation on page 66). The generic I/O block diagram is shown in Figure 26.

#### 9.2.1 Input modes

The input configuration is selected by clearing the corresponding DDR register bit. In this case, reading the DR register returns the digital value applied to the external I/O pin. Different input modes can be selected by software through the OR register.

Note: 1 Writing the DR register modifies the latch value but does not affect the pin status.

2 When switching from input to output mode, the DR register has to be written first to drive the correct level on the pin as soon as the port is configured as an output.

Do not use read/modify/write instructions (BSET or BRES) to modify the DR register as this might corrupt the DR content for I/Os configured as input."



### **External interrupt function**

When an I/O is configured as input with interrupt, an event on this I/O can generate an external interrupt request to the CPU.

Each pin can independently generate an interrupt request. The interrupt sensitivity is independently programmable using the sensitivity bits in the EICR register.

Each external interrupt vector is linked to a dedicated group of I/O port pins (see Section 2: *Pin description* and Section 7: Interrupts). If several input pins are selected simultaneously as interrupt sources, these are first detected according to the sensitivity bits in the EICR register and then logically ORed.

The external interrupts are hardware interrupts, which means that the request latch (not accessible directly by the application) is automatically cleared when the corresponding interrupt vector is fetched. To clear an unwanted pending interrupt by software, the sensitivity bits in the EICR register must be modified.

## 9.2.2 Output modes

The output configuration is selected by setting the corresponding DDR register bit. In this case, writing the DR register applies this digital value to the I/O pin through the latch. Then reading the DR register returns the previously stored value.

Two different output modes can be selected by software through the OR register: Output push-pull and open-drain.

See Table 17 for the DR register value and output pin status.

| DR | Push-pull       | Open-drain |
|----|-----------------|------------|
| 0  | V <sub>SS</sub> | Vss        |
| 1  | V <sub>DD</sub> | Floating   |

#### Table 17. DR register value and output pin status

## 9.2.3 Alternate functions

When an on-chip peripheral is configured to use a pin, the alternate function is automatically selected. This alternate function takes priority over the standard I/O programming.

When the signal is coming from an on-chip peripheral, the I/O pin is automatically configured in output mode (push-pull or open drain according to the peripheral).

When the signal is going to an on-chip peripheral, the I/O pin must be configured in input mode. In this case, the pin state is also digitally readable by addressing the DR register.

Note:

Input pull-up configuration can cause unexpected value at the input of the alternate peripheral input. When an on-chip peripheral use a pin as input and output, this pin has to be configured in input floating mode.





Figure 26. I/O port general block diagram

### Table 18. I/O port mode options

|                    |                                 |                    | P-buffer           | Diodes             |                    |
|--------------------|---------------------------------|--------------------|--------------------|--------------------|--------------------|
| Configuration mode |                                 | Pull-up            | P-buller           | to V <sub>DD</sub> | to V <sub>SS</sub> |
| Innut              | Floating with/without interrupt | Off <sup>(1)</sup> | Off <sup>(1)</sup> |                    |                    |
| Input              | Pull-up with/without interrupt  | On <sup>(2)</sup>  |                    | On <sup>(2)</sup>  |                    |
|                    | Push-pull                       | Off <sup>(1)</sup> | On <sup>(2)</sup>  | UII <sup>,</sup> , | On <sup>(2)</sup>  |
| Output             | Open drain (logic level)        | UI( )              | Off <sup>(1)</sup> | 1                  |                    |
| P <sup>-</sup>     | True open drain                 | NI <sup>(3)</sup>  | NI <sup>(3)</sup>  | NI <sup>(4)</sup>  |                    |

1. Implemented not activated

2. Implemented and activated

3. Not implemented

 The diode to V<sub>DD</sub> is not implemented in the true open drain pads. A local protection between the pad and V<sub>SS</sub> is implemented to protect the device against positive stress.





#### Table 19. I/O port configurations

1. When the I/O port is in input configuration and the associated alternate function is enabled as an output, reading the DR register reads the alternate function output status.

2. When the I/O port is in output configuration and the associated alternate function is enabled as an input, the alternate function reads the pin status given by the DR register content.

**Caution:** The alternate function must not be activated as long as the pin is configured as input with interrupt, in order to avoid generating spurious interrupts.

### Analog alternate function

When the pin is used as an ADC input, the I/O must be configured as floating input. The analog multiplexer (controlled by the ADC registers) switches the analog voltage present on the selected pin to the common analog rail which is connected to the ADC input.

It is recommended not to change the voltage level or loading on any port pin while conversion is in progress. Furthermore it is recommended not to have clocking pins located close to a selected analog pin.

Warning: The analog input voltage level must be within the limits stated in the absolute maximum ratings.

## 9.3 I/O port implementation

The hardware implementation on each I/O port depends on the settings in the DDR and OR registers and specific feature of the I/O port such as ADC input or true open drain.

Switching these I/O ports from one state to another should be done in a sequence that prevents unwanted side effects. Recommended safe transitions are illustrated in *Figure 27* Other transitions are potentially risky and should be avoided, since they are likely to present unwanted side-effects such as spurious interrupt generation. The I/O port register configurations are summarized in *Table 20* below.





| Port                                             | Pin name         | Input    | (DDR = 0)          | Output          | (DDR = 1) |
|--------------------------------------------------|------------------|----------|--------------------|-----------------|-----------|
| OR = 0 OR = 1                                    |                  | OR = 1   | OR = 0             | OR = 1          |           |
|                                                  | PA[7:6]          | Floating |                    | True open-drain |           |
| Port A                                           | PA[5:4]          |          | Pull-up            |                 |           |
|                                                  | PA[3]            |          | Floating interrupt |                 |           |
|                                                  | PB[3]            |          | Floating interrupt |                 |           |
| Port B                                           | PB[4]<br>PB[2:0] |          | Pull-up interrupt  |                 |           |
| Port C                                           | PC[7:0]          | Floating |                    | Open drain      | Push-pull |
| Port D                                           | PD[5:0]          | Fidaling |                    | Open diam       |           |
| Port E                                           | PE[1:0]          |          | Pull-up            |                 |           |
|                                                  | PF[7:6]<br>PF[4] |          |                    |                 | 15        |
| Port F                                           | PF[2]            |          | Floating interrupt |                 |           |
|                                                  | PF[1:0]          |          | Pull-up interrupt  | 2               | 20        |
| Low power modes                                  |                  |          |                    |                 |           |
| Table 21. Effect of low power modes on I/O ports |                  |          |                    |                 |           |

Table 20. Port register configurations

#### 9.4 Low power modes

#### Table 21. Effect of low power modes on I/O ports

| Mode | CDescription                                                                         |
|------|--------------------------------------------------------------------------------------|
| Wait | No effect on I/O ports. External interrupts cause the device to exit from wait mode. |
| Halt | No effect on I/O ports. External interrupts cause the device to exit from halt mode. |

#### Interrupts 9.5

The external interrupt event generates an interrupt if the corresponding configuration is selected with DDR and OR registers and the interrupt mask in the CC register is not active (RIM instruction).

Table 22. I/O interrupt control/wake-up capability

| Interrupt event                               | Event flag | Enable control bit | Exit from wait | Exit from halt |
|-----------------------------------------------|------------|--------------------|----------------|----------------|
| External interrupt on selected external event | -          | DDRx<br>ORx        | Y              | es             |



1050

| Address (Hex.)     | Register label     | 7   | 6  | 5   | 4    | 3 | 2  | 1  | 0   |
|--------------------|--------------------|-----|----|-----|------|---|----|----|-----|
| Reset value of all | I/O port registers | 0   | 0  | 0   | 0    | 0 | 0  | 0  | 0   |
| 0000h              | PADR               |     |    |     |      |   |    |    |     |
| 0001h              | PADDR              | MSB |    |     |      |   |    |    | LSB |
| 0002h              | PAOR               |     |    |     |      |   |    |    |     |
| 0003h              | PBDR               |     |    |     |      |   |    |    |     |
| 0004h              | PBDDR              | MSB |    |     |      |   |    |    | LSB |
| 0005h              | PBOR               |     |    |     |      |   |    |    |     |
| 0006h              | PCDR               |     |    |     |      |   |    |    |     |
| 0007h              | PCDDR              | MSB |    |     |      |   |    |    | LSB |
| 0008h              | PCOR               |     |    |     |      |   |    |    |     |
| 0009h              | PDDR               |     |    |     |      |   |    |    | /   |
| 000Ah              | PDDDR              | MSB |    |     |      |   |    | XC | LSB |
| 000Bh              | PDOR               |     |    |     |      |   |    |    |     |
| 000Ch              | PEDR               |     |    |     |      |   | 02 |    |     |
| 000Dh              | PEDDR              | MSB |    |     | <    | 2 |    |    | LSB |
| 000Eh              | PEOR               |     |    |     | . 0. |   |    |    |     |
| 000Fh              | PFDR               |     |    | 10  | 10   |   |    |    |     |
| 0010h              | PFDDR              | MSB | C  | 012 |      |   |    |    | LSB |
| 0011h              | PFOR               |     | 03 |     |      |   |    |    |     |

Table 23. I/O port register map and reset values





#### 10 **On-chip peripherals**

#### 10.1 Watchdog timer (WDG)

#### 10.1.1 Introduction

The watchdog timer is used to detect the occurrence of a software fault, usually generated by external interference or by unforeseen logical conditions, which causes the application program to abandon its normal sequence. The watchdog circuit generates an MCU reset on expiry of a programmed time period, unless the program refreshes the counter's contents before the T6 bit becomes cleared.

#### 10.1.2 Main features

- Programmable free-running downcounter
- Programmable reset
- Reset (if watchdog activated) when the T6 bit reaches zero
- oductis Optional reset on HALT instruction (configurable by option byte)
- Hardware watchdog selectable by option byte

#### 10.1.3 **Functional description**

The counter value stored in the watchdog control register (WDGCR bits T[6:0]), is decremented every 16384 f<sub>OSC2</sub> cycles (approx.), and the length of the timeout period can be programmed by the user in 64 increments.

If the watchdog is activated (the WDGA bit is set) and when the 7-bit timer (bits T[6:0]) rolls over from 40h to 3Fh (T6 becomes cleared), it initiates a reset cycle pulling the reset pin low for typically 30µs.

The application program must write in the WDGCR register at regular intervals during normal operation to prevent an MCU reset. This downcounter is free-running: it counts down even if the watchdog is disabled. The value to be stored in the WDGCR register must be between FFh and C0h:

- The WDGA bit is set (watchdog enabled)
- The T6 bit is set to prevent generating an immediate reset
- The T[5:0] bits contain the number of increments which represents the time delay before the watchdog produces a reset (see Figure 29: Approximate timeout duration).
- The timing varies between a minimum and a maximum value due to the unknown status of the prescaler when writing to the WDGCR register (see *Figure 30*).

Following a reset, the watchdog is disabled. Once activated it cannot be disabled, except by a reset.

The T6 bit can be used to generate a software reset (the WDGA bit is set and the T6 bit is cleared).

If the watchdog is activated, the HALT instruction generates a reset.



57

Figure 28. Watchdog block diagram



## 10.1.4 How to program the watchdog timeout

*Figure 29* shows the linear relationship between the 6-bit value to be loaded in the watchdog counter (CNT) and the resulting timeout duration in milliseconds. This can be used for a quick calculation without taking the timing variations into account. If more precision is needed, use the formulae in *Figure 30*.

**Caution:** When writing to the WDGCR register, always write 1 in the T6 bit to avoid generating an immediate reset.



Figure 29. Approximate timeout duration

### Figure 30. Exact timeout duration (t<sub>min</sub> and t<sub>max</sub>)

#### Where:

 $t_{min0} = (LSB + 128) \times 64 \times t_{OSC2}$ 

 $t_{max0} = 16384 \text{ x } t_{OSC2}$ 

 $t_{OSC2}$  = 125ns if  $f_{OSC2}$  = 8 MHz

CNT = value of T[5:0] bits in the WDGCR register (6 bits)

MSB and LSB are values from the table below depending on the timebase selected by the TB[1:0] bits in the MCCSR register.

| TB1 bit (MCCSR reg.) | TB0 bit (MCCSR reg.) | Selected MCCSR timebase | MSB | LSB |
|----------------------|----------------------|-------------------------|-----|-----|
| 0                    | 0                    | 2ms                     | 4   | 59  |
| 0                    | 1                    | 4ms                     | 8   | 53  |
| 1                    | 0                    | 10ms                    | 20  | 35  |
| 1                    | 1                    | 25ms                    | 49  | 54  |

To calculate the minimum watchdog timeout ( $t_{min}$ ):

If CNT <  $\left[\frac{MSB}{4}\right]$  Then  $t_{min} = t_{min0} + 16384 \times CNT \times t_{osc2}$ 

$$\textbf{Else}_{t_{min}} = t_{min0} + \left[16384 \times \left(CNT - \left[\frac{4CNT}{MSB}\right]\right) + (192 + LSB) \times 64 \times \left[\frac{4CNT}{MSB}\right]\right] \times t_{osc2}$$

To calculate the maximum watchdog timeout ( $t_{max}$ ):

If  $CNT \leq \left[\frac{MSB}{4}\right]$  Then  $t_{max} = t_{max0} + 16384 \times CNT \times t_{osc2}$ 

inimum watchdog timeout (t<sub>min</sub>):  
Then 
$$t_{min} = t_{min0} + 16384 \times CNT \times t_{osc2}$$
  
Else  $t_{min} = t_{min0} + \left[16384 \times \left(CNT - \left[\frac{4CNT}{MSB}\right]\right) + (192 + LSB) \times 64 \times \left[\frac{4CNT}{MSB}\right]\right] \times t_{osc2}$   
eaximum watchdog timeout (t<sub>max</sub>):  
Then  $t_{max} = t_{max0} + 16384 \times CNT \times t_{osc2}$   
Else  $t_{max} = t_{max0} + \left[16384 \times \left(CNT - \left[\frac{4CNT}{MSB}\right]\right) + (192 + LSB) \times 64 \times \left[\frac{4CNT}{MSB}\right]\right] \times t_{osc2}$ 

Note: In the above formulae, division results must be rounded down to the next integer value. Example: With 2ms timeout selected in MCCSR register

| Value of T[5:0] bits in WDGCR regist<br>(Hex.) | ter Min. watchdog timeout (ms)<br>t <sub>min</sub> | Max. watchdog timeout (r<br>t <sub>max</sub> |
|------------------------------------------------|----------------------------------------------------|----------------------------------------------|
| 00                                             | 1.496                                              | 2.048                                        |
| 3F                                             | 128                                                | 128.552                                      |
| lete '                                         |                                                    |                                              |
| psu:                                           |                                                    |                                              |

## 10.1.5 Low power modes

| Table 24. | Effect of low power modes on watchdog timer |
|-----------|---------------------------------------------|
|-----------|---------------------------------------------|

| Mode | Description                     |                                  |                                                                                                                                                                                                                                                                                                                                 |
|------|---------------------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Slow | No effect on watchdog.          |                                  |                                                                                                                                                                                                                                                                                                                                 |
| Wait | No effect on watchdog.          |                                  |                                                                                                                                                                                                                                                                                                                                 |
| Halt | OIE bit in<br>MCCSR<br>register | WDGHALT<br>bit in option<br>byte |                                                                                                                                                                                                                                                                                                                                 |
|      | 0                               | 0                                | No watchdog reset is generated. The MCU enters halt mode.<br>The watchdog counter is decremented once and then stops<br>counting and is no longer able to generate a watchdog reset<br>until the MCU receives an external interrupt or a reset.                                                                                 |
|      |                                 |                                  | If an external interrupt is received, the watchdog restarts counting after 256 or 4096 CPU clocks. If a reset is generated, the watchdog is disabled (reset state) unless hardware watchdog is selected by option byte. For application recommendations see <i>Section 10.1.7</i> below.                                        |
|      | 0                               | 1                                | A reset is generated                                                                                                                                                                                                                                                                                                            |
|      | 1                               | x                                | No reset is generated. The MCU enters active halt mode. The watchdog counter is not decremented. It stops counting. When the MCU receives an oscillator interrupt or external interrupt, the watchdog restarts counting immediately. When the MCU receives a reset the watchdog restarts counting after 256 or 4096 CPU clocks. |

## 10.1.6 Hardware watchdog option

If hardware watchdog is selected by option byte, the watchdog is always active and the WDGA bit in the WDGCR is not used. Refer to *Section 14.2: Flash devices*.

## 10.1.7 Using halt mode with the WDG (WDGHALT option)

The following recommendation applies if halt mode is used when the watchdog is enabled:

Before executing the HALT instruction, refresh the WDG counter, to avoid an unexpected WDG reset immediately after waking up the microcontroller.

## 10.1.8 Interrupts

None



#### 10.1.9 Control register (WDGCR)

| WDGCR |   |   |   |        | Rese | t value: 0111 | 1111 (7Fh) |
|-------|---|---|---|--------|------|---------------|------------|
| 7     | 6 | 5 | 4 | 3      | 2    | 1             | 0          |
| WDGA  |   |   |   | T[6:0] |      |               |            |
| R/W   |   |   |   | R/W    |      |               |            |

#### Table 25. WDGCR register description

| Bit | Bit name | Function                                                                                                                                                                                                                                                       |
|-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | WDGA     | Activation bit <sup>(1)</sup><br>This bit is set by software and only cleared by hardware after a reset.<br>When WDGA = 1, the watchdog can generate a reset.<br>0: Watchdog disabled<br>1: Watchdog enabled                                                   |
| 6:0 | T[6:0]   | <ul> <li>7-bit counter (MSB to LSB)</li> <li>These bits contain the value of the watchdog counter. They are decremented every 16384 f<sub>OSC2</sub> cycles (approx.). A reset is produced when it rolls over from 40h to 3Fh (T6 becomes cleared).</li> </ul> |

1. The WDGA bit is not used if the hardware watchdog option is enabled by option byte.

#### 10.1.10 Watchdog timer register map and reset values

#### Table 26. Watchdog timer register map and reset values

| Address(Hex.) | Register label | 7    | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|---------------|----------------|------|----|----|----|----|----|----|----|
| 002Ah         | WDGCR          | WDGA | T6 | T5 | T4 | T3 | T2 | T1 | Т0 |
|               | Reset value    | 0    | 1  | 1  | 1  | 1  | 1  | 1  | 1  |

### 10.2 Main clock controller with real-time clock and beeper (MCC/RTC)

The main clock controller consists of three different functions:

- A programmable CPU clock prescaler
- CA clock-out signal to supply external devices
- A real-time clock timer with interrupt capability

Each function can be used independently and simultaneously.

# 10.2.1

Programmable CPU clock prescaler

The programmable CPU clock prescaler supplies the clock for the ST7 CPU and its internal peripherals. It manages slow power saving mode (see Section 8.2: Slow mode for more details).

The prescaler selects the f<sub>CPU</sub> main clock frequency and is controlled by three bits in the MCCSR register: CP[1:0] and SMS.



# 10.2.2 Clock-out capability

The clock-out capability is an alternate function of an I/O port pin that outputs a  $f_{OSC2}$  clock to drive external devices. It is controlled by the MCO bit in the MCCSR register.

Caution: When selected, the clock out pin suspends the clock during active halt mode.

# 10.2.3 Real-time clock timer (RTC)

The counter of the real-time clock timer allows an interrupt to be generated based on an accurate real-time clock. Four different time bases depending directly on  $f_{OSC2}$  are available. The whole functionality is controlled by four bits of the MCCSR register: TB[1:0], OIE and OIF.

When the RTC interrupt is enabled (OIE bit set), the ST7 enters active halt mode when the HALT instruction is executed. See *Section 8.4: Active halt and halt modes* for more details.

# 10.2.4 Beeper

The beep function is controlled by the MCCBCR register. It can output three selectable frequencies on the BEEP pin (I/O port alternate function).



Figure 31. Main clock controller (MCC/RTC) block diagram



#### 10.2.5 Low power modes

Table 27. Effect of low power modes on MCC/RTC

| Mode        | Description                                                                                                                                        |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| Wait        | No effect on MCC/RTC peripheral<br>MCC/RTC interrupt causes the device to exit from wait mode                                                      |
| Active halt | No effect on MCC/RTC counter (OIE bit is set), the registers are frozen MCC/RTC interrupt causes the device to exit from active halt mode          |
| Halt        | MCC/RTC counter and registers are frozen<br>MCC/RTC operation resumes when the MCU is woken up by an interrupt with<br>'exit from halt' capability |

#### 10.2.6 Interrupts

The MCC/RTC interrupt event generates an interrupt if the OIE bit of the MCCSR register is set and the interrupt mask in the CC register is not active (RIM instruction).

| Table 28. | MCC/RTC interrupt control/wake-up capability |
|-----------|----------------------------------------------|
| Table 20. | Moo/mo memupi control/wake-up capability     |

|        | Interrupt event             | Event flag | Enable control bit | Exit from wait | Exit from halt    |
|--------|-----------------------------|------------|--------------------|----------------|-------------------|
|        | Time base overflow event    | OIF        | OIE                | Yes            | No <sup>(1)</sup> |
|        | 1. The MCC/RTC interrupt wa |            |                    |                |                   |
| susole | steproduct                  |            | 00501et            |                |                   |
| 0,025  |                             |            |                    |                |                   |

57

#### MCC/RTC registers 10.2.7

# MCC control/status register (MCCSR)

| MCCSR |         |   |     |         | Rese | et value: 0000 | 0000 (00h) 0000 |
|-------|---------|---|-----|---------|------|----------------|-----------------|
| 7     | 6       | 5 | 4   | 3       | 2    | 1              | 0               |
| MCO   | CP[1:0] |   | SMS | TB[1:0] |      | OIE            | OIF             |
| R/W   | R/W     |   | R/W | R/W     |      | R/W            | R/W             |

| Table 29. | MCCSR |
|-----------|-------|
|-----------|-------|

# register description

|         | Bit | Bit name | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | 7   | мсо      | <ul> <li>Main clock out selection</li> <li>This bit enables the MCO alternate function on the PF0 I/O port. It is set and cleared by software.</li> <li>0: MCO alternate function disabled (I/O pin free for general-purpose I/O)</li> <li>1: MCO alternate function enabled (f<sub>CPU</sub> on I/O port)</li> <li>Note: To reduce power consumption, the MCO function is not active in active halt mode.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|         | 6:5 | CP[1:0]  | CPU clock prescaler<br>These bits select the CPU clock prescaler which is applied in the<br>different slow modes. Their action is conditioned by the setting of the<br>SMS bit. These two bits are set and cleared by software.<br>00: $f_{CPU}$ in slow mode = $f_{OSC2}/2$<br>01: $f_{CPU}$ in slow mode = $f_{OSC2}/4$<br>10: $f_{CPU}$ in slow mode = $f_{OSC2}/8$<br>11: $f_{CPU}$ in slow mode = $f_{OSC2}/16$                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|         | 4   | SMS      | <ul> <li>Slow mode select</li> <li>This bit is set and cleared by software.</li> <li>0: Normal mode, f<sub>CPU</sub> = f<sub>OSC2</sub></li> <li>1: Slow mode, f<sub>CPU</sub> is given by CP1, CP0; see Section 8.2: Slow mode and Section 10.2: Main clock controller with real-time clock and beeper (MCC/RTC) for more details.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 0105018 | 3:2 | TB[1:0]  | <ul> <li>Time base control</li> <li>These bits select the programmable divider time base. They are set and cleared by software:</li> <li>00: Time base (for counter prescaler 16000) = 4ms (f<sub>OSC2</sub> = 4MHz) and 2ms (f<sub>OSC2</sub> = 8MHz)</li> <li>01: Time base (for counter prescaler 32000) = 8ms (f<sub>OSC2</sub> = 4MHz) and 4ms (f<sub>OSC2</sub> = 8MHz)</li> <li>10: Time base (for counter prescaler 80000) = 20ms (f<sub>OSC2</sub> = 4MHz) and 10ms (f<sub>OSC2</sub> = 8MHz)</li> <li>11: Time base (for counter prescaler 200000) = 50ms (f<sub>OSC2</sub> = 4MHz) and 25ms (f<sub>OSC2</sub> = 8MHz)</li> <li>A modification of the time base is taken into account at the end of the current period (previously set) to avoid an unwanted time shift. This allows use of this time base as a real-time clock.</li> </ul> |



| Bit | Bit name | Function                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | OIE      | Oscillator interrupt enable<br>This bit set and cleared by software.<br>0: Oscillator interrupt disabled<br>1: Oscillator interrupt enabled<br>This interrupt can be used to exit from active halt mode. When this<br>bit is set, calling the ST7 software HALT instruction enters the active<br>halt power saving mode.                                                                                    |
| 0   | OIF      | Oscillator interrupt flag<br>This bit is set by hardware and cleared by software reading the<br>MCCSR register. It indicates when set that the main oscillator has<br>reached the selected elapsed time (TB1:0).<br>0: Timeout not reached<br>1: Timeout reached<br><b>Caution:</b> The BRES and BSET instructions must not be used on the<br>MCCSR register to avoid unintentionally clearing the OIF bit. |

# Table 29. MCCSR register description (continued)

# MCC beep control register (MCCBCR)



# Table 30. MCCBCR register description

| 7:2       -       Reserved, must be kept cleared         Beep control       These 2 bits select the PF1 pin beep capability:         00: Beep mode (with f <sub>OSC2</sub> = 8MHz) = off         01: Beep mode (with f <sub>OSC2</sub> = 8MHz) = ~2-KHz (output beep signal ~ 50% duty cycle)         10: Bec[1:0]         BC[1:0]         BC[1:0]         The beep mode (with f <sub>OSC2</sub> = 8MHz) = ~1-KHz (output beep signal ~ 50% duty cycle)         11: beep mode (with f <sub>OSC2</sub> = 8MHz) = ~500-Hz (output beep signal ~ 50% duty cycle)         11: beep mode (with f <sub>OSC2</sub> = 8MHz) = ~500-Hz (output beep signal ~ 50% duty cycle)         11: beep mode (with f <sub>OSC2</sub> = 8MHz) = ~500-Hz (output beep signal ~ 50% duty cycle)         11: beep mode (with f <sub>OSC2</sub> = 8MHz) = ~500-Hz (output beep signal ~ 50% duty cycle) |        | Bit | Bit name | Function                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0These 2 bits select the PF1 pin beep capability:<br>00: Beep mode (with $f_{OSC2} = 8MHz$ ) = off<br>01: Beep mode (with $f_{OSC2} = 8MHz$ ) = ~2-KHz (output beep<br>signal ~ 50% duty cycle)1:0BC[1:0]1:0BC[1:0]1:0BC[1:0]1:0BC[1:0]1:1Beep mode (with $f_{OSC2} = 8MHz$ ) = ~1-KHz (output beep<br>signal ~ 50% duty cycle)1:1beep mode (with $f_{OSC2} = 8MHz$ ) = ~500-Hz (output beep<br>signal ~ 50% duty cycle)1:1beep mode (with $f_{OSC2} = 8MHz$ ) = ~500-Hz (output beep<br>signal ~ 50% duty cycle)1:2Description1:3Beep mode (with $f_{OSC2} = 8MHz$ ) = ~500-Hz (output beep<br>signal ~ 50% duty cycle)1:4Beep mode (with $f_{OSC2} = 8MHz$ ) = ~500-Hz (output beep<br>signal ~ 50% duty cycle)1:5Beep output signal is available in active halt mode but has to be                                                                                         |        | 7:2 | -        | Reserved, must be kept cleared                                                                                                                                                                                                                                                                                                                                                                                                                   |
| uisableu to reduce the consumption.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 005018 | 1:0 | BC[1:0]  | <ul> <li>These 2 bits select the PF1 pin beep capability:</li> <li>00: Beep mode (with f<sub>OSC2</sub> = 8MHz) = off</li> <li>01: Beep mode (with f<sub>OSC2</sub> = 8MHz) = ~2-KHz (output beep signal ~ 50% duty cycle)</li> <li>10: Beep mode (with f<sub>OSC2</sub> = 8MHz) = ~1-KHz (output beep signal ~ 50% duty cycle)</li> <li>11: beep mode (with f<sub>OSC2</sub> = 8MHz) = ~500-Hz (output beep signal ~ 50% duty cycle)</li> </ul> |

# 10.2.8 MCC register map and reset values

| Table 31. | Main clock controller register map and reset values |
|-----------|-----------------------------------------------------|
|-----------|-----------------------------------------------------|

| Address(Hex.) | Register label        | 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|---------------|-----------------------|----------|----------|----------|----------|----------|----------|----------|----------|
| 002Ch         | MCCSR<br>Reset value  | MCO<br>0 | CP1<br>0 | CP0<br>0 | SMS<br>0 | TB1<br>0 | ТВ0<br>0 | OIE<br>0 | OIF<br>0 |
| 002Dh         | MCCBCR<br>Reset value | 0        | 0        | 0        | 0        | 0        | 0        | BC1<br>0 | BC0<br>0 |

# 10.3 16-bit timer

# 10.3.1 Introduction

The timer consists of a 16-bit free-running counter driven by a programmable prescaler.

It may be used for a variety of purposes, including pulse length measurement of up to two input signals (*input capture*) or generation of up to two output waveforms (*output compare* and *PWM*).

Pulse lengths and waveform periods can be modulated from a few microseconds to several milliseconds using the timer prescaler and the CPU clock prescaler.

Some ST7 devices have two on-chip 16-bit timers. They are completely independent, and do not share any resources. They are synchronized after a MCU reset as long as the timer clock frequencies are not modified.

This description covers one or two 16-bit timers. In ST7 devices with two timers, register names are prefixed with TA (Timer A) or TB (Timer B).

# 10.3.2 Main features

- Programmable prescaler: f<sub>CPU</sub> divided by 2, 4 or 8
- Overflow status flag and maskable interrupt
- External clock input (must be at least 4 times slower than the CPU clock speed) with the choice of active edge
- 1 or 2 output compare functions each with:
  - 2 dedicated 16-bit registers
  - 2 dedicated programmable signals
  - 2 dedicated status flags
  - 1 dedicated maskable interrupt
- 1 or 2 input capture functions each with:
  - 2 dedicated 16-bit registers
  - 2 dedicated active edge selection signals
  - 2 dedicated status flags
  - 1 dedicated maskable interrupt
- Pulse width modulation mode (PWM
- One pulse mode

1050



- Reduced power mode
- 5 alternate functions on I/O ports (ICAP1, ICAP2, OCMP1, OCMP2, EXTCLK)<sup>(a)</sup>

The block diagram is shown in *Figure 32*.

# 10.3.3 Functional description

### Counter

The main block of the programmable timer is a 16-bit free running upcounter and its associated 16-bit registers. The 16-bit registers are made up of two 8-bit registers called high and low.

Counter register (CR)

- Counter high register (CHR) is the most significant byte (MS byte)
- Counter low register (CLR) is the least significant byte (LS byte)

Alternate counter register (ACR)

- Alternate counter high register (ACHR) is the most significant byte (MS byte)
- Alternate counter low register (ACLR) is the least significant byte (LS byte)

These two read-only 16-bit registers contain the same value but with the difference that reading the ACLR register does not clear the TOF bit (timer overflow flag), located in the status register, (SR), (see *16-bit read sequence (from either the counter register or alternate counter register) on page 81*).

Writing in the CLR register or ACLR register resets the free running counter to the FFFCh value.

Both counters have a reset value of FFFCh (this is the only value which is reloaded in the 16-bit timer). The reset value of both counters is also FFFCh in one pulse mode and PWM mode.

The timer clock depends on the clock control bits (bits 3 and 2) of the CR2 register, as illustrated in *Table 36: CR2 register description*. The value in the counter register repeats every 131072, 262144 or 524288 CPU clock cycles depending on the CC[1:0] bits. The timer frequency can be  $f_{CPU}/2$ ,  $f_{CPU}/4$ ,  $f_{CPU}/8$  or an external frequency.

### Caution: In Flash devices, Timer A functionality has the following restrictions:

- TAOC2HR and TAOC2LR registers are write only
- Input capture 2 is not implemented
- The corresponding interrupts cannot be used (ICF2, OCF2 forced by hardware to zero)

a. Some timer pins may not be available (not bonded) in some ST7 devices. Refer to the device pinout description. When reading an input signal on a non-bonded pin, the value is always '1'.



57







**16-bit read sequence** (from either the counter register or alternate counter register)





The user must read the MS byte first, then the LS byte value is buffered automatically.

This buffered value remains unchanged until the 16-bit read sequence is completed, even if the user reads the MS byte several times.

After a complete reading sequence, if only the CLR register or ACLR register are read, they return the LS byte of the count value at the time of the read.

Whatever the timer mode used (input capture, output compare, one pulse mode or PWM mode) an overflow occurs when the counter rolls over from FFFFh to 0000h then:

- The TOF bit of the SR register is set
- A timer interrupt is generated if the TOIE bit of the CR1 register is set and the I bit of the CC register is cleared

If one of these conditions is false, the interrupt remains pending to be issued as soon as they are both true.

Clearing the overflow interrupt request is done in two steps:

- 1. Reading the SR register while the TOF bit is set
- 2. An access (read or write) to the CLR register

Note:

The TOF bit is not cleared by accesses to ACLR register. The advantage of accessing the ACLR register rather than the CLR register is that it allows simultaneous use of the overflow function and reading the free running counter at random times (for example, to measure elapsed time) without the risk of clearing the TOF bit erroneously.

The timer is not affected by wait mode.

In halt mode, the counter stops counting until the mode is exited. Counting then resumes from the previous count (MCU awakened by an interrupt) or from the reset count (MCU awakened by a reset).



### **External clock**

The external clock (where available) is selected if CC0 = 1 and CC1 = 1 in the CR2 register.

The status of the EXEDG bit in the CR2 register determines the type of level transition on the external clock pin EXTCLK that triggers the free running counter.

The counter is synchronized with the falling edge of the internal CPU clock.

A minimum of four falling edges of the CPU clock must occur between two consecutive active edges of the external clock; thus the external clock frequency must be less than a quarter of the CPU clock frequency.





### Figure 35. Counter timing diagram, internal clock divided by 4



Figure 36. Counter timing diagram, internal clock divided by 8



Note:

The MCU is in reset state when the internal reset signal is high, when it is low the MCU is running.



# Input capture

In this section, the index, *i*, may be 1 or 2 because there are 2 input capture functions in the 16-bit timer.

The two 16-bit input capture registers (IC1R and IC2R) are used to latch the value of the free running counter after a transition is detected on the ICAP*i* pin (see below).

|      | MSB            | LSB            |
|------|----------------|----------------|
| ICiR | IC <i>i</i> HR | IC <i>i</i> LR |

IC/R register is a read-only register.

The active transition is software programmable through the IEDG*i* bit of Control Registers (CR*i*).

Timing resolution is one count of the free running counter: (f<sub>CPU</sub>/CC[1:0]).

### Procedure

To use the input capture function select the following in the CR2 register:

- The timer clock (CC[1:0]) (see *Table 36: CR2 register description*)
- The edge of the active transition on the ICAP2 pin with the IEDG2 bit (the ICAP2 pin must be configured as floating input or input with pull-up without interrupt if this configuration is available).

Select the following in the CR1 register:

- Set the ICIE bit to generate an interrupt after an input capture coming from either the ICAP1 pin or the ICAP2 pin.
- Select the edge of the active transition on the ICAP1 pin with the IEDG1 bit (the ICAP1pin must be configured as floating input or input with pull-up without interrupt if this configuration is available).

When an input capture occurs:

- ICF*i* bit is set
- The IC*i*R register contains the value of the free running counter on the active transition on the ICAP*i* pin (see *Figure 38*).
- A timer interrupt is generated if the ICIE bit is set and the I bit is cleared in the CC register. Otherwise, the interrupt remains pending until both conditions become true.

Clearing the input capture interrupt request (i.e. clearing the ICF*i* bit) is done in two steps:

- 1. By reading the SR register while the ICF*i* bit is set
- 2. By accessing (reading or writing) the ICiLR register



ipsol

- Note: 1 After reading the ICiHR register, transfer of input capture data is inhibited and ICFi is never set until the ICiLR register is also read.
  - 2 The ICiR register contains the free running counter value which corresponds to the most recent input capture.
  - 3 The 2 input capture functions can be used together even if the timer also uses the 2 output compare functions.
  - 4 In one pulse mode and PWM mode only input capture 2 can be used.
  - 5 The alternate inputs (ICAP1 and ICAP2) are always directly connected to the timer. So any transitions on these pins activates the input capture function.

Moreover if one of the ICAPi pins is configured as an input and the second one as an output, an interrupt can be generated if the user toggles the output pin and if the ICIE bit is set. This can be avoided if the input capture function i is disabled by reading the ICiHR (see note 1).

- 6 The TOF bit can be used with interrupt generation in order to measure events that go beyond the timer range (FFFFh).
- 7 In Flash devices, the ICAP2 registers (TAIC2HR, TAIC2LR) are not available on Timer A. The corresponding interrupts cannot be used (ICF2 is forced by hardware to 0).



### Figure 37. Input capture block diagram

Figure 38. Input capture timing diagram

| Timer clock      |        |   |     |          |      |
|------------------|--------|---|-----|----------|------|
| Counter register | FF01 X | F | F02 | <br>FF03 | X    |
| ICAPi pin        |        |   |     |          |      |
| ICAPi flag       |        |   |     |          |      |
| ICAPi register   |        |   |     | X        | FF03 |

1. The rising edge is the active edge.

### Output compare

In this section, the index, *i*, may be 1 or 2 because there are 2 output compare functions in the 16-bit timer.

This function can be used to control an output waveform or indicate when a period of time has elapsed.

When a match is found between the output compare register and the free running counter, the output compare function:

Assigns pins with a programmable value if the OCiE bit is set

1C

- Sets a flag in the status register
- Generates an interrupt if enabled

Two 16-bit registers, output compare register 1 (OC1R) and output compare register 2 (OC2R) contain the value to be compared to the counter register each timer clock cycle (see below).

| , C           | MSB            | LSB            |
|---------------|----------------|----------------|
| OC <i>i</i> R | OC <i>i</i> HR | OC <i>i</i> LR |

These registers are readable and writable and are not affected by the timer hardware. A reset event changes the OC<sub>i</sub>R value to 8000h.

Timing resolution is one count of the free running counter: (f<sub>CPU/CC[1:0]</sub>).

### Procedure

To use the output compare function, select the following in the CR2 register:

- Set the OC/E bit if an output is needed then the OCMP i pin is dedicated to the output compare i signal.
- Select the timer clock (CC[1:0]) (see Table 36: CR2 register description)

Select the following in the CR1 register:

- Select the OLVLi bit to applied to the OCMPi pins after the match occurs
- Set the OCIE bit to generate an interrupt if it is needed



When a match is found between OCRi register and CR register:

- OCFi bit is set
- The OCMPi pin takes OLVLi bit value (OCMPi pin latch is forced low during reset)
- A timer interrupt is generated if the OCIE bit is set in the CR1 register and the I bit is cleared in the CC register (CC).

The OC<sub>i</sub>R register value required for a specific timing application can be calculated using the following formula:

$$\Delta \text{ OC} i \mathbf{R} = \frac{\Delta t * f_{CPU}}{\text{PRESC}}$$

Where:

Δt Output compare period (in seconds)

f<sub>CPU</sub> = CPU clock frequency (in hertz)

PRESC = Timer prescaler factor (2, 4 or 8 depending on CC[1:0] bits, see Table 36: CR2 ete Productle register description)

If the timer clock is an external clock, the formula is:

$$\Delta \text{OC}i\text{R} = \Delta t * f_{\text{EXT}}$$

Where:

Δt Output compare period (in seconds)

f<sub>EXT</sub> = External timer clock frequency (in hertz)

Clearing the output compare interrupt request (i.e. clearing the OCFi bit) is done by:

- Reading the SR register while the OCF*i* bit is set 1.
- Accessing (reading or writing) the OCILR register 2.

The following procedure is recommended to prevent the OCF*i* bit from being set between the time it is read and the write to the OC<sub>i</sub>R register:

- Write to the OC*i*HR register (further compares are inhibited)
- Read the SR register (first step of the clearance of the OCF*i* bit, which may be already set)
- Josolete Write to the OC/LR register (enables the output compare function and clears the OCFi bit)



- Note: 1 After a processor write cycle to the OCiHR register, the output compare function is inhibited until the OCiLR register is also written.
  - 2 If the OCiE bit is not set, the OCMPi pin is a general I/O port and the OLVLi bit does not appear when a match is found but an interrupt could be generated if the OCIE bit is set.
  - 3 In both internal and external clock modes, OCFi and OCMPi are set while the counter value equals the OCiR register value (see Figure 40 on page 88 for an example with f<sub>CPU</sub>/2 and Figure 41 on page 88 for an example with f<sub>CPU</sub>/4). This behavior is the same in OPM or PWM mode.
  - 4 The output compare functions can be used both for generating external events on the OCMPi pins even if the input capture mode is also used.
  - 5 The value in the 16-bit OCiR register and the OLVi bit should be changed after each successful comparison in order to control an output waveform or establish a new elapsed timeout.
  - 6 In Flash devices, the TAOC2HR, TAOC2LR registers are 'write only' in Timer A. The corresponding event cannot be generated (OCF2 is forced by hardware to 0).

### Forced compare output capability

When the FOLV*i* bit is set by software, the OLVL*i* bit is copied to the OCMP*i* pin. The OLV*i* bit has to be toggled in order to toggle the OCMP*i* pin when it is enabled (OC*i*E bit = 1). The OCF*i* bit is then not set by hardware, and thus no interrupt request is generated.

The FOLVLi bits have no effect in both one pulse mode and PWM mode.





| Figure 40. | Output compare timing t          | Jiagram, ITIMER = ICPU/2 |
|------------|----------------------------------|--------------------------|
|            |                                  |                          |
|            | Internal CPU clock               |                          |
|            | Timer clock                      |                          |
|            | Counter register                 |                          |
|            | Output compare register i (OCRi) | 2ED3                     |
|            | Output compare flag i (OCFi)     |                          |
|            | OCMPi pin (OLVLi = 1)            |                          |
| 1          |                                  |                          |

# Figure 40. Output compare timing diagram, $f_{TIMER} = f_{CPU}/2$

# Figure 41. Output compare timing diagram, $f_{TIMER} = f_{CPU}/4$



### One pulse mode

One pulse mode enables the generation of a pulse when an external event occurs. This mode is selected via the OPM bit in the CR2 register.

The one pulse mode uses the input capture1 function and the output compare1 function.

# Procedure

To use one pulse mode:

- 1. Load the OC1R register with the value corresponding to the length of the pulse using the appropriate formula below according to the timer clock source used
- 2. Select the following in the CR1 register:
  - Using the OLVL1 bit, select the level to be applied to the OCMP1 pin after the pulse
  - Using the OLVL2 bit, select the level to be applied to the OCMP1 pin during the pulse
  - Select the edge of the active transition on the ICAP1 pin with the IEDG1 bit (the ICAP1 pin must be configured as floating input)
- 3. Select the following in the CR2 register:
  - Set the OC1E bit (the OCMP1 pin is then dedicated to the output compare 1 function)
  - Set the OPM bit
  - Select the timer clock CC[1:0] (see Table 36: CR2 register description)

### Figure 42. One pulse mode sequence



Then, on a valid event on the ICAP1 pin, the counter is initialized to FFFCh and OLVL2 bit is loaded on the OCMP1 pin, the ICF1 bit is set and the value FFFDh is loaded in the IC1R register.

Because the ICF1 bit is set when an active edge occurs, an interrupt can be generated if the ICIE bit is set.

Clearing the input capture interrupt request (i.e. clearing the ICF*i* bit) is done in two steps:

- 1. Reading the SR register while the ICF*i* bit is set
- 2. Accessing (reading or writing) the IC/LR register



The OC1R register value required for a specific timing application can be calculated using the following formula:

$$OCiR value = \frac{t \cdot f_{CPU}}{PRESC} - 5$$

Where:

t = Pulse period (in seconds)

f<sub>CPU</sub> = CPU clock frequency (in hertz)

PRESC = Timer prescaler factor (2, 4 or 8 depending on the CC[1:0] bits, see *Table 36: CR2* register description)

If the timer clock is an external clock the formula is:

 $OCiR = t * f_{EXT} - 5$ 

Where:

t = Pulse period (in seconds)

f<sub>EXT</sub> = External timer clock frequency (in hertz)

When the value of the counter is equal to the value of the contents of the OC1R register, the OLVL1 bit is output on the OCMP1 pin, (see *Figure 43*).

- Note: 1 The OCF1 bit cannot be set by hardware in one pulse mode but the OCF2 bit can generate an output compare interrupt.
  - 2 When the pulse width modulation (PWM) and one pulse mode (OPM) bits are both set, the PWM mode is the only active one.
  - 3 If OLVL1 = OLVL2 a continuous signal is seen on the OCMP1 pin.
  - 4 The ICAP1 pin can not be used to perform input capture. The ICAP2 pin can be used to perform input capture (ICF2 can be set and IC2R can be loaded) but the user must take care that the counter is reset each time a valid edge occurs on the ICAP1 pin and ICF1 can also generates interrupt if ICIE is set.
  - 5 When one pulse mode is used OC1R is dedicated to this mode. Nevertheless OC2R and OCF2 can be used to indicate a period of time has been elapsed but cannot generate an output waveform because the level OLVL2 is dedicated to the one pulse mode.
- 6 In Flash devices, Timer A OCF2 bit is forced by hardware to 0.







1. IEDG1 = 1, OC1R = 2ED0h, OLVL1 = 0, OLVL2 = 1

# Figure 44. Pulse width modulation mode timing example with 2 output compare functions





### Pulse width modulation mode

Pulse width modulation (PWM) mode enables the generation of a signal with a frequency and pulse length determined by the value of the OC1R and OC2R registers.

Pulse width modulation mode uses the complete output compare 1 function plus the OC2R register, and so this functionality can not be used when PWM mode is activated.

In PWM mode, double buffering is implemented on the output compare registers. Any new values written in the OC1R and OC2R registers are taken into account only at the end of the PWM period (OC2) to avoid spikes on the PWM output pin (OCMP1).

### Procedure

To use pulse width modulation mode:

- 1 Load the OC2R register with the value corresponding to the period of the signal using the appropriate formula below according to the timer clock source used
- 2. Load the OC1R register with the value corresponding to the period of the pulse if (OLVL1 = 0 and OLVL2 = 1) using the appropriate formula below according to the timer clock source used
- 3. Select the following in the CR1 register:
  - Using the OLVL1 bit, select the level to be applied to the OCMP1 pin after a successful comparison with the OC1R register
  - Using the OLVL2 bit, select the level to be applied to the OCMP1 pin after a successful comparison with the OC2R register
- 4. Select the following in the CR2 register:
  - Set OC1E bit (the OCMP1 pin is then dedicated to the output compare 1 function) \_
  - Set the PWM bit
  - \_ Select the timer clock (CC[1:0]) (see Table 36: CR2 register description)

### Figure 45. Pulse width modulation cycle



If OLVL1 = 1 and OLVL2 = 0 the length of the positive pulse is the difference between the OC2R and OC1R registers.

If OLVL1 = OLVL2 a continuous signal is seen on the OCMP1 pin.



The OC<sub>i</sub>R register value required for a specific timing application can be calculated using the following formula::

$$OCiR value = \frac{t \cdot f_{CPU}}{PRESC} - 5$$

Where:

t = Signal or pulse period (in seconds)

 $f_{CPU} = CPU \operatorname{clock} \operatorname{frequency} (\operatorname{in} \operatorname{hertz})$ 

PRESC = Timer prescaler factor (2, 4 or 8 depending on CC[1:0] bits, see *Table 36*) If the timer clock is an external clock the formula is:

 $OCiR = t * f_{EXT} - 5$ 

Where:

t = Signal or pulse period (in seconds)

 $f_{FXT}$  = External timer clock frequency (in hertz)

The output compare 2 event causes the counter to be initialized to FFFCh (see Figure 44)

- Note: 1 After a write instruction to the OCiHR register, the output compare function is inhibited until the OCiLR register is also written.
  - 2 The OCF1 and OCF2 bits cannot be set by hardware in PWM mode therefore the output compare interrupt is inhibited.
  - 3 The ICF1 bit is set by hardware when the counter reaches the OC2R value and can produce a timer interrupt if the ICIE bit is set and the I bit is cleared.
  - 4 In PWM mode the ICAP1 pin can not be used to perform input capture because it is disconnected to the timer. The ICAP2 pin can be used to perform input capture (ICF2 can be set and IC2R can be loaded) but the user must take care that the counter is reset each period and ICF1 can also generates interrupt if ICIE is set.
- 5 When the pulse width modulation (PWM) and one pulse mode (OPM) bits are both set, the PWM mode is the only active one.



#### 10.3.4 Low power modes

#### Table 32. Effect of low power modes on 16-bit timer

| Mode    | Description                                                                                                                                                                                                                                                                                                                                  |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Wait    | No effect on 16-bit timer.<br>Timer interrupts cause the device to exit from wait mode.                                                                                                                                                                                                                                                      |
|         | 16-bit timer registers are frozen.                                                                                                                                                                                                                                                                                                           |
| Halt    | In halt mode, the counter stops counting until halt mode is exited. Counting resumes from the previous count when the MCU is woken up by an interrupt with 'exit from halt mode' capability or from the counter reset value when the MCU is woken up by a reset.                                                                             |
| T I CIL | If an input capture event occurs on the ICAP <i>i</i> pin, the input capture detection circuitry is armed. Consequently, when the MCU is woken up by an interrupt with 'exit from halt mode' capability, the ICF <i>i</i> bit is set, and the counter value present when exiting from halt mode is captured into the IC <i>i</i> R register. |

#### Interrupts 10.3.5

#### 16-bit timer interrupt control/wake-up capability<sup>(1)</sup> Table 33.

| Table 33. 16-bit timer inter                          | errupt cont | rol/wake-up capab  | oility <sup>(1)</sup> | *(5)           |
|-------------------------------------------------------|-------------|--------------------|-----------------------|----------------|
| Interrupt event                                       | Event flag  | Enable control bit | Exit from wait        | Exit from halt |
| Input capture 1 event/counter reset in PWM mode       | ICF1        | ICIE               | 01001                 | <i>.</i>       |
| Input capture 2 event                                 | ICF2        |                    | X                     |                |
| Output compare 1 event<br>(not available in PWM mode) | OCF1        | OCIE               | Yes                   | No             |
| Output compare 2 event<br>(not available in PWM mode) | OCF2        | 1050E              |                       |                |
| Timer overflow event                                  | TOF         | TOIE               |                       |                |

The 16-bit timer interrupt events are connected to the same interrupt vector (see *Section 7: Interrupts*). These events generate an interrupt if the corresponding enable control bit is set and the interrupt mask in the CC register is reset (RIM instruction). 1. uset of the product o



#### 10.3.6 Summary of timer modes

#### Table 34. Summary of timer modes

|                                                     | Timer resources    |                                   |                     |                          |  |  |  |
|-----------------------------------------------------|--------------------|-----------------------------------|---------------------|--------------------------|--|--|--|
| Modes                                               | Input<br>capture 1 | Input<br>capture 2                | Output<br>compare 1 | Output compare<br>2      |  |  |  |
| Input capture <sup>(1)</sup> and/or <sup>(2)</sup>  | Vee                | Yes <sup>(2)</sup>                | Vec                 | Yes                      |  |  |  |
| Output compare <sup>(1)</sup> and/or <sup>(2)</sup> | Yes                | Yes                               | Yes                 | tes                      |  |  |  |
| One pulse mode                                      | No                 | Not<br>recommended <sup>(1)</sup> | No                  | Partially <sup>(2)</sup> |  |  |  |
| PWM mode                                            |                    | Not<br>recommended <sup>(3)</sup> | NO                  | No                       |  |  |  |

- 1. See note 4 in One pulse mode on page 89
- 2. See note 5 and 6 in One pulse mode on page 89
- 3. See note 4 in Pulse width modulation mode on page 92

#### 10.3.7 16-bit timer registers

Each timer is associated with three control and status registers, and with six pairs of data registers (16-bit values) relating to the two input captures, the two output compares, the counter and the alternate counter.

# Control register 1 (CR1)



#### Table 35. **CR1 register description**

|      | Bit | Bit name | Function                                                                                                                                                     |
|------|-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| solf | 67  | ICIE     | Input capture interrupt enable<br>0: Interrupt is inhibited<br>1: A timer interrupt is generated whenever the ICF1 or ICF2 bit of the<br>SR register is set  |
|      | 6   | OCIE     | Output compare interrupt enable<br>0: Interrupt is inhibited<br>1: A timer interrupt is generated whenever the OCF1 or OCF2 bit of<br>the SR register is set |
|      | 5   | TOIE     | Timer overflow interrupt enable<br>0: Interrupt is inhibited<br>1: A timer interrupt is enabled whenever the TOF bit of the SR<br>register is set            |



| Citi register |                                                                                                                                                                                                                                                             |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit name      | Function                                                                                                                                                                                                                                                    |
| FOLV2         | Forced output compare 2<br>This bit is set and cleared by software.<br>0: No effect on the OCMP2 pin<br>1: Forces the OLVL2 bit to be copied to the OCMP2 pin, if the OC2E<br>bit is set and even if there is no successful comparison                      |
| FOLV1         | Forced output compare 1<br>This bit is set and cleared by software.<br>0: No effect on the OCMP1 pin<br>1: Forces OLVL1 to be copied to the OCMP1 pin, if the OC1E bit is<br>set and even if there is no successful comparison                              |
| OLVL2         | Output level 2<br>This bit is copied to the OCMP2 pin whenever a successful<br>comparison occurs with the OC2R register and OCxE is set in the<br>CR2 register. This value is copied to the OCMP1 pin in one pulse<br>mode and pulse width modulation mode. |
| IEDG1         | Input edge 1<br>This bit determines which type of level transition on the ICAP1 pin<br>triggers the capture.<br>0: A falling edge triggers the capture<br>1: A rising edge triggers the capture                                                             |
| OLVL1         | Output level 1<br>The OLVL1 bit is copied to the OCMP1 pin whenever a successful<br>comparison occurs with the OC1R register and the OC1E bit is set in<br>the CR2 register.                                                                                |
| oduci         | (5) 0050                                                                                                                                                                                                                                                    |
|               | Bit name<br>FOLV2<br>FOLV1<br>OLVL2<br>IEDG1<br>OLVL1                                                                                                                                                                                                       |



# Control register 2 (CR2)

| CR2  | et value: 0000 | 0000 (00h) |     |         |   |       |       |
|------|----------------|------------|-----|---------|---|-------|-------|
| 7    | 6              | 5          | 4   | 3       | 2 | 1     | 0     |
| OC1E | OC2E           | OPM        | PWM | CC[1:0] |   | IEDG2 | EXEDG |
| R/W  | R/W            | R/W        | R/W | R/W     |   | R/W   | R/W   |

# Table 36. CR2 register description

|        | Bit | Bit name | Function                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|--------|-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|        | 7   | OCIE     | Output compare 1 pin enable<br>This bit is used only to output the signal from the timer on the<br>OCMP1 pin (OLV1 in output compare mode, both OLV1 and OLV2 in<br>PWM and one-pulse mode). Whatever the value of the OC1E bit, the<br>output compare 1 function of the timer remains active.<br>0: OCMP1 pin alternate function disabled (I/O pin free for<br>general-purpose I/O)<br>1: OCMP1 pin alternate function enabled                  |  |  |  |  |  |
|        | 6   | OC2E     | <ul> <li>Output compare 2 pin enable</li> <li>This bit is used only to output the signal from the timer on the</li> <li>OCMP2 pin (OLV2 in output compare mode). Whatever the value of</li> <li>the OC2E bit, the output compare 2 function of the timer remains</li> <li>active.</li> <li>0: OCMP2 pin alternate function disabled (I/O pin free for general-</li> <li>purpose I/O)</li> <li>1: OCMP2 pin alternate function enabled</li> </ul> |  |  |  |  |  |
|        | 5   | OPM      | One pulse mode<br>0: One pulse mode is not active<br>1: One pulse mode is active, the ICAP1 pin can be used to trigger<br>one pulse on the OCMP1 pin; the active transition is given by the<br>IEDG1 bit. The length of the generated pulse depends on the<br>contents of the OC1R register.                                                                                                                                                     |  |  |  |  |  |
|        | 4   | PWM      | Pulse width modulation<br>0: PWM mode is not active<br>1: PWM mode is active, the OCMP1 pin outputs a programmable<br>cyclic signal; the length of the pulse depends on the value of OC1R<br>register; the period depends on the value of OC2R register.                                                                                                                                                                                         |  |  |  |  |  |
| Obsole | 3:2 | CC[1:0]  | Clock control<br>The timer clock mode depends on the following bits:<br>00: timer clock = $f_{CPU}/4$<br>01: timer clock = $f_{CPU}/2$<br>10: timer clock = $f_{CPU}/8$<br>11: timer clock = external clock (where available)<br>Note: If the external clock pin is not available, programming the<br>external clock configuration stops the counter.                                                                                            |  |  |  |  |  |



| Bit | Bit name | Function                                                                                                                                                                                                                                                                             |  |  |  |  |
|-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1   | IEDG2    | Input edge 2<br>This bit determines which type of level transition on the ICAP2 pin<br>triggers the capture.<br>0: A falling edge triggers the capture<br>1: A rising edge triggers the capture                                                                                      |  |  |  |  |
| 0   | EXEDG    | <ul> <li>External clock edge</li> <li>This bit determines which type of level transition on the external clock pin EXTCLK triggers the counter register.</li> <li>0: A falling edge triggers the counter register</li> <li>1: A rising edge triggers the counter register</li> </ul> |  |  |  |  |

#### Table 36. **CR2 register description (continued)**

# Control/status register (CSR)



#### Table 37. **CSR register description**

|        | Table 37. | CSR register | description                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
|--------|-----------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|        | Bit       | Bit name     | Function                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|        | 7         | ICF1         | Input capture flag 1<br>0: No input capture (reset value)<br>1: An input capture has occurred on the ICAP1 pin or the counter<br>has reached the OC2R value in PWM mode. To clear this bit, first<br>read the SR register, then read or write the low byte of the IC1R<br>(IC1LR) register.                      |  |  |  |  |  |
|        | 6         | OCF1         | Output compare flag 1<br>0: No match (reset value)<br>1: The content of the free running counter has matched the content<br>of the OC1R register. To clear this bit, first read the SR register, then<br>read or write the low byte of the OC1R (OC1LR) register.                                                |  |  |  |  |  |
| Obsole | 5         | TOF          | Timer overflow flag<br>0: No timer overflow (reset value)<br>1: The free running counter rolled over from FFFFh to 0000h. To<br>clear this bit, first read the SR register, then read or write the low<br>byte of the CR (CLR) register.<br><i>Note: Reading or writing the ACLR register does not clear TOF</i> |  |  |  |  |  |
|        | 4         | ICF2         | Input capture flag 2<br>0: No input capture (reset value)<br>1: An input capture has occurred on the ICAP2 pin. To clear this bit,<br>first read the SR register, then read or write the low byte of the IC2R<br>(IC2LR) register.                                                                               |  |  |  |  |  |



| Bit | Bit name | Function                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 3   | OCF2     | Output compare flag 2<br>0: No match (reset value)<br>1: The content of the free running counter has matched the content<br>of the OC2R register. To clear this bit, first read the SR register, then<br>read or write the low byte of the OC2R (OC2LR) register.                                                                                                                                                                      |  |  |  |  |
| 2   | TIMD     | Timer disable<br>This bit is set and cleared by software. When set, it freezes the timer<br>prescaler and counter and disables the output functions (OCMP1<br>and OCMP2 pins) to reduce power consumption. Access to the timer<br>registers is still available, allowing the timer configuration to be<br>changed, or the counter reset, while it is disabled.<br>0: Timer enabled<br>1: Timer prescaler, counter and outputs disabled |  |  |  |  |
| 1:0 | -        | Reserved, must be kept cleared                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |

### Table 37. CSR register description (continued)

### Input capture 1 high register (IC1HR)

This is an 8-bit read only register that contains the high part of the counter value (transferred by the input capture 1 event).



# Input capture 1 low register (IC1LR)

This is an 8-bit read only register that contains the low part of the counter value (transferred by the input capture 1 event).

IC1LR Reset value: undefined 0 7 5 4 3 2 6 1 MSB LSB R R R R R R R R



# Output compare 1 high register (OC1HR)

This is an 8-bit register that contains the high part of the value to be compared to the CHR register.



# Output compare 1 low register (OC1LR)

This is an 8-bit register that contains the low part of the value to be compared to the CLR register.



# Output compare 2 high register (OC2HR)

This is an 8-bit register that contains the high part of the value to be compared to the CHR register.



# Output compare 2 low register (OC2LR)

This is an 8-bit register that contains the low part of the value to be compared to the CLR register.



# Counter high register (CHR)

This is an 8-bit register that contains the high part of the counter value.





# Counter low register (CLR)

This is an 8-bit register that contains the low part of the counter value. A write to this register resets the counter. An access to this register after accessing the CSR register clears the TOF bit.



### Alternate counter high register (ACHR)

This is an 8-bit register that contains the high part of the counter value.



### Alternate counter low register (ACLR)

This is an 8-bit register that contains the low part of the counter value. A write to this register resets the counter. An access to this register after an access to CSR register does not clear the TOF bit in the CSR register.



# Input capture 2 high register (IC2HR)

This is an 8-bit read only register that contains the high part of the counter value (transferred by the input capture 2 event).





# Input capture 2 low register (IC2LR)

This is an 8-bit read only register that contains the low part of the counter value (transferred by the input capture 2 event).



# 16-bit timer register map and reset values

|        | Table 38. To-bit timer register map and reset values |                      |           |           |           |                |            |            |            |            |
|--------|------------------------------------------------------|----------------------|-----------|-----------|-----------|----------------|------------|------------|------------|------------|
|        | Address (Hex.)                                       | Register label       | 7         | 6         | 5         | 4              | 3          | 2          | 1          | 0          |
|        | Timer A: 32<br>Timer B: 42                           | CR1<br>Reset value   | ICIE<br>0 | OCIE<br>0 | TOIE<br>0 | FOLV2<br>0     | FOLV1<br>0 | OLVL2<br>0 | IEDG1<br>0 | OLVL1<br>0 |
|        | Timer A: 31<br>Timer B: 41                           | CR2<br>Reset value   | OC1E<br>0 | OC2E<br>0 | OPM<br>0  | PWM<br>0       | CC1<br>0   | CC0<br>0   | IEDG2<br>0 | EXEDG<br>0 |
|        | Timer A: 33<br>Timer B: 43                           | CSR<br>Reset value   | ICF1<br>x | OCF1<br>x | TOF<br>x  | ICF2<br>x      | OCF2<br>x  | TIMD<br>0  | -<br>X     | -<br>X     |
|        | Timer A: 34<br>Timer B: 44                           | IC1HR<br>Reset value | MSB<br>x  | x         | x         | x              | ×          | ×          | x          | LSB<br>x   |
|        | Timer A: 35<br>Timer B: 45                           | IC1LR<br>Reset value | MSB<br>x  | x         | x         | C <sub>x</sub> | x          | x          | x          | LSB<br>x   |
|        | Timer A: 36<br>Timer B: 46                           | OC1HR<br>Reset value | MSB<br>1  | 0         | 0         | 0              | 0          | 0          | 0          | LSB<br>0   |
|        | Timer A: 37<br>Timer B: 47                           | OC1LR<br>Reset value | MSB<br>0  | 0         | 0         | 0              | 0          | 0          | 0          | LSB<br>0   |
|        | Timer A: 3E<br>Timer B: 4E                           | OC2HR<br>Reset value | MSB<br>1  | 0         | 0         | 0              | 0          | 0          | 0          | LSB<br>0   |
|        | Timer A: 3F<br>Timer B: 4F                           | OC2LR<br>Reset value | MSB<br>0  | 0         | 0         | 0              | 0          | 0          | 0          | LSB<br>0   |
|        | Timer A: 38<br>Timer B: 48                           | CHR<br>Reset value   | MSB<br>1  | 1         | 1         | 1              | 1          | 1          | 1          | LSB<br>1   |
| 26     | Timer A: 39<br>Timer B: 49                           | CLR<br>Reset value   | MSB<br>1  | 1         | 1         | 1              | 1          | 1          | 0          | LSB<br>0   |
| 01050. | Timer A: 3A<br>Timer B: 4A                           | ACHR<br>Reset value  | MSB<br>1  | 1         | 1         | 1              | 1          | 1          | 1          | LSB<br>1   |
|        | Timer A: 3B<br>Timer B: 4B                           | ACLR<br>Reset value  | MSB<br>1  | 1         | 1         | 1              | 1          | 1          | 0          | LSB<br>0   |
|        | Timer A: 3C<br>Timer B: 4C                           | IC2HR<br>Reset value | MSB<br>x  | x         | x         | x              | x          | x          | x          | LSB<br>x   |
|        | Timer A: 3D<br>Timer B: 4D                           | IC2LR<br>Reset value | MSB<br>x  | x         | x         | x              | x          | x          | x          | LSB<br>x   |

### Table 38. 16-bit timer register map and reset values



# **10.4** Serial peripheral interface (SPI)

### 10.4.1 Introduction

The serial peripheral interface (SPI) allows full-duplex, synchronous, serial communication with external devices. An SPI system may consist of a master and one or more slaves however the SPI interface can not be a master in a multi-master system.

# 10.4.2 Main features

- Full duplex synchronous transfers (on 3 lines)
- Simplex synchronous transfers (on 2 lines)
- Master or slave operation
- Six master mode frequencies (f<sub>CPU</sub>/4 max.)
- f<sub>CPU</sub>/2 max. slave mode frequency (see note below)
- SS management by software or hardware
- Programmable clock polarity and phase
- End of transfer interrupt flag.
- Write collision, master mode fault and overrun flags

Note: In slave mode, continuous transmission is not possible at maximum frequency due to the software overhead for clearing status flags and to initiate the next transmission sequence.

# 10.4.3 General description

Figure 46 shows the serial peripheral interface (SPI) block diagram. There are 3 registers:

- SPI control register (SPICR)
- SPI control/status register (SPICSR)
- SPI data register (SPIDR)

The SPI is connected to external devices through 4 pins:

- MISO: master in/slave out data
- MOSI: master out / slave in data
- SCK: serial clock out by SPI masters and input by SPI slaves
- SS: Slave select:

This input signal acts as a 'chip select' to let the SPI master communicate with slaves individually and to avoid contention on the data lines. Slave SS inputs can be driven by standard I/O ports on the master MCU.



10501e



### Figure 46. Serial peripheral interface block diagram

# Functional description

A basic example of interconnections between a single master and a single slave is illustrated in *Figure 47*.

The MOSI pins are connected together and the MISO pins are connected together. In this way data is transferred serially between master and slave (most significant bit first).

The communication is always initiated by the master. When the master device transmits data to a slave device via MOSI pin, the slave device responds by sending data to the master device via the MISO pin. This implies full duplex communication with both data out and data in synchronized with the same clock signal (which is provided by the master device via the SCK pin).

To use a single data line, the MISO and MOSI pins must be connected at each node (in this case only simplex communication is possible).

Four possible data/clock timing relationships may be chosen (see *Figure 50*) but master and slave must be programmed with the same timing mode.





Figure 47. Single master/single slave application

### Slave select management

As an alternative to using the  $\overline{SS}$  pin to control the slave select signal, the application can choose to manage the slave select signal by software. This is configured by the SSM bit in the SPICSR register (see *Figure 49*)

In software management, the external  $\overline{SS}$  pin is free for other application uses and the internal  $\overline{SS}$  signal level is driven by writing to the SSI bit in the SPICSR register.

In master mode:

• SS internal must be held high continuously

In slave mode:

There are two cases depending on the data/clock timing relationship (see Figure 48):

If CPHA = 1 (data latched on 2nd clock edge):

SS internal must be held low during the entire transmission. This implies that in single slave applications the SS pin either can be tied to V<sub>SS</sub>, or made free for standard I/O by managing the SS function by software (SSM = 1 and SSI = 0 in the in the SPICSR register)

If CPHA = 0 (data latched on 1st clock edge):

• SS internal must be held low during byte transmission and pulled high between each byte to allow the slave to write to the shift register. If SS is not pulled high, a write collision error occurs when the slave writes to the shift register (see *Write collision error* (*WCOL*) on page 110).











### Master mode operation

In master mode, the serial clock is output on the SCK pin. The clock frequency, polarity and phase are configured by software (refer to the description of the SPICSR register).

Note: The idle state of SCK must correspond to the polarity selected in the SPICSR register (by pulling up SCK if CPOL = 1 or pulling down SCK if CPOL = 0).

### To operate the SPI in master mode, perform the following steps in order:

- 1. Write to the SPICR register:
  - Select the clock frequency by configuring the SPR[2:0] bits
  - Select the clock polarity and clock phase by configuring the CPOL and CPHA bits. *Figure 50* shows the four possible configurations.

Note: The slave must have the same CPOL and CPHA settings as the master.

- 2. Write to the SPICSR register:
  - Either set the SSM bit and set the SSI bit or clear the SSM bit and tie the SS pin high for the complete byte transmit sequence.
- 3. Write to the SPICR register:
  - Set the MSTR and SPE bits
- Note: 1 If the SPICSR register is not written first, the SPICR register setting (MSTR bit) may be not taken into account.
  - 2 MSTR and SPE bits remain set only if SS is high).

The transmit sequence begins when software writes a byte in the SPIDR register.



### Master mode transmit sequence

When software writes to the SPIDR register, the data byte is loaded into the 8-bit shift register and then shifted out serially to the most significant bit of the MOSI pin first.

When data transfer is complete:

- The SPIF bit is set by hardware
- An interrupt request is generated if the SPIE bit is set and the interrupt mask in the CCR register is cleared.

Clearing the SPIF bit is performed by the following software sequence:

- 1. An access to the SPICSR register while the SPIF bit is set
- 2. A read to the SPIDR register

Note: While the SPIF bit is set, all writes to the SPIDR register are inhibited until the SPICSR register is read.

### Slave mode operation

In slave mode, the serial clock is received on the SCK pin from the master device.

To operate the SPI in slave mode:

- 1. Write to the SPICSR register to perform the following actions:
  - Select the clock polarity and clock phase by configuring the CPOL and CPHA bits (see *Figure 50*)
    - Note: The slave must have the same CPOL and CPHA settings as the master.
  - Manage the SS pin as described in *Slave select management on page 105* and *Figure 48*. If CPHA = 1 SS must be held low continuously. If CPHA = 0 SS must be held low during byte transmission and pulled up between each byte to let the slave write in the shift register.
- 2. Write to the SPICR register to clear the MSTR bit and set the SPE bit to enable the SPI I/O functions.

### Slave mode transmit sequence

When software writes to the SPIDR register, the data byte is loaded into the 8-bit shift register and then shifted out serially to the most significant bit of the MISO pin first.

The transmit sequence begins when the slave device receives the clock signal and the most significant bit of the data on its MOSI pin.

When data transfer is complete:

- The SPIF bit is set by hardware
- An interrupt request is generated if SPIE bit is set and interrupt mask in the CCR register is cleared.

Clearing the SPIF bit is performed by the following software sequence:

- 1. An access to the SPICSR register while the SPIF bit is set
- 2. A write or a read to the SPIDR register

Note:

While the SPIF bit is set, all writes to the SPIDR register are inhibited until the SPICSR register is read.



The SPIF bit can be cleared during a second transmission; however, it must be cleared before the second SPIF bit in order to prevent an overrun condition (see Overrun condition (OVR) on page 110).

#### 10.4.4 Clock phase and clock polarity

Four possible timing relationships may be chosen by software, using the CPOL and CPHA bits (see *Figure 50*).

Note: The idle state of SCK must correspond to the polarity selected in the SPICSR register (by pulling up SCK if CPOL = 1 or pulling down SCK if CPOL = 0).

> The combination of the CPOL clock polarity and CPHA (clock phase) bits selects the data capture clock edge

Figure 50, shows an SPI transfer with the four combinations of the CPHA and CPOL bits. The diagram may be interpreted as a master or slave timing diagram where the SCK pin, the MISO pin, the MOSI pin are directly connected between the master and the slave device.

e dev .e disabled L e disabled L Obsolete Product(s) - Obsolete Product(s) -If CPOL is changed at the communication byte boundaries, the SPI must be disabled by





### Figure 50. Data clock timing diagram

1. This figure should not be used as a replacement for parametric information. Refer to Section 12: Electrical characteristics.



105

# 10.4.5 Error flags

# Master mode fault (MODF)

Master mode fault occurs when the master device has its  $\overline{SS}$  pin pulled low.

When a master mode fault occurs:

- The MODF bit is set and an SPI interrupt request is generated if the SPIE bit is set
- The SPE bit is reset. This blocks all output from the device and disables the SPI peripheral.
- The MSTR bit is reset, thus forcing the device into slave mode

Clearing the MODF bit is done through a software sequence:

- 1. A read access to the SPICSR register while the MODF bit is set
- 2. A write to the SPICR register

Note:

To avoid any conflicts in an application with multiple slaves, the  $\overline{SS}$  pin must be pulled high during the MODF bit clearing sequence. The SPE and MSTR bits may be restored to their original state during or after this clearing sequence.

Hardware does not allow the user to set the SPE and MSTR bits while the MODF bit is set except in the MODF bit clearing sequence.

## **Overrun condition (OVR)**

An overrun condition occurs, when the master device has sent a data byte and the slave device has not cleared the SPIF bit issued from the previously transmitted byte.

When an overrun occurs, the OVR bit is set and an interrupt request is generated if the SPIE bit is set.

In this case, the receiver buffer contains the byte sent after the SPIF bit was last cleared. A read to the SPIDR register returns this byte. All other bytes are lost.

The OVR bit is cleared by reading the SPICSR register.

# Write collision error (WCOL)

A write collision occurs when the software tries to write to the SPIDR register while a data transfer is taking place with an external device. When this happens, the transfer continues uninterrupted and the software write is unsuccessful.

Write collisions can occur both in master and slave mode. See also *Slave select* management on page 105.

Note:

A'read collision' never occurs since the received data byte is placed in a buffer in which access is always synchronous with the MCU operation.

The WCOL bit in the SPICSR register is set if a write collision occurs.

No SPI interrupt is generated when the WCOL bit is set (the WCOL bit is a status flag only).

Clearing the WCOL bit is done through a software sequence (see *Figure 51*).





#### Figure 51. Clearing the WCOL bit (write collision flag) software sequence

1. Writing to the SPIDR register instead of reading it does not reset the WCOL bits.

#### Single master systems

A typical single master system may be configured, using an MCU as the master and four MCUs as slaves (see *Figure 52*).

The master device selects the individual slave devices by using four pins of a parallel port to control the four  $\overline{SS}$  pins of the slave devices.

The  $\overline{SS}$  pins are pulled high during reset since the master device ports are forced to be inputs at that time, thus disabling the slave devices.

Note: To prevent a bus conflict on the MISO line the master allows only one active slave device during a transmission.

For more security, the slave device may respond to the master with the received data byte. Then the master receives the previous byte back from the slave device if all MISO and MOSI pins are connected and the slave has not written to its SPIDR register.

Other transmission security methods can use ports for handshake lines or data bytes with command fields.





Figure 52. Single master/multiple slave configuration

#### 10.4.6 Low power modes

| Mode | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Wait | No effect on SPI.<br>SPI interrupt events cause the device to exit from wait mode.                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Halt | SPI registers are frozen.<br>In halt mode, the SPI is inactive. SPI operation resumes when the MCU is<br>woken up by an interrupt with 'exit from halt mode' capability. The data received<br>is subsequently read from the SPIDR register when the software is running<br>(interrupt vector fetching). If several data are received before the wake up event,<br>then an overrun error is generated. This error can be detected after the fetch of<br>the interrupt routine that woke up the device. |

### Using the SPI to wakeup the MCU from halt mode

In slave configuration, the SPI is able to wakeup the ST7 device from halt mode through a SPIF interrupt. The data received is subsequently read from the SPIDR register when the software is running (interrupt vector fetch). If multiple data transfers have been performed before software clears the SPIF bit, then the OVR bit is set by hardware.

Note:

When waking up from halt mode, if the SPI remains in slave mode, it is recommended to perform an extra communications cycle to bring the SPI from halt mode state to normal state. If the SPI exits from slave mode, it returns to normal state immediately.

Caution:

The SPI can wake up the ST7 from halt mode only if the slave select signal (external  $\overline{SS}$  pin or the SSI bit in the SPICSR register) is low when the ST7 enters halt mode. So if slave selection is configured as external (see Slave select management on page 105), make sure the master drives a low level on the  $\overline{SS}$  pin when the slave enters halt mode.



# 10.4.7 Interrupts

 Table 40.
 SPI interrupt control/wake-up capability<sup>(1)</sup>

| Interrupt event           | nterrupt event Event flag Enable control bit |      | Exit from wait | Exit from halt |
|---------------------------|----------------------------------------------|------|----------------|----------------|
| SPI end of transfer event | SPIF                                         |      |                | Yes            |
| Master mode fault event   | MODF                                         | SPIE | Yes            | No             |
| Overrun error             | OVR                                          |      |                | INO            |

1. The SPI interrupt events are connected to the same interrupt vector (see *Section 7: Interrupts*). They generate an interrupt if the corresponding enable control bit is set and the interrupt mask in the CC register is reset (RIM instruction).

# 10.4.8 SPI registers

## Control register (SPICR)



### Table 41.SPICR register description

|        | Bit | Bit name | Function                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------|-----|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | 7   | SPIE     | Serial peripheral interrupt enable<br>This bit is set and cleared by software.<br>0: Interrupt is inhibited<br>1: An SPI interrupt is generated whenever SPIF = 1, MODF = 1 or<br>OVR = 1 in the SPICSR register                                                                                                                                                                                                                   |
|        | 6   | SPE      | <ul> <li>Serial peripheral output enable</li> <li>This bit is set and cleared by software. It is also cleared by hardware when, in master mode, SS = 0 (see <i>Master mode fault (MODF) on page 110</i>). The SPE bit is cleared by reset, so the SPI peripheral is not initially connected to the external pins.</li> <li>0: I/O pins free for general purpose I/O</li> <li>1: SPI I/O pin alternate functions enabled</li> </ul> |
| Obsole | 5   | SPR2     | Divider enable<br>This bit is set and cleared by software and is cleared by reset. It is<br>used with the SPR[1:0] bits to set the baud rate (see bits [1:0]<br>below).<br>0: Divider by 2 enabled<br>1: Divider by 2 disabled<br><i>Note: The SPR2 bit has no effect in slave mode</i>                                                                                                                                            |



|        | Bit   | Bit name | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------|-------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | 4     | MSTR     | <ul> <li>Master mode</li> <li>This bit is set and cleared by software. It is also cleared by hardware when, in master mode, SS = 0 (see <i>Master mode fault (MODF) on page 110</i>).</li> <li>0: Slave mode</li> <li>1: Master mode. The function of the SCK pin changes from an input to an output and the functions of the MISO and MOSI pins are reversed.</li> </ul>                                                                                                     |
|        | 3     | CPOL     | <ul> <li>Clock polarity</li> <li>This bit is set and cleared by software. This bit determines the idle state of the serial clock. The CPOL bit affects both the master and slave modes.</li> <li>0: SCK pin has a low level idle state</li> <li>1: SCK pin has a high level idle state</li> <li>Note: If CPOL is changed at the communication byte boundaries, the SPI must be disabled by resetting the SPE bit.</li> </ul>                                                  |
|        | 2     | СРНА     | Clock phase<br>This bit is set and cleared by software.<br>0: The first clock transition is the first data capture edge<br>1: The second clock transition is the first capture edge<br><i>Note: The slave must have the same CPOL and CPHA settings as</i><br><i>the master.</i>                                                                                                                                                                                              |
|        | 1:0   | SPR[1:0] | Serial clock frequency<br>These bits are set and cleared by software. Used with the SPR2 bit,<br>they select the baud rate of the SPI serial clock SCK output by the SPI<br>in master mode:<br>100: serial clock = $f_{CPU}/4$<br>000: serial clock = $f_{CPU}/8$<br>001: serial clock = $f_{CPU}/16$<br>110: serial clock = $f_{CPU}/32$<br>010: serial clock = $f_{CPU}/64$<br>011: serial clock = $f_{CPU}/128$<br><i>Note: These 2 bits have no effect in slave mode.</i> |
| obsole | stePr | 00.0     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

 Table 41.
 SPICR register description (continued)



# Control/status register (SPICSR)

| SPICSR Reset value: 0000 0000 (0 |      |     |      |     |     |     | 0000 (00h) |
|----------------------------------|------|-----|------|-----|-----|-----|------------|
| 7                                | 6    | 5   | 4    | 3   | 2   | 1   | 0          |
| SPIF                             | WCOL | OVR | MODF | -   | SOD | SSM | SSI        |
| R                                | R    | R   | R    | R/W | R/W | R/W | R/W        |

# Table 42. SPICSR register description

|        | Bit | Bit name | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------|-----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | 7   | SPIF     | <ul> <li>Serial peripheral data transfer flag</li> <li>This bit is set by hardware when a transfer has been completed. An interrupt is generated if SPIE = 1 in the SPICR register. It is cleared by a software sequence (an access to the SPICSR register followed by a write or a read to the SPIDR register).</li> <li>0: Data transfer is in progress or the flag has been cleared</li> <li>1: Data transfer between the device and an external device has been completed</li> <li><i>Note: While the SPIF bit is set, all writes to the SPIDR register are inhibited until the SPICSR register is read.</i></li> </ul> |
|        | 6   | WCOL     | <ul> <li>Write collision status</li> <li>This bit is set by hardware when a write to the SPIDR register is done during a transmit sequence. It is cleared by a software sequence (see <i>Figure 51</i>).</li> <li>0: No write collision occurred</li> <li>1: A write collision has been detected</li> </ul>                                                                                                                                                                                                                                                                                                                 |
|        | 5   | OVR      | <ul> <li>SPI overrun error</li> <li>This bit is set by hardware when the byte currently being received in the shift register is ready to be transferred into the SPIDR register while SPIF = 1 (see <i>Overrun condition (OVR) on page 110</i>). An interrupt is generated if SPIE = 1 in SPICR register. The OVR bit is cleared by software reading the SPICSR register.</li> <li>0: No overrun error</li> <li>1: Overrun error detected</li> </ul>                                                                                                                                                                        |
| obsole | 5C4 | MODF     | <ul> <li>Mode fault flag</li> <li>This bit is set by hardware when the SS pin is pulled low in master mode (see <i>Master mode fault (MODF) on page 110</i>). An SPI interrupt can be generated if SPIE = 1 in the SPICSR register. This bit is cleared by a software sequence (an access to the SPICR register while MODF = 1 followed by a write to the SPICR register).</li> <li>0: No master mode fault detected</li> <li>1: A fault in master mode has been detected</li> </ul>                                                                                                                                        |
| 06     | 3   | -        | Reserved, must be kept cleared.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|        | 2   | SOD      | <ul> <li>SPI output disable</li> <li>This bit is set and cleared by software. When set, it disables the alternate function of the SPI output (MOSI in master mode/MISO in slave mode).</li> <li>0: SPI output enabled (if SPE = 1)</li> <li>1: SPI output disabled</li> </ul>                                                                                                                                                                                                                                                                                                                                               |



| Bit | Bit name | Function                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | SSM      | <ul> <li>SS management</li> <li>This bit is set and cleared by software. When set, it disables the alternate function of the SPI SS pin and uses the SSI bit value instead. See <i>Slave select management on page 105</i>.</li> <li>0: Hardware management (SS managed by external pin)</li> <li>1: Software management (internal SS signal controlled by SSI bit. External SS pin free for general-purpose I/O)</li> </ul> |
| 0   | SSI      | <ul> <li>SS internal mode</li> <li>This bit is set and cleared by software. It acts as a 'chip select' by controlling the level of the SS slave select signal when the SSM bit is set.</li> <li>0 : Slave selected</li> <li>1 : Slave deselected</li> </ul>                                                                                                                                                                  |

| Table 42. | SPICSR regist | er description | (continued) |
|-----------|---------------|----------------|-------------|
|-----------|---------------|----------------|-------------|

# Data I/O register (SPIDR)



The SPIDR register is used to transmit and receive data on the serial bus. In a master device, a write to this register initiates transmission/reception of another byte.

- Note: 1 During the last clock cycle the SPIF bit is set, a copy of the received data byte in the shift register is moved to a buffer. When the user reads the serial peripheral data I/O register, the buffer is actually being read.
  - 2 While the SPIF bit is set, all writes to the SPIDR register are inhibited until the SPICSR register is read.



A read to the SPIDR register returns the value located in the buffer and not the content of the shift register (see *Figure 46*).

5



# SPI register map and reset values

| Addres (Hex.) | Register label        | 7         | 6         | 5         | 4         | 3         | 2         | 1         | 0         |
|---------------|-----------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| 0021h         | SPIDR<br>Reset value  | MSB<br>x  | x         | x         | x         | x         | x         | x         | LSB<br>x  |
| 0022h         | SPICR<br>Reset value  | SPIE<br>0 | SPE<br>0  | SPR2<br>0 | MSTR<br>0 | CPOL<br>x | CPHA<br>x | SPR1<br>x | SPR0<br>x |
| 0023h         | SPICSR<br>Reset value | SPIF<br>0 | WCOL<br>0 | OVR<br>0  | MODF<br>0 | 0         | SOD<br>0  | SSM<br>0  | SSI<br>0  |

Table 43. SPI register map and reset values

#### 10.5 Serial communications interface (SCI)

#### 10.5.1 Introduction

The serial communications interface (SCI) offers a flexible means of full-duplex data exchange with external equipment requiring an industry standard NRZ asynchronous serial data format. The SCI offers a very wide range of baud rates using two baud rate generator ,ete Pro systems.

#### 10.5.2 Main features

- Full duplex, asynchronous communications
- NRZ standard format (mark/space)
- Dual baud rate generator systems
- Independently programmable transmit and receive baud rates up to 500K baud
- Programmable data word length (8 or 9 bits)
- Receive buffer full, transmit buffer empty and end of transmission flags
- Two receiver wake up modes:
  - Address bit (MSB) \_
    - Idle line
- Muting function for multiprocessor configurations
- Separate enable bits for transmitter and receiver
- Four error detection flags:
  - Overrun error
  - Noise error
  - Frame error
  - Parity error
- Five interrupt sources with flags:
  - Transmit data register empty
  - Transmission complete
  - Receive data register full
  - Idle line received
  - Overrun error detected



1050

ductls

- Parity control:
  - Transmits parity bit
  - Checks parity of received data byte
- Reduced power consumption mode

#### 10.5.3 **General description**

The interface is externally connected to another device by two pins (see *Figure 54*):

- TDO: Transmit data output. When the transmitter and the receiver are disabled, the output pin returns to its I/O port configuration. When the transmitter and/or the receiver are enabled and nothing is to be transmitted, the TDO pin is at high level.
- RDI: Receive data input is the serial data input. Oversampling techniques are used for data recovery by discriminating between valid incoming data and noise.

Through these pins, serial data is transmitted and received as frames comprising:

- An idle line prior to transmission or reception
- A start bit
- A data word (8 or 9 bits) least significant bit first
- A stop bit indicating that the frame is complete

This interface uses two types of baud rate generator:

- A conventional type for commonly-used baud rates
- ery wide is obsolete baselete An extended type with a prescaler offering a very wide range of baud rates even with





57

# 10.5.4 Functional description

The block diagram of the serial control interface, is shown in *Figure 53*. It contains 6 dedicated registers:

- Two control registers (SCICR1 and SCICR2)
- A status register (SCISR)
- A baud rate register (SCIBRR)
- An extended prescaler receiver register (SCIERPR)
- An extended prescaler transmitter register (SCIETPR)

Refer to the register descriptions in Section 10.5.7 for the definitions of each bit.

### Serial data format

Word length may be selected as being either 8 or 9 bits by programming the M bit in the SCICR1 register (see *Figure 53*).

The TDO pin is in low state during the start bit.

The TDO pin is in high state during the stop bit.

An idle character is interpreted as an entire frame of '1's followed by the start bit of the next frame which contains data.

A break character is interpreted on receiving '0's for some multiple of the frame period. At the end of the last break frame the transmitter inserts an extra '1' bit to acknowledge the start bit.

Transmission and reception are driven by their own baud rate generator.





Figure 54. Word length programming

### Transmitter

The transmitter can send data words of either 8 or 9 bits depending on the M bit status. When the M bit is set, word length is 9 bits and the 9th bit (the MSB) has to be stored in the T8 bit in the SCICR1 register.

#### Character transmission

During an SCI transmission, data shifts out least significant bit first on the TDO pin. In this mode, the SCIDR register consists of a buffer (TDR) between the internal bus and the transmit shift register (see *Figure 53*).

### Procedure

- Select the M bit to define the word length
- Select the desired baud rate using the SCIBRR and the SCIETPR registers
- Set the TE bit to assign the TDO pin to the alternate function and to send an idle frame as first transmission
- Access the SCISR register and write the data to send in the SCIDR register (this sequence clears the TDRE bit). Repeat this sequence for each data to be transmitted.

Clearing the TDRE bit is always performed by the following software sequence:

- 1. An access to the SCISR register
- 2. A write to the SCIDR register



Juct

The TDRE bit is set by hardware and it indicates:

- The TDR register is empty
- The data transfer is beginning
- The next data can be written in the SCIDR register without overwriting the previous data

This flag generates an interrupt if the TIE bit is set and the I bit is cleared in the CCR register.

When a transmission is taking place, a write instruction to the SCIDR register stores the data in the TDR register and which is copied in the shift register at the end of the current transmission.

When no transmission is taking place, a write instruction to the SCIDR register places the data directly in the shift register, the data transmission starts, and the TDRE bit is immediately set.

When a frame transmission is complete (after the stop bit) the TC bit is set and an interrupt is generated if the TCIE is set and the I bit is cleared in the CCR register.

Clearing the TC bit is performed by the following software sequence:

- 1. An access to the SCISR register
- 2. A write to the SCIDR register

Note: The TDRE and TC bits are cleared by the same software sequence.

#### **Break characters**

Setting the SBK bit loads the shift register with a break character. The break frame length depends on the M bit (see *Figure 54*).

As long as the SBK bit is set, the SCI send break frames to the TDO pin. After clearing this bit by software the SCI insert a logic 1 bit at the end of the last break frame to guarantee the recognition of the start bit of the next frame.

#### **Idle characters**

Setting the TE bit drives the SCI to send an idle frame before the first data frame.

Clearing and then setting the TE bit during a transmission sends an idle frame after the current word.

Note: Resetting and setting the TE bit causes the data in the TDR register to be lost. Therefore the best time to toggle the TE bit is when the TDRE bit is set i.e. before writing the next byte in the SCIDR.

1050lf



### Receiver

The SCI can receive data words of either 8 or 9 bits. When the M bit is set, word length is 9 bits and the MSB is stored in the R8 bit in the SCICR1 register.

#### Character reception

During a SCI reception, data shifts in least significant bit first through the RDI pin. In this mode, the SCIDR register consists or a buffer (RDR) between the internal bus and the received shift register (see *Figure 53*).

### Procedure

- Select the M bit to define the word length
- Select the desired baud rate using the SCIBRR and the SCIERPR registers
- Set the RE bit, this enables the receiver which begins searching for a start bit

When a character is received:

- The RDRF bit is set. It indicates that the content of the shift register is transferred to the RDR.
- An interrupt is generated if the RIE bit is set and the I bit is cleared in the CCR register
- The error flags can be set if a frame error, noise or an overrun error has been detected during reception.

Clearing the RDRF bit is performed by the following software sequence done by:

- 1. An access to the SCISR register
- 2. A read to the SCIDR register

The RDRF bit must be cleared before the end of the reception of the next character to avoid an overrun error.

#### **Break character**

When a break character is received, the SCI handles it as a framing error.

#### Idle character

When an idle frame is detected, there is the same procedure as a data received character plus an interrupt if the ILIE bit is set and the I bit is cleared in the CCR register.

#### **Overrun error**

An overrun error occurs when a character is received when RDRF has not been reset. Data can not be transferred from the shift register to the RDR register as long as the RDRF bit is not cleared.

When an overrun error occurs:

- The OR bit is set
- The RDR content is not lost
- The shift register is overwritten
- An interrupt is generated if the RIE bit is set and the I bit is cleared in the CCR register

The OR bit is reset by an access to the SCISR register followed by a SCIDR register read operation.



#### Noise error

Oversampling techniques are used for data recovery by discriminating between valid incoming data and noise. Normal data bits are considered valid if three consecutive samples (8th, 9th, 10th) have the same bit value, otherwise the NF flag is set. In the case of start bit detection, the NF flag is set on the basis of an algorithm combining both valid edge detection and three samples (8th, 9th, 10th). Therefore, to prevent the NF flag getting set during start bit reception, there should be a valid edge detection as well as three valid samples.

When noise is detected in a frame:

- The NF flag is set at the rising edge of the RDRF bit
- Data is transferred from the shift register to the SCIDR register
- No interrupt is generated. However this bit rises at the same time as the RDRF bit which itself generates an interrupt.

The NF flag is reset by a SCISR register read operation followed by a SCIDR register read operation.

During reception, if a false start bit is detected (example, 8th, 9th, 10th samples are-011,101,110), the frame is discarded and the receiving sequence is not started for this frame. There is no RDRF bit set for this frame and the NF flag is set internally (not accessible to the user). This NF flag is accessible along with the RDRF bit when a next valid frame is received.

Note: If the application start bit is not long enough to match the above requirements, then the NF flag may get set due to the short start bit. In this case, the NF flag may be ignored by the esolete Product(s), obsolete application software when the first valid byte is received.









## Framing error

A framing error is detected when:

- The stop bit is not recognized on reception at the expected time, following either a desynchronization or excessive noise.
- A break is received

When the framing error is detected:

- the FE bit is set by hardware
- Data is transferred from the Shift register to the SCIDR register
- No interrupt is generated. However this bit rises at the same time as the RDRF bit which itself generates an interrupt.

The FE bit is reset by a SCISR register read operation followed by a SCIDR register read operation.

## **Conventional baud rate generation**

The baud rate for the receiver and transmitter (Rx and Tx) are set independently and ite Productl calculated as follows:

$$Tx = \frac{f_{CPU}}{(16 \cdot PR) \cdot TR} \qquad Rx = \frac{f_{CPU}}{(16 \cdot PI)}$$

where:

PR = 1, 3, 4 or 13 (see SCP[1:0] bits)

TR = 1, 2, 4, 8, 16, 32, 64,128 (see SCT[2:0] bits)

RR = 1, 2, 4, 8, 16, 32, 64,128 (see SCR[2:0] bits).

All these bits are in the SCIBRR register (see Baud rate register (SCIBRR) on page 136).

Example: If f<sub>CPU</sub> is 8 MHz (normal mode) and if PR = 13 and TR = RR = 1, the transmit and receive baud rates are 38400 baud.

Note: The baud rate registers MUST NOT be changed while the transmitter or the receiver is enabled.

## Extended baud rate generation

The extended prescaler option gives a very fine tuning on the baud rate, using a 255 value prescaler, whereas the conventional baud rate generator retains industry standard software compatibility.

The extended baud rate generator block diagram is described in *Figure 55*.

The output clock rate sent to the transmitter or to the receiver is the output from the 16 divider divided by a factor ranging from 1 to 255 set in the SCIERPR or the SCIETPR register.

Note:

The extended prescaler is activated by setting the SCIETPR or SCIERPR register to a value other than zero.



111Ct

The baud rates are calculated as follows:

$$Tx = \frac{f_{CPU}}{16 \cdot ETPR^*(PR^*TR)} \quad Rx = \frac{f_{CPU}}{16 \cdot ERPR^*(PR^*RR)}$$

where:

ETPR = 1,..,255 (see Extended transmit prescaler division register (SCIETPR) on page 137)

ERPR = 1,.. 255 (see Extended receive prescaler division register (SCIERPR) on page 137)

### Receiver muting and wake up feature

In multiprocessor configurations it is often desirable that only the intended message recipient should actively receive the full message contents, thus reducing redundant SCI service overhead for all non addressed receivers.

The non addressed devices may be placed in sleep mode by means of the muting function.

Setting the RWU bit by software puts the SCI in sleep mode:

None of the reception status bits can be set.

All the receive interrupts are inhibited.

A muted receiver may be awakened by one of the following two ways:

- by idle line detection if the WAKE bit is reset
- by address mark detection if the WAKE bit is set

Receiver wakes-up by idle line detection when the receive line has recognised an idle frame. Then the RWU bit is reset by hardware but the IDLE bit is not set.

Receiver wakes-up by address mark detection when it received a '1' as the most significant bit of a word, thus indicating that the message is an address. The reception of this particular word wakes up the receiver, resets the RWU bit and sets the RDRF bit, which allows the receiver to receive this word normally and to use it as an address word.

**Caution:** In mute mode, do not write to the SCICR2 register. If the SCI is in mute mode during the read operation (RWU = 1) and an address mark wake up event occurs (RWU is reset) before the write operation, the RWU bit is set again by this write operation. Consequently the address byte is lost and the SCI is not woken up from mute mode.

### **Parity control**

Parity control (generation of parity bit in transmission and parity checking in reception) can be enabled by setting the PCE bit in the SCICR1 register. Depending on the frame length defined by the M bit, the possible SCI frame formats are as listed in *Table 44*.

| ts <sup>(1)</sup> |
|-------------------|
| ts <sup>(1)</sup> |

| M bit | PCE bit | SCI frame                  |  |  |  |
|-------|---------|----------------------------|--|--|--|
| 0     | 0       | SB   8 bit data   STB      |  |  |  |
| 0     | 1       | SB   7-bit data   PB   STB |  |  |  |
| 1     | 0       | SB   9-bit data   STB      |  |  |  |
| 1     | 1       | SB   8-bit data PB   STB   |  |  |  |

1. Legend: SB = start bit, STB = stop bit, PB = parity bit.

Note:

In case of wake up by an address mark, the MSB bit of the data is taken into account and

## Even parity

not the parity bit

The parity bit is calculated to obtain an even number of '1s' inside the frame made of the 7 or 8 LSB bits (depending on whether M is equal to 0 or 1) and the parity bit.

Example, data = 00110101; 4 bits set => parity bit is 0 if even parity is selected (PS bit = 0).

### Odd parity

The parity bit is calculated to obtain an odd number of '1s' inside the frame made of the 7 or 8 LSB bits (depending on whether M is equal to 0 or 1) and the parity bit.

Example, data = 00110101; 4 bits set => parity bit is 1 if odd parity is selected (PS bit = 1).

### Transmission mode

If the PCE bit is set then the MSB bit of the data written in the data register is not transmitted but is changed by the parity bit.

### **Reception mode**

If the PCE bit is set then the interface checks if the received data byte has an even number of '1s' if even parity is selected (PS = 0) or an odd number of '1s' if odd parity is selected (PS = 1). If the parity check fails, the PE flag is set in the SCISR register and an interrupt is generated if PIE is set in the SCICR1 register.

## SCI clock tolerance

During reception, each bit is sampled 16 times. The majority of the 8th, 9th and 10th samples is considered as the bit value. For a valid bit detection, all the three samples should have the same value otherwise the noise flag (NF) is set. For example: if the 8th, 9th and 10th samples are 0, 1 and 1 respectively, then the bit value is '1', but the noise flag bit is set because the three samples values are not the same.

Consequently, the bit length must be long enough so that the 8th, 9th and 10th samples have the desired bit value. This means the clock frequency should not vary more than 6/16 (37.5%) within one bit. The sampling clock is resynchronized at each start bit, so that when receiving 10 bits (one start bit, 1 data byte, 1 stop bit), the clock deviation must not exceed 3.75%.



Note: The internal sampling clock of the microcontroller samples the pin value on every falling edge. Therefore, the internal sampling clock and the time the application expects the sampling to take place may be out of sync. For example: If the baud rate is 15.625 kbaud (bit length is 64µs), then the 8th, 9th and 10th samples are at 28µs, 32µs and 36µs respectively (the first sample starting ideally at 0µs). But if the falling edge of the internal clock occurs just before the pin value changes, the samples would then be out of sync by ~4µs. This means the entire bit length must be at least 40µs (36µs for the 10th sample + 4µs for synchronization with the internal sampling clock).

### **Clock deviation causes**

The causes which contribute to the total deviation are:

- D<sub>TRA</sub>: Deviation due to transmitter error (local oscillator error of the transmitter or the transmitter is transmitting at a different baud rate).
- D<sub>QUANT</sub>: Error due to the baud rate quantisation of the receiver
- D<sub>REC</sub>: Deviation of the local oscillator of the receiver. This deviation can occur during the reception of one complete SCI message assuming that the deviation has been compensated at the beginning of the message.
- D<sub>TCL</sub>: Deviation due to the transmission line (generally due to the transceivers)

All the deviations of the system should be added and compared to the SCI clock tolerance:

 $D_{TRA} + D_{QUANT} + D_{REC} + D_{TCL} < 3.75\%$ 

### Noise error causes

See also description of noise error in Receiver on page 123.

### Start bit

The noise flag (NF) is set during start bit reception if one of the following conditions occurs:

- 1. A valid falling edge is not detected. A falling edge is considered to be valid if the 3 consecutive samples before the falling edge occurs are detected as '1' and, after the falling edge occurs, during the sampling of the 16 samples, if one of the samples numbered 3, 5 or 7 is detected as a '1'.
- 2. During sampling of the 16 samples, if one of the samples numbered 8, 9 or 10 is detected as a '1'.

Therefore, a valid start bit must satisfy both the above conditions to prevent the noise flag getting set.

### Data bits

The noise flag (NF) is set during normal data bit reception if the following condition occurs: During the sampling of 16 samples, if all three samples numbered 8, 9 and 10 are not the same. The majority of the 8th, 9th and 10th samples is considered as the bit value.

Therefore, a valid data bit must have samples 8, 9 and 10 at the same value to prevent the noise flag being set.





Figure 56. Bit sampling in reception mode

# 10.5.5 Low power modes

| Table 45. E | ffect of I | ow power | modes on | SCI |
|-------------|------------|----------|----------|-----|
|-------------|------------|----------|----------|-----|

| Mode  | Description                                                                   |
|-------|-------------------------------------------------------------------------------|
| Wait  | No effect on SCI.                                                             |
| Trait | SCI interrupts cause the device to exit from wait mode.                       |
|       | SCI registers are frozen.                                                     |
| Halt  | In halt mode, the SCI stops transmitting/receiving until halt mode is exited. |

# 10.5.6 Interrupts

### Table 46. SCI interrupt control/wake-up capability

| Interrupt event                | Event flag | Enable control bit | Exit from wait | Exit from halt |
|--------------------------------|------------|--------------------|----------------|----------------|
| Transmit data register empty   | TDRE       | TIE                |                |                |
| Transmission complete          | тс         | TCIE               |                |                |
| Received data ready to be read | RDRF       | BIE                | Yes            | No             |
| Overrun error detected         | OR         | NIC                | ies            | NO             |
| Idle line detected             | IDLE       | ILIE               |                |                |
| Parity error                   | PE         | PIE                |                |                |

The SCI interrupt events are connected to the same interrupt vector.

These events generate an interrupt if the corresponding enable control bit is set and the interrupt mask in the CC register is reset (RIM instruction).



# 10.5.7 SCI registers

# Status register (SCISR)

| SCISR Reset value: 1100 0000 (0 |      |    |      |      |    |    | 0000 (C0h) |    |
|---------------------------------|------|----|------|------|----|----|------------|----|
|                                 | 7    | 6  | 5    | 4    | 3  | 2  | 1          | 0  |
|                                 | TDRE | TC | RDRF | IDLE | OR | NF | FE         | PE |
|                                 | R    | R  | R    | R    | R  | R  | R          | R  |

| Table 47. | SCISR regist | er description |
|-----------|--------------|----------------|
|           |              |                |

|        | Bit | Bit name | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|--------|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|        | 7   | TDRE     | <ul> <li>Transmit data register empty</li> <li>This bit is set by hardware when the content of the TDR register has been transferred into the shift register. An interrupt is generated if the TIE bit = 1 in the SCICR2 register. It is cleared by a software sequence (an access to the SCISR register followed by a write to the SCIDR register).</li> <li>0: Data is not transferred to the shift register</li> <li>1: Data is transferred to the shift register</li> <li>Note: Data are not transferred to the shift register unless the TDRE bit is cleared.</li> </ul> |  |  |
|        | 6   | тс       | Transmission complete<br>This bit is set by hardware when transmission of a frame containing<br>data is complete. An interrupt is generated if TCIE = 1 in the SCICR2<br>register. It is cleared by a software sequence (an access to the<br>SCISR register followed by a write to the SCIDR register).<br>0: Transmission is not complete<br>1: Transmission is complete<br><i>Note: TC is not set after the transmission of a preamble or a break.</i>                                                                                                                      |  |  |
|        | 5   | ADRF     | <ul> <li>Received data ready flag</li> <li>This bit is set by hardware when the content of the RDR register has been transferred to the SCIDR register. An interrupt is generated if RIE = 1 in the SCICR2 register. It is cleared by a software sequence (an access to the SCISR register followed by a read to the SCIDR register).</li> <li>0: Data are not received</li> <li>1: Received data are ready to be read</li> </ul>                                                                                                                                             |  |  |
| obsole | 4   | IDLE     | Idle line detect<br>This bit is set by hardware when an idle line is detected. An interrupt<br>is generated if the ILIE = 1 in the SCICR2 register. It is cleared by a<br>software sequence (an access to the SCISR register followed by a<br>read to the SCIDR register).<br>0: No idle line is detected<br>1: Idle line is detected<br><i>Note: The IDLE bit is not set again until the RDRF bit is set (i.e. a<br/>new idle line occurs).</i>                                                                                                                              |  |  |



| Bit | Bit name | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3   | OR       | <ul> <li>Overrun error</li> <li>This bit is set by hardware when the word currently being received in the shift register is ready to be transferred into the RDR register while RDRF = 1. An interrupt is generated if RIE = 1 in the SCICR2 register. It is cleared by a software sequence (an access to the SCISR register followed by a read to the SCIDR register).</li> <li>0: No overrun error</li> <li>1: Overrun error is detected</li> <li>Note: When the IDLE bit is set the RDR register content is not lost but the shift register is overwritten.</li> </ul>                                                                            |
| 2   | NF       | <ul> <li>Noise flag</li> <li>This bit is set by hardware when noise is detected on a received frame. It is cleared by a software sequence (an access to the SCISR register followed by a read to the SCIDR register).</li> <li>0: No noise is detected</li> <li>1: Noise is detected</li> <li>Note: The NF bit does not generate an interrupt as it appears at the same time as the RDRF bit which itself generates an interrupt.</li> </ul>                                                                                                                                                                                                         |
| 1   | FE       | <ul> <li>Framing error</li> <li>This bit is set by hardware when a de-synchronization, excessive noise or a break character is detected. It is cleared by a software sequence (an access to the SCISR register followed by a read to the SCIDR register).</li> <li>0: No framing error is detected</li> <li>1: Framing error or break character is detected</li> <li>Note: The FE bit does not generate an interrupt as it appears at the same time as the RDRF bit which itself generates an interrupt. If the word currently being transferred causes both frame error and overrun error, it is transferred and only the OR bit is set.</li> </ul> |
| 0   | PEC      | Parity error<br>This bit is set by hardware when a parity error occurs in receiver<br>mode. It is cleared by a software sequence (a read to the status<br>register followed by an access to the SCIDR data register). An<br>interrupt is generated if PIE = 1 in the SCICR1 register.<br>0: No parity error<br>1: Parity error                                                                                                                                                                                                                                                                                                                       |

| Table 47. | SCISR register description (continued) |
|-----------|----------------------------------------|
|-----------|----------------------------------------|



# Control register 1 (SCICR1)

| SCICR1 |     |      |     |      | Rese | et value: x000 | 0000 (x0b) |
|--------|-----|------|-----|------|------|----------------|------------|
| 7      | 6   | 5    | 4   | 3    | 2    | 1              | 0          |
| R8     | Т8  | SCID | М   | WAKE | PCE  | PS             | PIE        |
| R/W    | R/W | R/W  | R/W | R/W  | R/W  | R/W            | R/W        |

Table 48.

# SCICR1 register description

| Bit             | Bit name | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|-----------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7               | R8       | Receive data bit 8<br>This bit is used to store the 9th bit of the received word when M = 1.                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 6               | Т8       | Transmit data bit 8<br>This bit is used to store the 9th bit of the transmitted word when $M = 1$ .                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| 5               | SCID     | Disabled for low power consumption<br>When this bit is set the SCI prescalers and outputs are stopped at<br>the end of the current byte transfer in order to reduce power<br>consumption.This bit is set and cleared by software.<br>0: SCI enabled<br>1: SCI prescaler and outputs disabled                                                                                                                                                                                                                  |  |  |
| 4               | М        | <ul> <li>Word length</li> <li>This bit determines the word length. It is set or cleared by software.</li> <li>0: 1 Start bit, 8 Data bits, 1 Stop bit</li> <li>1: 1 Start bit, 9 Data bits, 1 Stop bit</li> <li>Note: The M bit must not be modified during a data transfer (both transmission and reception).</li> </ul>                                                                                                                                                                                     |  |  |
| 3               | WAKE     | Wake up method<br>This bit determines the SCI wake up method, it is set or cleared by<br>software.<br>0: Idle line<br>1: Address mark                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| 5 <sup>62</sup> | PCE      | <ul> <li>Parity control enable</li> <li>This bit selects the hardware parity control (generation and detection). When the parity control is enabled, the computed parity is inserted at the MSB position (9th bit if M = 1; 8th bit if M = 0) and parity is checked on the received data. This bit is set and cleared by software. Once it is set, PCE is active after the current byte (in reception and in transmission).</li> <li>0: Parity control disabled</li> <li>1: Parity control enabled</li> </ul> |  |  |



| Bit | Bit name | Function                                                                                                                                                                                                                                                                                              |
|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | PS       | <ul> <li>Parity selection</li> <li>This bit selects the odd or even parity when the parity generation/detection is enabled (PCE bit set). It is set and cleared by software. The parity is selected after the current byte.</li> <li>0: Even parity</li> <li>1: Odd parity</li> </ul>                 |
| 0   | PIE      | <ul> <li>Parity interrupt enable</li> <li>This bit enables the interrupt capability of the hardware parity control when a parity error is detected (PE bit set). It is set and cleared by software.</li> <li>0: Parity error interrupt disabled</li> <li>1: Parity error interrupt enabled</li> </ul> |

| Table 48. | SCICR1 re | egister | description | (continued) |
|-----------|-----------|---------|-------------|-------------|
|-----------|-----------|---------|-------------|-------------|

# Control register 2 (SCICR2)



#### SCICR2 register description Table 49.

|        | Table 49. | SCICR2 regis | ster description                                                                                                                                                                             |
|--------|-----------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | Bit       | Bit name     | Function                                                                                                                                                                                     |
|        | 7         | TIE          | Transmitter interrupt enable<br>This bit is set and cleared by software.<br>0: Interrupt is inhibited<br>1: An SCI interrupt is generated whenever TDRE = 1 in the SCISR<br>register         |
|        | 6         | TCIE         | Transmission complete interrupt enable<br>This bit is set and cleared by software.<br>0: Interrupt is inhibited<br>1: An SCI interrupt is generated whenever TC = 1 in the SCISR<br>register |
| obsole | 5         | RIE          | Receiver interrupt enable<br>This bit is set and cleared by software.<br>0: Interrupt is inhibited<br>1: An SCI interrupt is generated whenever OR = 1 or RDRF = 1 in<br>the SCISR register  |
| 00     | 4         | ILIE         | Idle line interrupt enable<br>This bit is set and cleared by software.<br>0: Interrupt is inhibited<br>1: An SCI interrupt is generated whenever IDLE = 1 in the SCISR<br>register           |



| Bit | Bit name | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3   | TE       | <ul> <li>Transmitter enable</li> <li>This bit enables the transmitter. It is set and cleared by software.</li> <li>0: Transmitter is disabled</li> <li>1: Transmitter is enabled</li> <li>Note 1: During transmission, an '0' pulse on the TE bit ('0' followed by '1') sends a preamble (idle line) after the current word.</li> <li>Note 2: When TE is set there is a 1 bit-time delay before the transmission starts.</li> <li>Caution The TDO pin is free for general purpose I/O only when the TE and RE bits are both cleared (or if TE is never set).</li> </ul> |
| 2   | RE       | Receiver enable<br>This bit enables the receiver. It is set and cleared by software.<br>0: Receiver is disabled<br>1: Receiver is enabled and begins searching for a start bit                                                                                                                                                                                                                                                                                                                                                                                          |
| 1   | RWU      | <ul> <li>Receiver wake up</li> <li>This bit determines if the SCI is in mute mode or not. It is set and cleared by software and can be cleared by hardware when a wake up sequence is recognized.</li> <li>0: Receiver in active mode</li> <li>1: Receiver in mute mode</li> <li>Note: Before selecting mute mode (setting the RWU bit), the SCI must receive some data first, otherwise it cannot function in mute mode with wakeup by idle line detection.</li> </ul>                                                                                                 |
| 0   | SBK      | <ul> <li>Send break</li> <li>This bit set is used to send break characters. It is set and cleared by software.</li> <li>0: No break character is transmitted</li> <li>1: Break characters are transmitted</li> <li>Note: If the SBK bit is set to '1' and then to '0', the transmitter sends a BREAK word at the end of the current word.</li> </ul>                                                                                                                                                                                                                    |

#### Table 49. SCICR2 register description (continued)

# Data register (SCIDR)

Contains the received or transmitted data character, depending on whether it is read from or written to.



The data register performs a double function (read and write) since it is composed of two registers, one for transmission (TDR) and one for reception (RDR).

The TDR register provides the parallel interface between the internal bus and the output shift register (see *Figure 53*).

The RDR register provides the parallel interface between the input shift register and the internal bus (see *Figure 53*).



57

# Baud rate register (SCIBRR)

| SCIBRR |       |   |          |          | Rese | et value: 0000 | 0000 (00h) |
|--------|-------|---|----------|----------|------|----------------|------------|
| 7      | 6     | 5 | 4        | 3        | 2    | 1              | 0          |
| SCP    | [1:0] |   | SCT[2:0] | SCR[2:0] |      |                |            |
| R/     | W     |   | R/W      |          |      | R/W            |            |

# Table 50. SCIBRR register description

| Bit | Bit name | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | SCP[1:0] | First SCI prescaler<br>These 2 prescaling bits allow several standard clock division ranges<br>00: PR prescaling factor = 1<br>01: PR prescaling factor = 3<br>10: PR prescaling factor = 4<br>11: PR prescaling factor = 13                                                                                                                                                                                                                                                              |
| 5:3 | SCT[2:0] | SCI transmitter rate divisor<br>These 3 bits, in conjunction with the SCP1 and SCP0 bits define the<br>total division applied to the bus clock to yield the transmit rate clock<br>in conventional baud rate generator mode:<br>000: TR dividing factor = 1<br>001: TR dividing factor = 2<br>010: TR dividing factor = 4<br>011: TR dividing factor = 8<br>100: TR dividing factor = 16<br>101: TR dividing factor = 32<br>110: TR dividing factor = 64<br>111: TR dividing factor = 128 |
| 2:0 | SCR[2:0] | SCI receiver rate divisor<br>These 3 bits, in conjunction with the SCP[1:0] bits define the total<br>division applied to the bus clock to yield the receive rate clock in<br>conventional baud rate generator mode:<br>000: RR dividing factor = 1<br>001: RR dividing factor = 2<br>010: RR dividing factor = 4<br>011: RR dividing factor = 8<br>100: RR dividing factor = 16<br>101: RR dividing factor = 32<br>110: RR dividing factor = 64<br>111: RR dividing factor = 128          |

# Extended receive prescaler division register (SCIERPR)

Allows setting of the extended prescaler rate division factor for the receive circuit.



| Table 51. | SCIERPR register | description |
|-----------|------------------|-------------|
|-----------|------------------|-------------|

| Bit | Bit name  | Function                                                                                                                                                                                                                                                                                                                                                                                             |
|-----|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | ERPR[7:0] | 8-bit extended receive prescaler register<br>The extended baud rate generator is activated when a value different<br>from 00h is stored in this register. Therefore the clock frequency<br>issued from the 16 divider (see <i>Figure 55</i> ) is divided by the binary<br>factor set in the SCIERPR register (in the range 1 to 255).<br>The extended baud rate generator is not used after a reset. |

# Extended transmit prescaler division register (SCIETPR)

Allows setting of the external prescaler rate division factor for the transmit circuit.



### Table 52. SCIETPR register description

|        | Bit | Bit name  | S Function                                                                                                                                                                                                                                                                                                                                                                                            |
|--------|-----|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | 7:0 | ETPR[7:0] | 8-bit extended transmit prescaler register<br>The extended baud rate generator is activated when a value different<br>from 00h is stored in this register. Therefore the clock frequency<br>issued from the 16 divider (see <i>Figure 55</i> ) is divided by the binary<br>factor set in the SCIETPR register (in the range 1 to 255).<br>The extended baud rate generator is not used after a reset. |
| Obsole |     |           |                                                                                                                                                                                                                                                                                                                                                                                                       |



# **Baud rate selection**

| Table 53. | Baud rate selection |
|-----------|---------------------|
|           | Budd full Scievilon |

|                                                                               |                           |                  | (                          | Condi                                  | tions                                                                |                                                                                                                 |                                      |                                                                |                                                                        |      |
|-------------------------------------------------------------------------------|---------------------------|------------------|----------------------------|----------------------------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------------------------|------------------------------------------------------------------------|------|
| Symbol                                                                        | Parameter                 | f <sub>CPU</sub> | Accurac<br>vs.<br>standare | -                                      | Prescaler                                                            |                                                                                                                 |                                      | Standard                                                       | Baud rate                                                              | Unit |
| f <sub>Tx</sub><br>f <sub>Rx</sub>                                            | Communicatio<br>frequency | on 8MHz          | ~0.16%                     | TR<br>TR<br>TR<br>TR<br>TR<br>TR<br>TR | (or RR)=<br>(or RR)=<br>(or RR)=<br>(or RR)=<br>(or RR)=<br>(or RR)= | al mode<br>=128, PR=<br>= 32, PR=<br>= 16, PR=<br>= 8, PR=1<br>= 4, PR=1<br>= 16, PR=<br>= 2, PR=1<br>= 1, PR=1 | =13<br>=13<br>13<br>13<br>= 13<br>13 | 300<br>1200<br>2400<br>4800<br>9600<br>10400<br>19200<br>38400 | ~1201.92<br>~2403.84<br>~4807.69<br>~9615.38<br>~10416.67<br>~19230.77 | Hz   |
|                                                                               |                           |                  | ~0.79%                     | ET                                     | -                                                                    | node<br>RPR) = 3<br>= 1, PR =                                                                                   |                                      | 14400                                                          | ~14285.71                                                              |      |
| SCI register map and reset values Table 54. SCI register map and reset values |                           |                  |                            |                                        |                                                                      |                                                                                                                 |                                      |                                                                |                                                                        |      |
| Address                                                                       | s (Hex.) Regis            | ster label       | 7                          | 6                                      | 5                                                                    | 4                                                                                                               | 3                                    | 3 2                                                            | 1                                                                      | 0    |

Table 54. SCI register map and reset values

|      | Address (Hex.) | Register label          | 7         | 6         | 5         | 4         | 3         | 2         | 1         | 0         |
|------|----------------|-------------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
|      | 0050h          | SCISR<br>Reset value    | TDRE<br>1 | TC<br>1   | RDRF<br>0 | IDLE<br>0 | OR<br>0   | NF<br>0   | FE<br>0   | PE<br>0   |
|      | 0051h          | SCIDR<br>Reset value    | MSB<br>x  | x         | x         | x         | x         | x         | x         | LSB<br>x  |
|      | 0052h          | SCIBRR<br>Reset value   | SCP1<br>0 | SCP0<br>0 | SCT2<br>0 | SCT1<br>0 | SCT0<br>0 | SCR2<br>0 | SCR1<br>0 | SCR0<br>0 |
|      | 0053h          | SCICR1<br>Reset value   | R8<br>x   | Т8<br>0   | SCID<br>0 | M<br>0    | WAKE<br>0 | PCE<br>0  | PS<br>0   | PIE<br>0  |
|      | 0054h          | SCICR2<br>Reset value   | TIE<br>0  | TCIE<br>0 | RIE<br>0  | ILIE<br>0 | TE<br>0   | RE<br>0   | RWU<br>0  | SBK<br>0  |
|      | 0055h          | SCIERPR<br>Reset value  | MSB<br>0  | 0         | 0         | 0         | 0         | 0         | 0         | LSB<br>0  |
| 018  | 0057h          | SCIPETPR<br>Reset value | MSB<br>0  | 0         | 0         | 0         | 0         | 0         | 0         | LSB<br>0  |
| 0650 |                |                         |           |           |           |           |           |           |           |           |

#### 10.6 10-bit A/D converter (ADC)

#### 10.6.1 Introduction

The on-chip analog to digital converter (ADC) peripheral is a 10-bit, successive approximation converter with internal sample and hold circuitry. This peripheral has up to 16 multiplexed analog input channels (refer to device pin out description) that allow the peripheral to convert the analog voltage levels from up to 16 different sources.

The result of the conversion is stored in a 10-bit data register. The A/D converter is controlled through a control/status register.

#### 10.6.2 Main features

5

- 10-bit conversion
- Up to 16 channels with multiplexed input
- Linear successive approximation
- Data register (DR) which contains the results
- Conversion complete status flag
- On/off bit (to reduce consumption)

The block diagram is shown in Figure 57.

## Figure 57. ADC block diagram



# 10.6.3 Functional description

The conversion is monotonic, meaning that the result never decreases if the analog input does not decrease and never increases if the analog input does not increase.

If the input voltage ( $V_{AIN}$ ) is greater than  $V_{AREF}$  (high-level voltage reference) then the conversion result is FFh in the ADCDRH register and 03h in the ADCDRL register (without overflow indication).

If the input voltage ( $V_{AIN}$ ) is lower than  $V_{SSA}$  (low-level voltage reference) then the conversion result in the ADCDRH and ADCDRL registers is 00 00h.

The A/D converter is linear and the digital result of the conversion is stored in the ADCDRH and ADCDRL registers. The accuracy of the conversion is described in *Section 12: Electrical characteristics*.

 $R_{AIN}$  is the maximum recommended impedance for an analog input signal. If the impedance is too high, this results in a loss of accuracy due to leakage and sampling not being completed in the alloted time.

### A/D converter configuration

The analog input ports must be configured as input, no pull-up, no interrupt. Refer to *Section 9: I/O ports*. Using these pins as analog inputs does not affect the ability of the port to be read as a logic input.

In the ADCCSR register select the CS[3:0] bits to assign the analog channel to convert.

### Starting the conversion

In the ADCCSR register set the ADON bit to enable the A/D converter and to start the conversion. From this time on, the ADC performs a continuous conversion of the selected channel.

When a conversion is complete:

- The EOC bit is set by hardware
- The result is in the ADCDR register

A read to the ADCDRH or a write to any bit of the ADCCSR register resets the EOC bit.

To read the 10 bits, perform the following steps:

- 1. Poll the EOC bit
- 2. Read the ADCDRL register
- 3. Read the ADCDRH register. This clears EOC automatically

Note:

The data is not latched, so both the low and the high data register must be read before the next conversion is complete, so it is recommended to disable interrupts while reading the conversion result.

To read only 8 bits, perform the following steps:

- 1. Poll the EOC bit
- 2. Read the ADCDRH register. This clears EOC automatically



## Changing the conversion channel

The application can change channels during conversion. When software modifies the CH[3:0] bits in the ADCCSR register, the current conversion is stopped, the EOC bit is cleared, and the A/D converter starts converting the newly selected channel.

#### 10.6.4 Low power modes

Note: The A/D converter may be disabled by resetting the ADON bit. This feature allows reduced power consumption when no conversion is needed.

| Table 55. Effect of low power modes on 10 | 10-bit ADC |
|-------------------------------------------|------------|
|-------------------------------------------|------------|

| Mode | Description                                                                                                                                                                                                                  |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Wait | No effect on A/D converter                                                                                                                                                                                                   |
| Halt | A/D converter disabled.<br>After wakeup from halt mode, the A/D converter requires a stabilization time t <sub>STAB</sub> (see <i>Section 12: Electrical characteristics</i> ) before accurate conversions can be performed. |

#### 10.6.5 Interrupts

None.

#### 10.6.6 **10-bit ADC registers**

# Control/status register (ADCCSR)



#### Table 56. **ADCCSR** register description

|        | Bit             | Bit name | Function                                                                                                                                                                                                                                                          |
|--------|-----------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| tosole | 50 <sub>7</sub> | EOC      | <ul> <li>End of conversion</li> <li>This bit is set by hardware. It is cleared by hardware when software reads the ADCDRH register or writes to any bit of the ADCCSR register.</li> <li>0: Conversion is not complete</li> <li>1: Conversion complete</li> </ul> |
|        | 6               | SPEED    | ADC clock selection<br>This bit is set and cleared by software.<br>0: $f_{ADC} = f_{CPU}/4$<br>1: $f_{ADC} = f_{CPU}/2$                                                                                                                                           |
|        | 5               | ADON     | <ul><li>A/D converter on</li><li>This bit is set and cleared by software.</li><li>0: Disable ADC and stop conversion</li><li>1: Enable ADC and start conversion</li></ul>                                                                                         |



| Bit | Bit name | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
|-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 4   | 0        | Reserved, must be kept cleared.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| 3:0 | CH[3:0]  | Channel selection<br>These bits are set and cleared by software. They select the analog<br>input to convert:<br>0000: channel pin = AIN0<br>0001: channel pin = AIN1<br>0010: channel pin = AIN2<br>0011: channel pin = AIN3<br>0100: channel pin = AIN3<br>0110: channel pin = AIN5<br>0110: channel pin = AIN5<br>0110: channel pin = AIN7<br>1000: channel pin = AIN8<br>1001: channel pin = AIN9<br>1010: channel pin = AIN10<br>1011: channel pin = AIN12<br>1101: channel pin = AIN13<br>1110: channel pin = AIN14<br>1111: channel pin = AIN15<br>Note: The number of channels is device dependent. Refer to the<br>Section 2: Pin description. |  |  |  |

Table 56. **ADCCSR register description (continued)** 

## Data register (ADCDRH)



#### **ADCDRH register description** Table 57.

| Bit | Bit name | Function                      |  |  |  |
|-----|----------|-------------------------------|--|--|--|
| 7:0 | D[9:2]   | MSB of converted analog value |  |  |  |

#### Data register (ADCDRL) v 0.

| 26       | ADCDRL Reso |   |   |   |          | et value: 0000 0000 (00h) |    |      |
|----------|-------------|---|---|---|----------|---------------------------|----|------|
| SO'      | 7           | 6 | 5 | 4 | 3        | 2                         | 1  | 0    |
| <u> </u> | 0           |   |   |   |          |                           | D[ | 1:0] |
|          | -           |   |   |   | <u> </u> |                           |    |      |



| Bit   | Bit name | Function                       |  |  |  |  |
|-------|----------|--------------------------------|--|--|--|--|
| 7:2 0 |          | Reserved, must be kept cleared |  |  |  |  |
| 1:0   | D[1:0]   | LSB of converted analog value  |  |  |  |  |

## Table 58. ADCDRL register description

## ADC register map and reset value

| Table 59.ADC register map and reset values |
|--------------------------------------------|
|--------------------------------------------|

|        | Address (Hex.) | Register label        | 7        | 6          | 5         | 4       | 3        | 2        | 1        | 0        |
|--------|----------------|-----------------------|----------|------------|-----------|---------|----------|----------|----------|----------|
|        | 0070h          | ADCCSR<br>Reset value | EOC<br>0 | SPEED<br>0 | ADON<br>0 | 0       | CH3<br>0 | CH2<br>0 | CH1<br>0 | CH0<br>0 |
|        | 0071h          | ADCDRH<br>Reset value | D9<br>0  | D8<br>0    | D7<br>0   | D6<br>0 | D5<br>0  | D4<br>0  | D3<br>0  | D2<br>0  |
|        | 0072h          | ADCDRL<br>Reset value | 0        | 0          | 0         | 0       | 0        | 0        | D1<br>0  | D0<br>0  |
| obsole | stepro         | Jucils                |          | 2,05       |           | e       | 510      | 900      | cile     |          |



# 11 Instruction set

# 11.1 CPU addressing modes

The CPU features 17 different addressing modes which can be classified in 7 main groups (see *Table 60*).

|                 | -               |  |  |  |  |  |
|-----------------|-----------------|--|--|--|--|--|
| Addressing mode | Example         |  |  |  |  |  |
| Inherent        | nop             |  |  |  |  |  |
| Immediate       | ld A,#\$55      |  |  |  |  |  |
| Direct          | ld A,\$55       |  |  |  |  |  |
| Indexed         | ld A,(\$55,X)   |  |  |  |  |  |
| Indirect        | ld A,([\$55],X) |  |  |  |  |  |
| Relative        | jrne loop       |  |  |  |  |  |
| Bit operation   | bset byte,#5    |  |  |  |  |  |

Table 60. CPU addressing mode groups

The CPU instruction set is designed to minimize the number of bytes required per instruction. To do so, most of the addressing modes may be subdivided in two sub-modes called long and short:

- Long addressing mode is more powerful because it can use the full 64 Kbyte address space, however it uses more bytes and more CPU cycles.
- Short addressing mode is less powerful because it can generally only access page zero (0000h - 00FFh range), but the instruction size is more compact, and faster. All memory to memory instructions use short addressing modes only (CLR, CPL, NEG, BSET, BRES, BTJT, BTJF, INC, DEC, RLC, RRC, SLL, SRL, SRA, SWAP)

The ST7 assembler optimizes the use of long and short addressing modes.

obsolete Product



|           | Mode     |          | Syntax                 | Destination | Pointer<br>address | Pointer<br>size | Length<br>(bytes) |
|-----------|----------|----------|------------------------|-------------|--------------------|-----------------|-------------------|
| Inherent  |          |          | nop                    |             |                    |                 | + 0               |
| Immediate |          |          | ld A,#\$55             |             |                    |                 | + 1               |
| Short     | Direct   |          | ld A,\$10              | 00FF        |                    |                 | + 1               |
| Long      | Direct   |          | ld A,\$1000            | 0000FFFF    |                    |                 | + 2               |
| No offset | Direct   | Indexed  | ld A,(X)               | 00FF        |                    |                 | + 0               |
| Short     | Direct   | Indexed  | ld A,(\$10,X)          | 001FE       |                    |                 | + 1               |
| Long      | Direct   | Indexed  | ld A,(\$1000,X)        | 0000FFFF    |                    |                 | + 2               |
| Short     | Indirect |          | ld A,[\$10]            | 00FF        | 00FF               | byte            | + 2               |
| Long      | Indirect |          | ld A,[\$10.w]          | 0000FFFF    | 00FF               | word            | + 2               |
| Short     | Indirect | Indexed  | ld A,([\$10],X)        | 001FE       | 00FF               | byte            | + 2               |
| Long      | Indirect | Indexed  | ld<br>A,([\$10.w],X)   | 0000FFFF    | 00FF               | word            | +2                |
| Relative  | Direct   |          | jrne loop              | PC+/-127    |                    | ,,,0,,          | + 1               |
| Relative  | Indirect |          | jrne [\$10]            | PC+/-127    | 00FF               | byte            | + 2               |
| Bit       | Direct   |          | bset \$10,#7           | 00FF        | 00                 |                 | + 1               |
| Bit       | Indirect |          | bset [\$10],#7         | 00FF        | 00FF               | byte            | + 2               |
| Bit       | Direct   | Relative | btjt<br>\$10,#7,skip   | 00FF        |                    |                 | + 2               |
| Bit       | Indirect | Relative | btjt<br>[\$10],#7,skip | 00FF        | 00FF               | byte            | + 3               |

Table 61. CPU addressing mode overview



57

145/201

# 11.1.1 Inherent instructions

All inherent instructions consist of a single byte. The opcode fully specifies all the required information for the CPU to process the operation.

| Inherent instruction    | Function                            |
|-------------------------|-------------------------------------|
| NOP                     | No operation                        |
| TRAP                    | S/W interrupt                       |
| WFI                     | Wait for interrupt (low power mode) |
| HALT                    | Halt oscillator (lowest power mode) |
| RET                     | Sub-routine return                  |
| IRET                    | Interrupt sub-routine return        |
| SIM                     | Set interrupt mask (level 3)        |
| RIM                     | Reset interrupt mask (level 0)      |
| SCF                     | Set carry flag                      |
| RCF                     | Reset carry flag                    |
| RSP                     | Reset stack pointer                 |
| LD                      | Load                                |
| CLR                     | Clear                               |
| PUSH/POP                | Push/pop to/from the stack          |
| INC/DEC                 | Increment/decrement                 |
| TNZ                     | Test negative or zero               |
| CPL, NEG                | 1 or 2 complement                   |
| MUL                     | Byte multiplication                 |
| SLL, SRL, SRA, RLC, RRC | Shift and rotate operations         |
| SWAP                    | Swap nibbles                        |

Table 62. Inherent instructions

# 11.1.2 Immediate instructions

Immediate instructions have two bytes, the first byte contains the opcode, the second byte contains the operand value.

| Table 63. | Immediate | instructions |
|-----------|-----------|--------------|
|           | mmculate  | mou actions  |

| Immediate Instruction | Function              |
|-----------------------|-----------------------|
| LD                    | Load                  |
| СР                    | Compare               |
| BCP                   | Bit compare           |
| AND, OR, XOR          | Logical operations    |
| ADC, ADD, SUB, SBC    | Arithmetic operations |

1050



### 11.1.3 Direct instructions

In direct instructions, the operands are referenced by their memory address.

The direct addressing mode consists of two sub-modes:

- Direct instructions (short)
   The address is a byte, thus requires only one byte after the opcode, but only allows 00 FF addressing space.
- Direct instructions (long)
   The address is a word, thus allowing 64 Kbyte addressing space, but requires 2 bytes after the opcode.

### 11.1.4 Indexed instructions (no offset, short, long)

In this mode, the operand is referenced by its memory address, which is defined by the unsigned addition of an index register (X or Y) with an offset.

The indirect addressing mode consists of three sub-modes:

Indexed (no offset)

There is no offset, (no extra byte after the opcode), and allows 00 - FF addressing space.

Indexed (short)

The offset is a byte, thus requires only one byte after the opcode and allows 00 - 1FE addressing space.

Indexed (long)

The offset is a word, thus allowing 64 Kbyte addressing space and requires 2 bytes after the opcode.

# 11.1.5 Indirect instructions (short, long)

The required data byte to do the operation is found by its memory address, located in memory (pointer).

The pointer address follows the opcode. The indirect addressing mode consists of two submodes:

Indirect (short)

The pointer address is a byte, the pointer size is a byte, thus allowing 00 - FF addressing space, and requires 1 byte after the opcode.

Indirect (long)

The pointer address is a byte, the pointer size is a word, thus allowing 64 Kbyte addressing space, and requires 1 byte after the opcode.



# 11.1.6 Indirect indexed instructions (short, long)

This is a combination of indirect and short indexed addressing modes. The operand is referenced by its memory address, which is defined by the unsigned addition of an index register value (X or Y) with a pointer value located in memory. The pointer address follows the opcode.

The indirect indexed addressing mode consists of two sub-modes:

Indirect indexed (short)

The pointer address is a byte, the pointer size is a byte, thus allowing 00 - 1FE addressing space, and requires 1 byte after the opcode.

• Indirect indexed (long)

The pointer address is a byte, the pointer size is a word, thus allowing 64 Kbyte addressing space, and requires 1 byte after the opcode.

# Table 64. Instructions supporting direct, indexed, indirect and indirect indexed addressing modes

| Long and short instructions | Function                                    |
|-----------------------------|---------------------------------------------|
| LD                          | Load                                        |
| СР                          | Compare                                     |
| AND, OR, XOR                | Logical operations                          |
| ADC, ADD, SUB, SBC          | Arithmetic addition/substraction operations |
| BCP                         | Bit compare                                 |

# Table 65. Short instructions and functions

|       | Short instructions only | Function                     |
|-------|-------------------------|------------------------------|
|       | CLR                     | Clear                        |
|       | INC, DEC                | Increment/decrement          |
|       | TNZ (S)                 | Test negative or zero        |
|       | CPL, NEG                | 1 or 2 complement            |
|       | BSET, BRES              | Bit operations               |
|       | BTJT, BTJF              | Bit test and jump operations |
|       | SLL, SRL, SRA, RLC, RRC | Shift and rotate operations  |
| 10    | SWAP                    | Swap nibbles                 |
| colle | CALL, JP                | Call or jump subroutine      |
| 0625  |                         |                              |



# **11.1.7** Relative mode instructions (direct, indirect)

This addressing mode is used to modify the PC register value, by adding an 8-bit signed offset to it.

### Table 66. Relative mode instructions (direct and indirect)

| Available relative direct/indirect instructions | Function         |
|-------------------------------------------------|------------------|
| JRxx                                            | Conditional jump |
| CALLR                                           | Call relative    |

The relative addressing mode consists of two sub-modes:

Relative (direct)

The offset is following the opcode.

Relative (indirect)

The offset is defined in memory, which address follows the opcode.

# 11.2 Instruction groups

The ST7 family devices use an instruction set consisting of 63 instructions. The instructions may be subdivided into 13 main groups as illustrated in the following table:

|     | Load and transfer                | LD   | CLR  |      | 0    | *    |       |     |     |
|-----|----------------------------------|------|------|------|------|------|-------|-----|-----|
|     | Stack operation                  | PUSH | POP  | RSP  |      |      |       |     |     |
|     | Increment/decrement              | INC  | DEC  | 0.   |      |      |       |     |     |
|     | Compare and tests                | CP   | TNZ  | BCP  |      |      |       |     |     |
|     | Logical operations               | AND  | OR   | XOR  | CPL  | NEG  |       |     |     |
|     | Bit operation                    | BSET | BRES |      |      |      |       |     |     |
|     | Conditional bit test and branch  | BTJT | BTJF |      |      |      |       |     |     |
|     | Arithmetic operations            | ADC  | ADD  | SUB  | SBC  | MUL  |       |     |     |
|     | Shift and rotates                | SLL  | SRL  | SRA  | RLC  | RRC  | SWAP  | SLA |     |
|     | Unconditional jump or call       | JRA  | JRT  | JRF  | JP   | CALL | CALLR | NOP | RET |
|     | Conditional branch               | JRxx |      |      |      |      |       |     |     |
|     | Interruption management          | TRAP | WFI  | HALT | IRET |      |       |     |     |
| SO. | Condition code flag modification | SIM  | RIM  | SCF  | RCF  |      |       |     |     |
| 005 |                                  |      |      |      |      | •    |       |     |     |

### Table 67. Instruction groups



# 11.3 Using a pre-byte

The instructions are described with one to four opcodes.

In order to extend the number of available opcodes for an 8-bit CPU (256 opcodes), three different prebyte opcodes are defined. These prebytes modify the meaning of the instruction they precede.

The whole instruction becomes:

- PC-2 End of previous instruction
- PC-1 Prebyte
- PC Opcode

obsolete Product(s)

PC+1 Additional word (0 to 2) according to the number of bytes required to compute the effective address

These prebytes enable instructions in Y as well as indirect addressing modes to be implemented. They precede the opcode of the instructions in X or the instructions using direct addressing mode. The prebytes are:

- PDY 90 Replace an X based instruction using immediate, direct, indexed, or inherent addressing mode by a Y one
- PIX 92 Replace an instruction using direct, direct bit, or direct relative addressing mode to an instruction using the corresponding indirect addressing mode

It also changes an instruction using X indexed addressing mode to an instruction using indirect X indexed addressing mode

PIY 91 Replace an instruction using X indirect indexed addressing mode by a Y one



| Mnemo | Description               | Function/example    | Dst    | Src |   | 11 | н | 10  | Ν | z  | С |
|-------|---------------------------|---------------------|--------|-----|---|----|---|-----|---|----|---|
| ADC   | Add with carry            | A=A+M+C             | A      | М   |   |    | Н |     | Ν | Ζ  | С |
| ADD   | Addition                  | A = A + M           | A      | М   |   |    | Н |     | Ν | Ζ  | С |
| AND   | Logical And               | A = A . M           | A      | М   |   |    |   |     | Ν | Ζ  |   |
| BCP   | Bit compare A, memory     | tst (A . M)         | A      | М   |   |    |   |     | Ν | Ζ  |   |
| BRES  | Bit reset                 | bres Byte, #3       | М      |     |   |    |   |     |   |    |   |
| BSET  | Bit set                   | bset Byte, #3       | М      |     |   |    |   |     |   |    |   |
| BTJF  | Jump if bit is false (0)  | btjf Byte, #3, Jmp1 | М      |     |   |    |   |     |   |    | С |
| BTJT  | Jump if bit is true (1)   | btjt Byte, #3, Jmp1 | М      |     |   |    |   |     |   |    | С |
| CALL  | Call subroutine           |                     |        |     |   |    |   |     |   |    |   |
| CALLR | Call subroutine relative  |                     |        |     |   |    |   |     |   |    |   |
| CLR   | Clear                     |                     | reg, M |     |   |    |   |     | 0 | ÷. |   |
| СР    | Arithmetic compare        | tst(Reg - M)        | reg    | М   |   |    |   |     | Ν | Z  | С |
| CPL   | One complement            | A = FFH-A           | reg, M |     |   |    |   | . ( | N | z  | 1 |
| DEC   | Decrement                 | dec Y               | reg, M |     |   |    |   |     | Ν | Ζ  |   |
| HALT  | Halt                      |                     |        |     |   | 1  |   | 0   |   |    |   |
| IRET  | Interrupt routine return  | Pop CC, A, X, PC    |        |     |   | 11 | Н | 10  | Ν | Z  | С |
| INC   | Increment                 | inc X               | reg, M | 010 |   |    |   |     | Ν | Ζ  |   |
| JP    | Absolute jump             | jp [TBL.w]          | C C    |     |   |    |   |     |   |    |   |
| JRA   | Jump relative always      |                     | 02     |     |   |    |   |     |   |    |   |
| JRT   | Jump relative             | U                   |        |     |   |    |   |     |   |    |   |
| JRF   | Never jump                | jrf *               |        |     |   |    |   |     |   |    |   |
| JRIH  | Jump if ext. INT pin = 1  | (ext. INT pin high) |        |     |   |    |   |     |   |    |   |
| JRIL  | Jump if ext. INT pin = 0  | (ext. INT pin low)  |        |     |   |    |   |     |   |    |   |
| JRH   | Jump if H = 1             | H = 1 ?             |        |     |   |    |   |     |   |    |   |
| JRNH  | Jump if H = 0             | H = 0 ?             |        |     |   |    |   |     |   |    |   |
| JRM   | Jump if 11:0 = 11         | 11:0 = 11 ?         |        |     |   |    |   |     |   |    |   |
| JRNM  | Jump if I1:0 <> 11        | 11:0 <> 11 ?        |        |     |   |    |   |     |   |    |   |
| JRMI  | Jump if N = 1 (minus)     | N = 1 ?             |        |     |   |    |   |     |   |    |   |
| JRPL  | Jump if N = 0 (plus)      | N = 0 ?             |        |     |   |    |   |     |   |    |   |
| JREQ  | Jump if Z = 1 (equal)     | Z = 1 ?             |        |     |   |    |   |     |   |    |   |
| JRNE  | Jump if Z = 0 (not equal) | Z = 0 ?             |        |     |   |    |   |     |   |    |   |
| JRC   | Jump if C = 1             | C = 1 ?             |        |     | 1 |    |   |     |   |    |   |
| JRNC  | Jump if C = 0             | C = 0 ?             |        |     | 1 |    |   |     |   |    |   |
| JRULT | Jump if C = 1             | Unsigned <          |        |     |   |    |   |     |   |    |   |
| JRUGE | Jump if C = 0             | Jmp if unsigned >=  |        |     | 1 |    | - |     | - | -  |   |



| Mnemo | Description            | Function/example    | Dst     | Src     |   | 11 | н | 10     | Ν | z | C |
|-------|------------------------|---------------------|---------|---------|---|----|---|--------|---|---|---|
| JRUGT | Jump if $(C + Z = 0)$  | Unsigned >          |         |         |   |    |   |        |   |   |   |
| JRULE | Jump if $(C + Z = 1)$  | Unsigned <=         |         |         |   |    |   |        |   |   |   |
| LD    | Load                   | dst <= src          | reg, M  | M, reg  |   |    |   |        | Ν | Z |   |
| MUL   | Multiply               | X, A = X * A        | A, X, Y | X, Y, A |   |    | 0 |        |   |   | ( |
| NEG   | Negate (2's compl)     | neg \$10            | reg, M  |         |   |    |   |        | Ν | Z | 0 |
| NOP   | No operation           |                     |         |         |   |    |   |        |   |   |   |
| OR    | OR operation           | A = A + M           | А       | М       |   |    |   |        | Ν | Z |   |
| POP   | Pop from the stack     | pop reg             | reg     | М       |   |    |   |        |   |   |   |
| FUF   | Pop nom me stack       | pop CC              | CC      | М       | • | 11 | Н | 10     | Ν | Z | C |
| PUSH  | Push onto the stack    | push Y              | М       | reg, CC |   |    |   |        |   |   |   |
| RCF   | Reset carry flag       | C = 0               |         |         |   |    |   |        |   |   | ( |
| RET   | Subroutine return      |                     |         |         |   |    |   |        | ~ | S |   |
| RIM   | Enable interrupts      | 11:0 = 10 (level 0) |         |         |   | 1  |   | 0      | 5 |   |   |
| RLC   | Rotate left true C     | C <= A <= C         | reg, M  |         |   |    |   | N<br>N | Ν | Z | ( |
| RRC   | Rotate right true C    | C => A => C         | reg, M  |         |   | 2  | 5 |        | Ν | Z | ( |
| RSP   | Reset stack pointer    | S = Max allowed     |         | . 0     |   |    |   |        |   |   |   |
| SBC   | Substract with carry   | A = A - M - C       | A       | М       |   |    |   |        | Ν | Z | ( |
| SCF   | Set carry flag         | C = 1               | ~       |         |   |    |   |        |   |   | - |
| SIM   | Disable interrupts     | 11:0 = 11 (level 3) | 3       |         |   | 1  |   | 1      |   |   |   |
| SLA   | Shift left arithmetic  | C <= A <= 0         | reg, M  |         |   |    |   |        | Ν | Z | 0 |
| SLL   | Shift left logic       | C <= A <= 0         | reg, M  |         |   |    |   |        | Ν | Z | ( |
| SRL   | Shift right logic      | 0 => A => C         | reg, M  |         |   |    |   |        | 0 | Z | ( |
| SRA   | Shift right arithmetic | A7 => A => C        | reg, M  |         |   |    |   |        | Ν | Z | ( |
| SUB   | Substraction           | A = A - M           | A       | М       |   |    |   |        | Ν | Z | ( |
| SWAP  | SWAP nibbles           | A7-A4 <=> A3-A0     | reg, M  |         |   |    |   |        | Ν | Z |   |
| TNZ   | Test for neg and zero  | tnz lbl1            |         |         |   |    |   |        | Ν | Z |   |
| TRAP  | S/W trap               | S/W interrupt       |         |         |   | 1  |   | 1      |   |   |   |
| WFI   | Wait for interrupt     |                     |         |         |   | 1  |   | 0      |   |   |   |
| XOR   | Exclusive OR           | A = A XOR M         | A       | М       |   |    |   |        | Ν | Z | t |

 Table 68.
 Instruction set overview (continued)



# 12 Electrical characteristics

# 12.1 Parameter conditions

Unless otherwise specified, all voltages are referred to V<sub>SS</sub>.

### 12.1.1 Minimum and maximum values

Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at  $T_A = 25^{\circ}C$  and  $T_A = T_Amax$  (given by the selected temperature range).

Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean  $\pm 3\sigma$ ).

# 12.1.2 Typical values

Unless otherwise specified, typical data are based on  $T_A = 25^{\circ}$ C,  $V_{DD} = 5$ V. They are given only as design guidelines and are not tested.

### 12.1.3 Typical curves

Unless otherwise specified, all typical curves are given only as design guidelines and are not tested.

### 12.1.4 Loading capacitor

The loading conditions used for pin parameter measurement are shown in *Figure 58*.

### Figure 58. Pin loading conditions



#### 12.1.5 Pin input voltage

The input voltage measurement on a pin of the device is described in Figure 59.

### Figure 59. Pin input voltage



#### Absolute maximum ratings 12.2

Stresses above those listed as 'absolute maximum ratings' may cause permanent damage to the device. This is a stress rating only and functional operation of the device under these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

#### 12.2.1 Voltage characteristics

#### Table 69. **Voltage characteristics**

| affect device reliabi                     | ility.                                              | 30                                                |        |  |
|-------------------------------------------|-----------------------------------------------------|---------------------------------------------------|--------|--|
| Voltage charac<br>Table 69. Voltag        | teristics<br>Je characteristics                     |                                                   |        |  |
| Symbol                                    | Ratings                                             | Maximum value                                     | Unit   |  |
| V <sub>DD</sub> - V <sub>SS</sub>         | Supply voltage                                      | 6.5                                               |        |  |
| V <sub>PP</sub> - V <sub>SS</sub>         | Programming voltage                                 | 13                                                |        |  |
|                                           | Input voltage on true open drain pin                | V <sub>SS</sub> - 0.3 to 6.5                      | V      |  |
| V <sub>IN</sub> <sup>(1)(2)</sup>         | Input voltage on any other pin                      | V <sub>SS</sub> - 0.3 to<br>V <sub>DD</sub> + 0.3 |        |  |
| $ \Delta V_{DDx} $ and $ \Delta V_{SSx} $ | Variations between different digital power pins     | 50                                                | mV     |  |
| IV <sub>SSA</sub> - V <sub>SSx</sub> I    | Variations between digital and analog ground pins   | 50                                                | 111V   |  |
| V <sub>ESD(HBM)</sub>                     | Electro-static discharge voltage (human body model) | See Section 12.7                                  | 7.3 on |  |
| V <sub>ESD(MM)</sub>                      | Electro-static discharge voltage (machine model)    | page 167                                          |        |  |

Directly connecting the  $\overline{\text{RESET}}$  and I/O pins to  $V_{DD}$  or  $V_{SS}$  could damage the device if an unintentional internal reset is generated or an unexpected change of the I/O configuration occurs (for example, due to a corrupted program counter). To guarantee safe operation, this connection has to be done through a pull-up or pull-down resistor (typical: 4.7k\Omega for RESET, 10k\Omega for I/Os). For the same reason, unused I/O pins must not be directly tied to  $V_{DD}$  or  $V_{SS}$ .

 $I_{INJ(PIN)}$  must never be exceeded. This is implicitly insured if  $V_{IN}$  maximum is respected. If  $V_{IN}$  maximum cannot be respected, the injection current must be limited externally to the  $I_{INJ(PIN)}$  value. A positive injection is induced by  $V_{IN} > V_{DD}$  while a negative injection is induced by  $V_{IN} < V_{SS}$ . For true open-drain pads, there is no positive injection current, and the corresponding  $V_{IN}$  maximum must always be respected 2.

josó



# 12.2.2 Current characteristics

Table 70.Current characteristics

| Symbol                          | Ratings                                             |                            | Maximum value | Unit |
|---------------------------------|-----------------------------------------------------|----------------------------|---------------|------|
| 1                               | Total current into V <sub>DD</sub> power lines      | 32-pin device              | 75            | mA   |
| I <sub>VDD</sub>                | (source <sup>(1)</sup> )                            | 44-pin device              | 150           | ША   |
| l                               | Total current out of V <sub>SS</sub> ground lines   | 32-pin device              | 75            | mA   |
| I <sub>VSS</sub>                | (sink) <sup>(1)</sup>                               | 44-pin device              | 150           | ША   |
|                                 | Output current sunk by any standard I/O and         | 20                         |               |      |
| I <sub>IO</sub>                 | Output current sunk by any high sink I/O pin        | 40                         |               |      |
|                                 | Output current source by any I/Os and contr         | - 25                       |               |      |
|                                 | Injected current on V <sub>PP</sub> pin             | ± 5                        |               |      |
|                                 | Injected current on RESET pin                       | ± 5                        | mA            |      |
| $I_{\rm INJ(PIN)}^{(2)(3)}$     | Injected current on OSC1 and OSC2 pins              | ±5 C                       |               |      |
|                                 | Injected current on Flash device pin PB0            | +5                         |               |      |
|                                 | Injected current on any other pin <sup>(4)(5)</sup> | ± 5                        |               |      |
| $\Sigma I_{\rm INJ(PIN)}^{(2)}$ | Total injected current (sum of all I/O and cor      | ntrol pins) <sup>(4)</sup> | ± 25          |      |

1. All power ( $V_{DD}$ ) and ground ( $V_{SS}$ ) lines must always be connected to the external supply.

2. I<sub>INJ(PIN)</sub> must never be exceeded. This is implicitly insured if V<sub>IN</sub> maximum is respected. If V<sub>IN</sub> maximum cannot be respected, the injection current must be limited externally to the I<sub>INJ(PIN)</sub> value. A positive injection is induced by V<sub>IN</sub>>V<sub>DD</sub> while a negative injection is induced by V<sub>IN</sub><V<sub>SS</sub>. For true open-drain pads, there is no positive injection current, and the corresponding V<sub>IN</sub> maximum must always be respected

- 3. Negative injection disturbs the analog performance of the device. See note 3 in Section 12.12.3: ADC accuracy on page 181.
- 4. When several inputs are submitted to a current injection, the maximum Σl<sub>INJ(PIN)</sub> is the absolute sum of the positive and negative injected currents (instantaneous values). These results are based on characterisation with Σl<sub>INJ(PIN)</sub> maximum current injection on four I/O port pins of the device.
- 5. True open drain I/O port pins do not accept positive injection.

# 12.2.3 Thermal characteristics

### Table 71. Thermal characteristics

|      | Symbol           | Ratings                                      | Value                 | Unit     |
|------|------------------|----------------------------------------------|-----------------------|----------|
|      | T <sub>STG</sub> | Storage temperature range                    | -65 to +150           | °C       |
| c012 | TJ               | Maximum junction temperature (see Section 13 | .2: Thermal character | ristics) |
| 0/05 |                  |                                              |                       |          |



# 12.3 Operating conditions

 Table 72.
 General operating conditions

| Symbol           | Parameter                                       | Conditions                      | Min | Max | Unit |  |
|------------------|-------------------------------------------------|---------------------------------|-----|-----|------|--|
| f <sub>CPU</sub> | Internal clock frequency                        |                                 | 0   | 8   | MHz  |  |
| V <sub>DD</sub>  | Operating voltage<br>(except Flash write/erase) |                                 | 3.8 | 5.5 | V    |  |
|                  | Operating voltage for Flash<br>write/erase      | V <sub>PP</sub> = 11.4 to 12.6V | 4.5 | 5.5 |      |  |
|                  |                                                 | A suffix version                | -40 | 85  |      |  |
| Τ <sub>Α</sub>   | Ambient temperature range                       | B suffix version                | -40 | 105 | °C   |  |
|                  |                                                 | C suffix version                | -40 | 125 |      |  |

# Figure 60. f<sub>CPU</sub> max versus V<sub>DD</sub>



1. Some temperature ranges are only available with a specific package and memory size. Refer to *Section 14: Device configuration and ordering information.* 





#### Supply current characteristics 12.4

The following current consumption specified for the ST7 functional operating modes over temperature range does not take into account the clock source current consumption. To get the total device consumption, the two current values must be added (except for halt mode for which the clock is stopped).

#### 12.4.1 **Current consumption**

| Symbol          | Parameter                                         | Conditions                                                                                                                                                                                                |                              | ash<br>/ices                |                          | OM<br>/ices               | Unit |
|-----------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----------------------------|--------------------------|---------------------------|------|
|                 |                                                   |                                                                                                                                                                                                           | Тур                          | Max <sup>(1)</sup>          | Тур                      | Max <sup>(1)</sup>        |      |
|                 | Supply current in run mode <sup>(2)</sup>         |                                                                                                                                                                                                           | 1<br>1.4<br>2.4<br>4.4       | 2.3<br>3.5<br>5.3<br>7.0    | 1.3<br>2.0<br>3.6<br>7.1 | 2.0<br>3.0<br>5<br>10     | mA   |
|                 | Supply current in slow mode <sup>(2)</sup>        | $      f_{OSC} = 2MHz,  f_{CPU} = 62.5 kHz \\       f_{OSC} = 4MHz,  f_{CPU} = 125 kHz \\       f_{OSC} = 8MHz,  f_{CPU} = 250 kHz \\       f_{OSC} = 16MHz,  f_{CPU} = 500 kHz $                         | 0.48<br>0.53<br>0.63<br>0.80 | 1<br>1.1<br>1.2<br>1.4      | 0.6<br>0.7<br>0.8<br>1.1 | 1.8<br>2.1<br>2.4<br>3.0  | mA   |
| I <sub>DD</sub> | Supply current in wait mode <sup>(2)</sup>        |                                                                                                                                                                                                           | 0.6<br>0.9<br>1.3<br>2.3     | 1.8<br>2.2<br>2.6<br>3.6    | 1<br>1.5<br>2.5<br>4.5   | 1.3<br>2.0<br>3.3<br>6    | mA   |
|                 | Supply current in slow wait mode <sup>(2)</sup>   | $      f_{OSC} = 2MHz, \      f_{CPU} = 62.5 kHz \\       f_{OSC} = 4MHz, \      f_{CPU} = 125 kHz \\       f_{OSC} = 8MHz, \      f_{CPU} = 250 kHz \\       f_{OSC} = 16MHz, \      f_{CPU} = 500 kHz $ | 430<br>470<br>530<br>660     | 950<br>1000<br>1050<br>1200 | 70<br>100<br>200<br>350  | 200<br>300<br>600<br>1200 | μΑ   |
|                 | Supply current in halt mode <sup>(3)</sup>        | $-40^{\circ}C \le T_A \le +85^{\circ}C$ $-40^{\circ}C \le T_A \le +125^{\circ}C$                                                                                                                          | <1<br>5                      | 10<br>50                    | <1<br><1                 | 10<br>50                  | μA   |
|                 | Supply current in active halt mode <sup>(4)</sup> | $f_{OSC} = 2MHz$<br>$f_{OSC} = 4MHz$<br>$f_{OSC} = 8MHz$<br>$f_{OSC} = 16MHz$                                                                                                                             | 60<br>100<br>180<br>340      | 160<br>200<br>300<br>500    | 22<br>44<br>86<br>170    | 30<br>60<br>120<br>300    | μA   |

#### Table 73. Current consumption

Data based on characterization results, tested in production at  $V_{DD}$  max. and  $f_{CPU}$  max.

Measurements are done in the following conditions: - Progam executed from RAM, CPU running with RAM access. The increase in consumption when executing from Flash is 50%.

- All I/O pins in input mode with a static value at VDD or VSS (no load)

- All peripherals in reset state.

1.

- Clock input (OSC1) driven by external square wave.
   In slow and slow wait mode, f<sub>CPU</sub> is based on f<sub>OSC</sub> divided by 32.
   To obtain the total current consumption of the device, add the clock source (*Section 12.5.3*) and the peripheral power consumption (Section 12.4.3).
- All I/O pins in push-pull 0 mode (when applicable) with a static value at V<sub>DD</sub> or V<sub>SS</sub> (no load). Data based on characterization results, tested in production at V<sub>DD</sub> max. and f<sub>CPU</sub> max. З.

Data based on characterisation results, not tested in production. All I/O pins in push-pull 0 mode (when 4. applicable) with a static value at  $V_{DD}$  or  $V_{SS}$  (no load); clock input (OSC1) driven by external square wave. To obtain the total current consumption of the device, add the clock source consumption (*Section 12.5.3*).



57

Power consumption vs f<sub>CPU</sub>: Flash devices

Figure 61. Typical  $I_{DD}$  in run mode















#### 12.4.2 Supply and clock managers

The previous current consumption specified for the ST7 functional operating modes over temperature range does not take into account the clock source current consumption. To get the total device consumption, the two current values must be added (except for halt mode).

Table 74. Supply current of clock sources

|                      | ••••••••••••••••••••••••••••••••••••••                   |               |                                   |     |      |
|----------------------|----------------------------------------------------------|---------------|-----------------------------------|-----|------|
| Symbol               | Parameter                                                | Conditions    | Тур                               | Мах | Unit |
| I <sub>DD(RES)</sub> | Supply current of resonator oscillator <sup>(1)(2)</sup> |               | see Section 12.5.3<br>on page 162 |     | μA   |
| I <sub>DD(PLL)</sub> | PLL supply current                                       | $V_{DD} = 5V$ | 360                               |     | μA   |

<sup>1.</sup> Data based on characterization results done with the external components specified in Section 12.5.3, not tested in production.

2. As the oscillator is based on a current source, the consumption does not depend on the voltage.



#### 12.4.3 **On-chip peripherals**

Table 75. **On-chip peripherals** 

| Symbol               | Parameter                                         | Conditions                                         | Тур | Unit |
|----------------------|---------------------------------------------------|----------------------------------------------------|-----|------|
| I <sub>DD(TIM)</sub> | 16-bit timer supply current <sup>(1)</sup>        |                                                    | 50  |      |
| I <sub>DD(SPI)</sub> | SPI supply current <sup>(2)</sup>                 |                                                    |     |      |
| I <sub>DD(SCI)</sub> | SCI supply current <sup>(3)</sup>                 | $T_A = 25^{\circ}C, f_{CPU} = 4MHz, V_{DD} = 5.0V$ | 400 | μA   |
| I <sub>DD(ADC)</sub> | ADC supply current when converting <sup>(4)</sup> | 4)                                                 |     |      |

1. Data based on a differential I<sub>DD</sub> measurement between reset configuration (timer counter running at f<sub>CPU</sub>/4) and timer counter stopped (only TIMD bit set). Data valid for one timer.

Data based on a differential  $I_{DD}$  measurement between reset configuration (SPI disabled) and a permanent SPI master communication at maximum speed (data sent equal to 55h). This measurement includes the 2. pad toggling consumption.

Data based on a differential I<sub>DD</sub> measurement between SCI low power state (SCID=1) and a permanent З. SCI data transmit sequence.

4. Data based on a differential I<sub>DD</sub> measurement between reset configuration and continuous A/D conversions.

# 12.5

# 12.5.1

| <ol> <li>Data based on a differential I<sub>DD</sub> measurement between reset configuration and continuous A/D conversions.</li> </ol> |                                        |                         |      |                    |      |                  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-------------------------|------|--------------------|------|------------------|--|--|--|
| Clock and timing characteristics                                                                                                        |                                        |                         |      |                    |      |                  |  |  |  |
| Subject to general operating conditions for V <sub>DD</sub> , f <sub>CPU</sub> , and T <sub>A</sub> .                                   |                                        |                         |      |                    |      |                  |  |  |  |
| General timings                                                                                                                         |                                        |                         |      |                    |      |                  |  |  |  |
| Table 76.                                                                                                                               | General timings                        |                         | -    | -                  |      |                  |  |  |  |
| Symbol                                                                                                                                  | Parameter                              | Conditions              | Min  | Typ <sup>(1)</sup> | Max  | Unit             |  |  |  |
| t (nor)                                                                                                                                 | Instruction cycle time                 | 0                       | 2    | 3                  | 12   | t <sub>CPU</sub> |  |  |  |
| t <sub>c(INST)</sub>                                                                                                                    |                                        | f <sub>CPU</sub> = 8MHz | 250  | 375                | 1500 | ns               |  |  |  |
| t                                                                                                                                       | Interrupt reaction time <sup>(2)</sup> |                         | 10   |                    | 22   | t <sub>CPU</sub> |  |  |  |
| t <sub>v(IT)</sub>                                                                                                                      | $t_{v(IT)} = \Delta t_{c(INST)} + 10$  | f <sub>CPU</sub> = 8MHz | 1.25 |                    | 2.75 | μs               |  |  |  |

1. Data based on typical application software.

2. Time measured between interrupt event and interrupt vector fetch.  $\Delta t_{c(INST)}$  is the number of  $t_{CPU}$  cycles ne. Obsolete needed to finish the current instruction execution.



# 12.5.2 External clock source

| Table 77. | External clock source |
|-----------|-----------------------|
|-----------|-----------------------|

| Symbol                                         | Parameter                             | Conditions                       | Min                 | Тур | Мах                 | Unit |
|------------------------------------------------|---------------------------------------|----------------------------------|---------------------|-----|---------------------|------|
| V <sub>OSC1H</sub>                             | OSC1 input pin high level voltage     |                                  | V <sub>DD</sub> - 1 |     | V <sub>DD</sub>     | V    |
| V <sub>OSC1L</sub>                             | OSC1 input pin low level voltage      |                                  | $V_{SS}$            |     | V <sub>SS</sub> + 1 | v    |
| t <sub>w(OSC1H)</sub><br>t <sub>w(OSC1L)</sub> | OSC1 high or low time <sup>(1)</sup>  | see <i>Figure 65</i>             | 5                   |     |                     | ns   |
| t <sub>r(OSC1)</sub><br>t <sub>f(OSC1)</sub>   | OSC1 rise or fall time <sup>(1)</sup> |                                  |                     |     | 15                  | 115  |
| l <sub>lkg</sub>                               | OSC1 Input leakage current            | $V_{SS} \leq V_{IN} \leq V_{DD}$ |                     |     | ±1                  | μA   |

1. Data based on design simulation and/or technology characteristics, not tested in production.





57

# 12.5.3 Crystal and ceramic resonator oscillators

The ST7 internal clock can be supplied with four different crystal/ceramic resonator oscillators. All the information given in this paragraph are based on characterization results with specified typical external components. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and start-up stabilization time. Refer to the crystal/ceramic resonator manufacturer for more details (frequency, package, accuracy...).

| Symbol                             | Parameter                                                                                                                    | Conditions                                                                                                                                                                                                 | Min                     | Max                      | Unit |
|------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------------------------|------|
| fosc                               | Oscillator frequency <sup>(1)</sup>                                                                                          | LP: Low power oscillator<br>MP: Medium power oscillator<br>MS: Medium speed oscillator<br>HS: High speed oscillator                                                                                        | 1<br>>2<br>>4<br>>8     | 2<br>4<br>8<br>16        | MHz  |
| R <sub>F</sub>                     | Feedback resistor <sup>(2)</sup>                                                                                             |                                                                                                                                                                                                            | 20                      | 40                       | kΩ   |
| C <sub>L1</sub><br>C <sub>L2</sub> | Recommended load capacitance<br>versus equivalent serial resistance of<br>the crystal or ceramic resonator (R <sub>S</sub> ) | $\begin{array}{l} R_{S} = 200\Omega  LP \text{ oscillator} \\ R_{S} = 200\Omega  MP \text{ oscillator} \\ R_{S} = 200\Omega  MS \text{ oscillator} \\ R_{S} = 100\Omega HS \text{ oscillator} \end{array}$ | 22<br>22<br>18<br>15    | 56<br>46<br>33<br>33     | pF   |
| i <sub>2</sub>                     | OSC2 driving current                                                                                                         | V <sub>IN</sub> = V <sub>SS</sub><br>LP oscillator<br>MP oscillator<br>MS oscillator<br>HS oscillator                                                                                                      | 80<br>160<br>310<br>610 | 150<br>250<br>460<br>910 | μΑ   |

| Table 78. | Oscillator | parameters |
|-----------|------------|------------|
|           |            |            |

1. The oscillator selection can be optimized in terms of supply current using a high quality resonator with small R<sub>S</sub> value. Refer to crystal/ceramic resonator manufacturer for more details.

2. Data based on characterisation results, not tested in production.

### Figure 66. Typical application with a crystal or ceramic resonator



| 09      | scil. |            | Reference <sup>(1)</sup> | Freq. | Characteristic <sup>(2)</sup>                                                                                                                | C <sub>L1</sub><br>[pF] | C <sub>L2</sub><br>[pF] | t <sub>SU(osc)</sub><br>[ms] <sup>(3)</sup> |
|---------|-------|------------|--------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------|---------------------------------------------|
|         | LP    |            | CSA2.00MG                | 2MHz  | $\Delta f_{OSC} = [\pm 0.5\%_{tolerance}, \pm 0.3\%_{\Delta Ta}, \pm 0.3\%_{aging}, \pm x.x\%_{correl}]$                                     | 22                      | 22                      | 4                                           |
| Ceramic | MP    | <b>ATA</b> | CSA4.00MG                | 4MHz  | $\Delta f_{OSC} = [\pm 0.5\%_{tolerance}, \pm 0.3\%_{\Delta Ta}, \pm 0.3\%_{aging}, \pm x.x\%_{correl}]$                                     | 22                      | 22                      | 2                                           |
| Cera    | MS    | MUF        | CSA8.00MTZ               | 8MHz  | $\begin{array}{l} \Delta f_{OSC} = \\ [\pm 0.5\%_{tolerance}, \pm 0.5\%_{\Delta Ta}, \ \pm 0.3\%_{aging}, \ \pm x.x\%_{correl}] \end{array}$ | 33                      | 33                      | 1                                           |
|         | HS    |            | CSA16.00MXZ040<br>(4)    | 16MHz | $ \Delta f_{OSC} = \\ [\pm 0.5\%_{tolerance}, \pm 0.3\%_{\Delta Ta}, \pm 0.3\%_{aging}, \pm x.x\%_{correl}] $                                | 33                      | 33                      | 0.7                                         |

Table 79. Examples of typical resonators

1. Resonators all have different characteristics. Contact the manufacturer to obtain the appropriate values of external components and to verify oscillator performance.

Resonator characteristics given by the ceramic resonator manufacturer. 2.

 $t_{SU(OSC)}$  is the typical oscillator start-up time measured between  $V_{DD}$  = 2.8V and the fetch of the first instruction (with a quick  $V_{DD}$  ramp-up from 0 to 5V (< 50µs). З.

4. 3rd overtone resonators require specific validation by the resonator manufacturer.

#### 12.5.4 **PLL characteristics**

#### Table 80. **PLL characteristics**

| amp-up from 0            | quire specific validation by the reso   | 20                        |     |      |     | S    |
|--------------------------|-----------------------------------------|---------------------------|-----|------|-----|------|
| PLL chara                | acteristics<br>PLL characteristics      |                           |     | . 00 | UCU |      |
| Symbol                   | Parameter                               | Conditions                | Min | Тур  | Max | Unit |
| f <sub>OSC</sub>         | PLL input frequency range               |                           | 2   |      | 4   | MHz  |
| $\Delta f_{CPU}/f_{CPU}$ | Instantaneous PLL jitter <sup>(1)</sup> | f <sub>OSC</sub> = 4 MHz. |     | 0.7  | 2   | %    |

1. Data characterized but not tested.

The user must take the PLL jitter into account in the application (for example in serial communication or sampling of high frequency signals). The PLL jitter is a periodic effect, which is integrated over several CPU cycles. Therefore the longer the period of the application signal, the less it is impacted by the PLL jitter.

Figure 67 shows the PLL jitter integrated on application signals in the range 125kHz to 2MHz. At frequencies of less than 125KHz, the jitter is negligible.

#### Integrated PLL jitter vs signal frequency Figure 67.



1. Measurement conditions: f<sub>CPU</sub> = 8MHz.



#### 12.6 **Memory characteristics**

#### 12.6.1 **RAM and hardware registers**

#### Table 81. **RAM and hardware registers**

| ę | Symbol          | Parameter                          | Conditions           | Min | Тур | Max | Unit |
|---|-----------------|------------------------------------|----------------------|-----|-----|-----|------|
|   | $V_{\text{RM}}$ | Data retention mode <sup>(1)</sup> | Halt mode (or reset) | 1.6 |     |     | V    |

1. Minimum V<sub>DD</sub> supply voltage without losing data stored in RAM (in halt mode or under reset) or in hardware registers (only in halt mode). Not tested in production.

#### 12.6.2 Flash memory

#### Table 82. Characteristics of dual voltage HDFlash memory

|                                         | Dual voltage HDFlash memory                 |                              |                    |             |                    |        |  |  |  |
|-----------------------------------------|---------------------------------------------|------------------------------|--------------------|-------------|--------------------|--------|--|--|--|
| Symbol                                  | Parameter                                   | Conditions                   | Min <sup>(1)</sup> | Тур         | Max <sup>(1)</sup> | Unit   |  |  |  |
| f                                       | Operating frequency                         | Read mode                    | 0                  |             | 8                  | MHz    |  |  |  |
| f <sub>CPU</sub>                        | Operating frequency                         | Write/erase mode             | 1                  |             | 8                  |        |  |  |  |
| V <sub>PP</sub>                         | Programming voltage <sup>(2)</sup>          | 4.5V ≤V <sub>DD</sub> ≤5.5V  | 11.4               | <b>`</b> 0, | 12.6               | V      |  |  |  |
| I <sub>DD</sub>                         | Supply current <sup>(3)</sup>               | Write/erase                  | 0(                 | <10         |                    | μA     |  |  |  |
|                                         | V <sub>PP</sub> current <sup>(3)</sup>      | Read (V <sub>PP</sub> = 12V) |                    |             | 200                | μA     |  |  |  |
| I <sub>PP</sub>                         | v <sub>PP</sub> current <sup>(s)</sup>      | Write/erase                  |                    |             | 30                 | mA     |  |  |  |
| t <sub>VPP</sub>                        | Internal V <sub>PP</sub> stabilization time | cOV                          |                    | 10          |                    | μs     |  |  |  |
| t <sub>RET</sub>                        | Data retention time                         | $T_A = 55^{\circ}C$          | 20                 |             |                    | Years  |  |  |  |
| N <sub>RW</sub>                         | Write erase cycles                          | $T_A = 85^{\circ}C$          | 100                |             |                    | Cycles |  |  |  |
| T <sub>PROG</sub><br>T <sub>ERASE</sub> | Programming or erasing temperature range    |                              | -40                | 25          | 85                 | °C     |  |  |  |

1. Data based on characterization results, not tested in production.

V<sub>PP</sub> must be applied only during the programming or erasing operation and not permanently for reliability reasons. 2.

3. Data based on simulation results, not tested in production. Obsolete



# **12.7** Electromagnetic compatability (EMC) characteristics

Susceptibility tests are performed on a sample basis during product characterization.

### 12.7.1 Functional electromagnetic susceptibility (EMS)

Based on a simple running application on the product (toggling 2 LEDs through I/O ports), the product is stressed by two electro magnetic events until a failure occurs (indicated by the LEDs).

- ESD: Electrostatic discharge (positive and negative) is applied on all pins of the device until a functional disturbance occurs. This test conforms with the IEC 1000 - 4 - 2 standard.
- FTB: A burst of fast transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100pF capacitor, until a functional disturbance occurs. This test conforms with the IEC 1000 4 4 standard.

A device reset allows normal operations to be resumed. The test results are given in the table below based on the EMS levels and classes defined in application note AN1709.

### Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.

Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application.

### Software recommendations

The software flowchart must include the management of runaway conditions such as:

- Corrupted program counter
- Unexpected reset
- Critical data corruption (control registers...)

### Prequalification trials

Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the **RESET** pin or the oscillator pins for 1 second.

To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behaviour is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015).



2501

16

| Symbol            | Parameter                                                                                                                        | Conditions                                                                                            | Level/class |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------------|
| V                 | Voltage limits to be applied on any I/O pin to induce a                                                                          | ROM device, $V_{DD} = 5V$ , $T_A = +25^{\circ}C$ ,<br>$f_{OSC} = 8MHz$ conforms to IEC 1000 - 4 - 2   | 4A          |
| V <sub>FESD</sub> | functional disturbance                                                                                                           | Flash device, $V_{DD} = 5V$ , $T_A = +25^{\circ}C$ ,<br>$f_{OSC} = 8MHz$ conforms to IEC 1000 - 4 - 2 | 4B          |
| V <sub>FFTB</sub> | Fast transient voltage burst limits to be applied through 100pF on $V_{DD}$ and $V_{DD}$ pins to induce a functional disturbance | $V_{DD} = 5V$ , $T_A = +25^{\circ}C$ , $f_{OSC} = 8MHz$<br>conforms to IEC 1000 - 4 - 4               | 4A          |

 Table 83.
 Electromagnetic test results

# 12.7.2 Electromagnetic interference (EMI)

Based on a simple application running on the product (toggling two LEDs through the I/O ports), the product is monitored in terms of emission. This emission test is in line with the norm SAE J 1752/3 which specifies the board and the loading of each pin.

|      | Table 84. EMI emissions |                      |                                                                                                      |                           |                 |            |            |      |
|------|-------------------------|----------------------|------------------------------------------------------------------------------------------------------|---------------------------|-----------------|------------|------------|------|
|      | 0                       | vm. Parameter (      |                                                                                                      | Davias/naskana            | Monitored       | Max vs. [1 | fosc/fcpu] | 11   |
|      | Sym.                    | Parameter            | Cond. Device/package                                                                                 |                           | frequency band  | 8/4MHz     | 16/8MHz    | Unit |
|      |                         |                      |                                                                                                      |                           | 0.1MHz to 30MHz | 25         | 27         |      |
|      |                         |                      | 2/3                                                                                                  |                           | 30MHz to 130MHz | 30         | 36         | dBµV |
|      |                         |                      |                                                                                                      | ROM/LQFP32 <sup>(3)</sup> | 130MHz to 1GHz  | 18         | 23         |      |
|      |                         |                      | 175                                                                                                  |                           | SAE EMI level   | 3.0        | 3.5        | -    |
|      |                         |                      | AE J                                                                                                 |                           | 0.1MHz to 30MHz | 25         | 27         |      |
|      |                         |                      | Peak<br>level <sup>(2)</sup><br>$V_{DD} = 5V, T_A = +25^{\circ}C \text{ conforming to SAE J 1752/3}$ |                           | 30MHz to 130MHz | 30         | 36         | dBµV |
|      |                         |                      |                                                                                                      |                           | 130MHz to 1GHz  | 18         | 23         |      |
|      | 0                       | Peak                 | ıform                                                                                                |                           | SAE EMI level   | 3.0        | 3.5        | -    |
|      | S <sub>EMI</sub>        | level <sup>(2)</sup> | cor                                                                                                  |                           | 0.1MHz to 30MHz | 12         | 18         |      |
|      |                         |                      | 25°C                                                                                                 |                           | 30MHz to 130MHz | 19         | 25         | dBµV |
|      |                         | 210                  | +                                                                                                    | 8K Flash/LQFP44           | 130MHz to 1GHz  | 15         | 22         |      |
|      | ×C                      |                      | ς, Τ <sub>Α</sub>                                                                                    |                           | SAE EMI level   | 3          | 3.5        | -    |
| 76   |                         |                      | = 5                                                                                                  |                           | 0.1MHz to 30MHz | 12         | 15         |      |
| ,010 |                         |                      | V <sub>DD</sub>                                                                                      | 8K ROM/LQFP44             | 30MHz to 130MHz | 23         | 26         | dBµV |
| r    |                         |                      |                                                                                                      |                           | 130MHz to 1GHz  | 15         | 20         |      |
|      |                         |                      |                                                                                                      |                           | SAE EMI level   | 3.0        | 3.5        | -    |

Table 84. EMI emissions<sup>(1)</sup>

1. Refer to Application Note AN1709 for data on other package types

2. Data based on characterization results, not tested in production

3. Under completion



### 12.7.3 Absolute maximum ratings (electrical sensitivity)

Based on two different tests (ESD and LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity.

### Electro-static discharge (ESD)

Electro-static discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts\*(n+1) supply pin). This test conforms to the AEC-Q100-002/003/011 standard. For more details, refer to the application note AN1181.

| Symbol                | Ratings                                                 | Conditions                                               | Class | Maximum<br>value <sup>(1)</sup>                | Unit |
|-----------------------|---------------------------------------------------------|----------------------------------------------------------|-------|------------------------------------------------|------|
| V <sub>ESD(HBM)</sub> | Electro-static discharge voltage (human body model)     | T <sub>A</sub> = +25°C<br>conforming to AEC-Q100-<br>002 | H1C   | 2000                                           |      |
| V <sub>ESD(MM)</sub>  | Electro-static discharge voltage (machine model)        | T <sub>A</sub> = +25°C<br>conforming to AEC-Q100-<br>003 | M2    | 200                                            | V    |
| V <sub>ESD(CDM)</sub> | Electro-static discharge voltage (charged device model) | T <sub>A</sub> = +25°C<br>conforming to AEC-Q100-<br>011 | СЗВ   | > 500 to ≤<br>750 with<br>corner<br>pins > 750 |      |

Table 85.ESD absolute maximum ratings

1. Data based on characterization results, not tested in production

### Static latch-up

Two complementary static tests are required on six parts to assess the latch-up performance:

- A supply overvoltage is applied to each power supply pin
- A current injection is applied to each input, output and configurable I/0 pin

These tests are compliant with EIA/JESD 78A and AEC-Q100/004 IC latch-up standards.

### Table 86. Latch up results

| S    | Symbol | Parameter             | Conditions                                               | Class      |
|------|--------|-----------------------|----------------------------------------------------------|------------|
|      | LU     | Static latch-up class | $T_{A}$ = +125°C conforming to JESD 78A and AEC-Q100/004 | II level A |
| Obse |        |                       |                                                          |            |



# 12.8 I/O port pin characteristics

## 12.8.1 General characteristics

Subject to general operating conditions for V<sub>DD</sub>, f<sub>OSC</sub>, and T<sub>A</sub> unless otherwise specified.

| Table 87. | I/O general | port pin | characteristics |
|-----------|-------------|----------|-----------------|
|-----------|-------------|----------|-----------------|

| Symbol                               | Parameter                                                            | Conditions                            | Min                 | Тур | Max                   | Unit             |
|--------------------------------------|----------------------------------------------------------------------|---------------------------------------|---------------------|-----|-----------------------|------------------|
| V <sub>IL</sub>                      | Input low level voltage<br>(standard voltage devices) <sup>(1)</sup> |                                       |                     |     | 0.3 x V <sub>DD</sub> | V                |
| V <sub>IH</sub>                      | Input high level voltage <sup>(1)</sup>                              |                                       | $0.7 \times V_{DD}$ |     |                       | v                |
| V <sub>hys</sub>                     | Schmitt trigger voltage hysteresis <sup>(2)</sup>                    |                                       |                     | 0.7 |                       | v                |
| I <sub>INJ(PIN)</sub> <sup>(3)</sup> | Injected current on Flash device pin<br>PB0                          |                                       | 0                   |     | +4                    |                  |
| . ,                                  | Injected current on other I/O pins                                   | $V_{DD} = 5V$                         |                     |     | ±4                    | mA               |
| $\Sigma I_{\rm INJ(PIN)}^{(3)}$      | Total injected current<br>(sum of all I/O and control pins)          |                                       |                     |     | ±25                   |                  |
| l <sub>lkg</sub>                     | Input leakage current                                                | $V_{SS} \leq V_{IN} \leq V_{DD}$      |                     | 21  | ±1                    |                  |
| ۱ <sub>S</sub>                       | Static current consumption induced by each floating input pin        | Floating input mode <sup>(4)(5)</sup> | 050                 | 200 |                       | μA               |
| R <sub>PU</sub>                      | Weak pull-up equivalent resistor <sup>(6)</sup>                      | $V_{IN} = V_{SS}, V_{DD} = 5V$        | 50                  | 120 | 250                   | kΩ               |
| C <sub>IO</sub>                      | I/O pin capacitance                                                  | 101                                   |                     | 5   |                       | pF               |
| t <sub>f(IO)out</sub>                | Output high to low level fall time <sup>(1)</sup>                    | C <sub>L</sub> = 50pF between         |                     | 25  |                       | ns               |
| t <sub>r(IO)out</sub>                | Output low to high level rise time <sup>(1)</sup>                    | 10% and 90%                           |                     | 25  |                       | 115              |
| t <sub>w(IT)in</sub>                 | External interrupt pulse time <sup>(7)</sup>                         | 01                                    | 1                   |     |                       | t <sub>CPU</sub> |

1. Data based on characterization results, not tested in production.

2. Hysteresis voltage between Schmitt trigger switching levels. Based on characterization results, not tested.

When the current limitation is not possible, the V<sub>IN</sub> maximum must be respected, otherwise refer to I<sub>INJ(PIN)</sub> specification. A positive injection is induced by V<sub>IN</sub> > V<sub>DD</sub> while a negative injection is induced by V<sub>IN</sub> < V<sub>SS</sub>. Refer to Section 12.2.2 on page 155 for more details.

 Static peak current value taken at a fixed V<sub>IN</sub> value, based on design simulation and technology characteristics, not tested in production. This value depends on V<sub>DD</sub> and temperature values.

5. The Schmitt trigger that is connected to every I/O port is disabled for analog inputs only when ADON bit is ON and the particular ADC channel is selected (with port configured in input floating mode). When the ADON bit is OFF, static current consumption may result. This can be avoided by keeping the input voltage of this pin close to VDD or VSS.

 The R<sub>PU</sub> pull-up equivalent resistor is based on a resistive transistor (corresponding IPU current characteristics described in *Figure 69*).

7. To generate an external interrupt, a minimum pulse width has to be applied on an I/O port pin configured as an external interrupt source.







1. I/O can be left unconnected if it is configured as output (0 or 1) by the software. This has the advantage of greater EMC robustness and lower cost.





#### 12.8.2 **Output driving current**

Subject to general operating conditions for  $V_{\text{DD}},\,f_{\text{CPU}},$  and  $T_{\text{A}}$  unless otherwise specified.

Table 88. **Output driving current** 

| Symbol                         | Parameter                                                                                                                             |                 | Conditions                                                                        | Min                                            | Max        | Unit |
|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------------------------------------------------------------------------|------------------------------------------------|------------|------|
|                                | Output low level voltage for a standard                                                                                               |                 | $I_{IO} = +5mA$                                                                   |                                                | 1.2        |      |
|                                | I/O pin when 8 pins are sunk at same time (see <i>Figure 70</i> )                                                                     |                 | I <sub>IO</sub> = +2mA                                                            |                                                | 0.5        |      |
| V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for a high sink<br>I/O pin when 4 pins are sunk at same<br>time (see <i>Figure 71</i> and <i>Figure 73</i> ) | = 5V            | $I_{IO} = +20mA, T_A \le 85^{\circ}C T_A > 85^{\circ}C $                          |                                                | 1.3<br>1.5 | v    |
|                                | time (see Figure 71 and Figure 73)                                                                                                    | V <sub>DD</sub> | I <sub>IO</sub> = +8mA                                                            |                                                | 0.6        |      |
| V <sub>OH</sub> <sup>(2)</sup> | Output high level voltage for an I/O pin<br>when 4 pins are sourced at same time                                                      |                 | $\begin{array}{l} I_{IO}=-5mA,\\ T_A\leq 85^\circ C\\ T_A>85^\circ C \end{array}$ | V <sub>DD</sub> - 1.4<br>V <sub>DD</sub> - 1.6 |            |      |
|                                | (see <i>Figure 72</i> and <i>Figure 75</i> )                                                                                          |                 | I <sub>IO</sub> = -2mA                                                            | V <sub>DD</sub> - 0.7                          | 16         |      |

The I<sub>IO</sub> current sunk must always respect the absolute maximum rating specified in *Section 12.2.2* and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VSS</sub>. 1.

The I<sub>IO</sub> current sourced must always respect the absolute maximum rating specified in Section 12.2.2 and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VDD</sub>. True open drain I/O pins do not have V<sub>OH</sub>. 2.















57



Figure 74. Typical V<sub>OL</sub> vs. V<sub>DD</sub> (high-sink ports)





# 12.9 Control pin characteristics

# 12.9.1 Asynchronous RESET pin

Subject to general operating conditions for  $V_{DD}$ ,  $f_{CPU}$ , and  $T_A$  unless otherwise specified.

### Table 89. Asynchronous RESET pin

| Symbol                  | Parameter                                         | Conditions    |                        | Min                  | Тур | Max                         | Unit |
|-------------------------|---------------------------------------------------|---------------|------------------------|----------------------|-----|-----------------------------|------|
| V <sub>hys</sub>        | Schmitt trigger voltage hysteresis <sup>(1)</sup> |               |                        |                      | 2.5 |                             |      |
| V <sub>IL</sub>         | Input low level voltage <sup>(2)</sup>            |               |                        |                      |     | $0.16 \times V_{\text{DD}}$ |      |
| V <sub>IH</sub>         | Input high level voltage <sup>(2)</sup>           |               |                        | $0.85 \times V_{DD}$ |     |                             | V    |
| V <sub>OL</sub>         | Output low level voltage <sup>(3)</sup>           | $V_{DD} = 5V$ | I <sub>IO</sub> = +2mA |                      | 0.2 | 0.5                         |      |
| I <sub>IO</sub>         | Driving current on RESET pin                      |               |                        |                      | 2   |                             | mA   |
| R <sub>ON</sub>         | Weak pull-up equivalent resistor                  | VDD = 5V      |                        | 20                   | 30  | 120                         | kΩ   |
| t <sub>w(RSTL)out</sub> | Generated reset pulse duration                    | Internal res  | set sources            | 20                   | 30  | 42 <sup>(4)</sup>           | μs   |
| t <sub>h(RSTL)in</sub>  | External reset pulse hold time <sup>(5)</sup>     |               |                        | 2.5                  |     | d                           | μs   |
| t <sub>g(RSTL)in</sub>  | Filtered glitch duration <sup>(6)</sup>           |               |                        |                      | 200 | 70                          | ns   |

1. Hysteresis voltage between Schmitt trigger switching levels.

2. Data based on characterization results, not tested in production.

3. The I<sub>IO</sub> current sunk must always respect the absolute maximum rating specified in Section 12.2.2 and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VSS</sub>.

4. Data guaranteed by design, not tested in production.

5. <u>To guarantee the reset of the device, a minimum pulse has to be applied to the RESET pin.</u> All short pulses applied on the RESET pin with a duration below th<sub>(RSTL)in</sub> can be ignored.

6. The reset network (the resistor and two capacitors) protects the device against parasitic resets, especially in noisy environments.

### Figure 76. RESET pin protection



1. The reset network protects the device against parasitic resets.

2. The output of the external reset circuit must have an open-drain output to drive the ST7 reset pad. Otherwise the device can be damaged when the ST7 generates an internal reset (watchdog).

- 3. Whatever the reset source is (internal or external), the user must ensure that the level on the RESET pin can go below the V<sub>IL</sub> max. level specified in Section 12.9.1. Otherwise the reset is not taken into account internally.
- 4. Because the reset cir<u>cuit is d</u>esigned to allow the internal reset to be output in the RESET pin, the user must ensure that the current sunk on the RESET pin (by an external pull-up for example) is less than the absolute maximum value specified for I<sub>INJ(RESET</sub>) in *Section 12.2.2 on page 155*.



# 12.9.2 ICCSEL/V<sub>PP</sub> pin

Subject to general operating conditions for  $V_{DD}$ ,  $f_{CPU}$ , and  $T_A$  unless otherwise specified.

| 10.010 001       |                                         |                   |                       |                     |      |
|------------------|-----------------------------------------|-------------------|-----------------------|---------------------|------|
| Symbol           | Parameter                               | Conditions        | Min                   | Max                 | Unit |
| V                | Input low level voltage <sup>(1)</sup>  | Flash versions    | V <sub>SS</sub>       | 0.2                 |      |
| V <sub>IL</sub>  | Input low level voltage.                | ROM versions      | V <sub>SS</sub>       | $0.3 \times V_{DD}$ | V    |
| V                | Input high level voltage <sup>(1)</sup> | Flash versions    | V <sub>DD</sub> - 0.1 | 12.6                | v    |
| V <sub>IH</sub>  | input high level voltage.               | ROM versions      | 0.7 x V <sub>DD</sub> | V <sub>DD</sub>     |      |
| l <sub>lkg</sub> | Input leakage current                   | $V_{IN} = V_{SS}$ |                       | ±1                  | uA   |

Table 90. ICCSEL/V<sub>PP</sub> pin characteristics

1. Data based on design simulation and/or technology characteristics, not tested in production.





1. When ICC mode is not required by the application ICCSEL/V<sub>PP</sub> pin must be tied to V<sub>SS</sub>.

# 12.10 Timer peripheral characteristics

Subject to general operating conditions for  $V_{DD}$ ,  $f_{OSC}$ , and  $T_A$  unless otherwise specified. Refer to *Section 9: I/O ports* for more details on the input/output alternate function

characteristics (output compare, input capture, external clock, PWM output...).

Data based on design simulation and/or characterisation results, not tested in production.

# 12.10.1 16-bit timer

|        | Table 51.              |                                |                         |     |     |                     |                  |  |
|--------|------------------------|--------------------------------|-------------------------|-----|-----|---------------------|------------------|--|
| Obsole | Symbol                 | Parameter                      | Conditions              | Min | Тур | Max                 | Unit             |  |
|        | t <sub>w(ICAP)in</sub> | Input capture pulse time       |                         | 1   |     |                     | t                |  |
|        | t <sub>res(PWM)</sub>  | PWM resolution time            |                         | 2   |     |                     | t <sub>CPU</sub> |  |
|        |                        |                                | f <sub>CPU</sub> = 8MHz | 250 |     |                     | ns               |  |
|        | f <sub>EXT</sub>       | Timer external clock frequency |                         | 0   |     | f <sub>CPU</sub> /4 | MHz              |  |
|        | f <sub>PWM</sub>       | PWM repetition rate            |                         | 0   |     | f <sub>CPU</sub> /4 |                  |  |
|        | Res <sub>PWM</sub>     | PWM resolution                 |                         |     |     | 16                  | bit              |  |

Table 91. 16-bit timer



# **12.11** Communication interface characteristics

# 12.11.1 SPI (serial peripheral interface)

Subject to general operating conditions for  $V_{DD}$ ,  $f_{CPU}$ , and  $T_A$  unless otherwise specified. Data based on design simulation and/or characterisation results, not tested in production.

When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has its alternate function capability released. In this case, the pin status depends on the I/O port configuration. Refer to *Section 9: I/O ports* for more details on the input/output alternate function characteristics (SS, SCK, MOSI, MISO).

| Symbol                                                            | Parameter                    | Conditions                     | Min                              | Max             | Unit  |  |
|-------------------------------------------------------------------|------------------------------|--------------------------------|----------------------------------|-----------------|-------|--|
| f <sub>SCK</sub>                                                  | SPI clock frequency          | Master f <sub>CPU</sub> = 8MHz | f <sub>CPU</sub> /128 = 0.0625   | $f_{CPU}/4 = 2$ | - MHz |  |
| 1/t <sub>c(SCK)</sub>                                             | SPI clock frequency          | Slave f <sub>CPU</sub> = 8MHz  | 0                                | $f_{CPU}/2 = 4$ |       |  |
| t <sub>r(SCK)</sub><br>t <sub>f(SCK)</sub>                        | SPI clock rise and fall time |                                | see Table 2: Device pin descript |                 |       |  |
| $t_{su(\overline{SS})}^{(1)}$                                     | SS setup time <sup>(2)</sup> | Slave                          | 120                              | C               |       |  |
| $t_{h(\overline{SS})}^{(1)}$                                      | SS hold time                 | Slave                          | 120                              | <u>, с</u>      |       |  |
| $\begin{array}{c}t_{w(SCKH)}^{(1)}\\t_{w(SCKL)}^{(1)}\end{array}$ | SCK high and low time        | Master<br>Slave                | 100<br>90                        |                 |       |  |
| t <sub>su(MI)</sub> (1)<br>t <sub>su(SI)</sub> (1)                | Data input setup time        | Master<br>Slave                | 100<br>100                       |                 |       |  |
| t <sub>h(MI)</sub> (1)<br>t <sub>h(SI)</sub> (1)                  | Data input hold time         | Master<br>Slave                | 100<br>100                       |                 |       |  |
| $t_{a(SO)}^{(1)}$                                                 | Data output access time      | Slave                          | 0                                | 120             | ns    |  |
| t <sub>dis(SO)</sub> <sup>(1)</sup>                               | Data output disable time     | Slave                          |                                  | 240             |       |  |
| t <sub>v(SO)</sub> <sup>(1)</sup>                                 | Data output valid time       | Slave (after enable            |                                  | 90              |       |  |
| t <sub>h(SO)</sub> <sup>(1)</sup>                                 | Data output hold time        | edge)                          | 0                                |                 |       |  |
| t <sub>v(MO)</sub> <sup>(1)</sup>                                 | Data output valid time       | Master (after enable           |                                  | 120             |       |  |
| t <sub>h(MO)</sub> <sup>(1)</sup>                                 | Data output hold time        | edge)                          | 0                                |                 |       |  |

Table 92. SPI characteristics

2. Data based on design simulation and/or characterization results, not tested in production

2. Depends on  $f_{CPU}$ . For example, if  $f_{CPU} = 8$  MHz, then  $t_{CPU} = 1/f_{CPU} = 125$ ns and  $t_{su}(\overline{SS}) = 175$ ns.



21050



### Figure 78. SPI slave timing diagram with CPHA = 0

1. Measurement points are done at CMOS levels: 0.3 x  $V_{\text{DD}}$  and 0.7 x  $V_{\text{DD}}$ .

2. When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has its alternate function capability released. In this case, the pin status depends of the I/O port configuration.



### Figure 79. SPI slave timing diagram with CPHA = 1

1. Measurement points are done at CMOS levels: 0.3 x  $V_{\text{DD}}$  and 0.7 x  $V_{\text{DD}}.$ 

2. When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has its alternate function capability released. In this case, the pin status depends of the I/O port configuration.





Figure 80. SPI master timing diagram

- 1. Measurement points are done at CMOS levels: 0.3 x  $V_{\text{DD}}$  and 0.7 x  $V_{\text{DD}}.$
- et espi Mi se, the pin obsolete production obsolete When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has its alternate function capability released. In this case, the pin status depends of the I/O port configuration. 2.

57

# 12.12 10-bit ADC characteristics

Subject to general operating conditions for  $V_{DD}$ ,  $f_{CPU}$ , and  $T_A$  unless otherwise specified.

| Symbol            | Parameter                                                                                        | Conditions                              | Min           | Тур | Мах                                          | Unit               |
|-------------------|--------------------------------------------------------------------------------------------------|-----------------------------------------|---------------|-----|----------------------------------------------|--------------------|
| f <sub>ADC</sub>  | ADC clock frequency                                                                              |                                         | 0.4           |     | 2                                            | MHz                |
| V <sub>AREF</sub> | Analog reference voltage                                                                         | $0.7 * V_{DD} \le V_{AREF} \le V_{DD}$  | 3.8           |     | V <sub>DD</sub>                              | v                  |
| V <sub>AIN</sub>  | Conversion voltage range <sup>(1)</sup>                                                          |                                         | $V_{\rm SSA}$ |     | V <sub>AREF</sub>                            |                    |
| l <sub>lkg</sub>  | Input leakage current for analog input <sup>(2)</sup>                                            | $-40^\circ C \leq T_A \leq +85^\circ C$ |               |     | ±250                                         | nA                 |
|                   |                                                                                                  | $+85^\circ C < T_A \leq +125^\circ C$   |               |     | ±1                                           | μA                 |
| R <sub>AIN</sub>  | External input impedance                                                                         |                                         |               |     | _                                            | kΩ                 |
| C <sub>AIN</sub>  | External capacitor on analog input                                                               |                                         |               |     | see <i>Figure 81</i><br>and <i>Figure 82</i> | pF                 |
| f <sub>AIN</sub>  | Variation freq. of analog input signal                                                           |                                         |               |     |                                              | Hz                 |
| $C_{ADC}$         | Internal sample and hold capacitor                                                               |                                         |               | 12  | .19                                          | pF                 |
| t <sub>ADC</sub>  | Conversion time (sample + hold)<br>f <sub>CPU</sub> = 8MHz, SPEED = 0 f <sub>ADC</sub> = 2MHz    |                                         | 7.5           |     |                                              | μs                 |
| t <sub>ADC</sub>  | <ul> <li>No of sample capacitor loading cycles</li> <li>No. of hold conversion cycles</li> </ul> |                                         |               |     |                                              | 1/f <sub>ADC</sub> |

Table 93. 10-bit ADC characteristics

1. Any added external serial resistor downgrades the ADC accuracy (especially for resistance greater than  $10k\Omega$ ). Data based on characterization results, not tested in production.

2. Injecting negative current on adjacent pins may result in increased leakage currents. Software filtering of the converted analog value is recommended.

# Figure 81. $R_{AIN}$ max. vs $f_{ADC}$ with $C_{AIN} = 0 pF$



 $C_{PARASITIC}$  represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (3pF). A high  $C_{PARASITIC}$  value downgrades conversion accuracy. To remedy this,  $f_{ADC}$  should be reduced.







 This graph shows that depending on the input signal variation (f<sub>AIN</sub>), C<sub>AIN</sub> can be increased for stabilization time and decreased to allow the use of a larger serial resistor (R<sub>AIN</sub>).



### Figure 83. Typical A/D converter application

## 12.12.1 Analog power supply and reference pins

Depending on the MCU pin count, the package may feature separate V<sub>AREF</sub> and V<sub>SSA</sub> analog power supply pins. These pins supply power to the A/D converter cell and function as the high and low reference voltages for the conversion. In some packages, V<sub>AREF</sub> and V<sub>SSA</sub> pins are not available (refer to *Section 2: Pin description on page 19*). In this case the analog supply and reference pads are internally bonded to the V<sub>DD</sub> and V<sub>SS</sub> pins.

Separation of the digital and analog power pins allow board designers to improve A/D performance. Conversion accuracy can be impacted by voltage drops and noise in the event of heavily loaded or badly decoupled power supply lines (see *Section 12.12.2: General PCB design guidelines on page 180*).



10501

# 12.12.2 General PCB design guidelines

To obtain best results, some general design and layout rules should be followed when designing the application PCB to shield the noise-sensitive, analog physical interface from noise-generating CMOS logic signals.

- Use separate digital and analog planes. The analog ground plane should be connected to the digital ground plane via a single point on the PCB.
- Filter power to the analog power planes. It is recommended to connect capacitors, with good high frequency characteristics, between the power and ground lines, placing 0.1µF and optionally, if needed 10pF capacitors as close as possible to the ST7 power supply pins and a 1 to 10µF capacitor close to the power source (see *Figure 84*).
- The analog and digital power supplies should be connected in a star nework. Do not use a resistor, as V<sub>AREF</sub> is used as a reference voltage by the A/D converter and any resistance would cause a voltage drop and a loss of accuracy.
- Properly place components and route the signal traces on the PCB to shield the analog inputs. Analog signals paths should run over the analog ground plane and be as short as possible. Isolate analog signals from digital signals that may switch while the analog inputs are being sampled by the A/D converter. Do not toggle digital outputs on the same I/O port as the A/D input being converted.





#### 12.12.3 **ADC** accuracy

Table 94. ADC accuracy with  $V_{DD} = 5.0V$ 

| Symbol            | Parameter                                   | Parameter Conditions                        |     |     |     |
|-------------------|---------------------------------------------|---------------------------------------------|-----|-----|-----|
| IE <sub>T</sub> I | Total unadjusted error <sup>(2)</sup>       |                                             | 4   | 6   |     |
| IE <sub>O</sub> I | Offset error <sup>(2)</sup>                 |                                             | 3   | 5   |     |
| IE <sub>G</sub> I | Gain error <sup>(2)</sup>                   | CPU in run mode @ f <sub>ADC</sub> = 2 MHz. | 0.5 | 4.5 | LSB |
| IE <sub>D</sub> I | Differential linearity error <sup>(2)</sup> |                                             | 1.5 | 4.5 |     |
| IELI              | Integral linearity error <sup>(2)</sup>     |                                             | 1.5 | 4.5 |     |

Data based on characterization results, monitored in production to guarantee 99.73% within ± max value from -40°C to 125°C (±  $3\sigma$  distribution limits). 1.

ADC accuracy vs. negative injection current: Injecting negative current may reduce the accuracy of the conversion being performed on another analog input. Any positive injection current within the limits specified for  $I_{INJ(PIN)}$  and  $\Sigma I_{INJ(PIN)}$  in *Section 12.8* does not affect the ADC accuracy. 2.







# 13 Package characteristics

## 13.1 Package mechanical data

## Figure 86. 32-pin LQFP outline



## Table 95.32-pin LQFP mechanical data

|        | Dim.  | mm    |       |            | Le l   | inches |        |
|--------|-------|-------|-------|------------|--------|--------|--------|
|        | Dini. | Min   | Тур   | Max        | Min    | Тур    | Мах    |
|        | А     |       |       | 1.600      |        |        | 0.0630 |
|        | A1    | 0.050 | (     | 0.150      | 0.0020 |        | 0.0059 |
|        | A2    | 1.350 | 1.400 | 1.450      | 0.0531 | 0.0551 | 0.0571 |
|        | b     | 0.300 | 0.370 | 0.450      | 0.0118 | 0.0146 | 0.0177 |
|        | С     | 0.090 |       | 0.200      | 0.0035 |        | 0.0079 |
|        | D     | 00    | 9.000 |            |        | 0.3543 |        |
|        | D1    |       | 7.000 |            |        | 0.2756 |        |
|        | E     |       | 9.000 |            |        | 0.3543 |        |
| obsoli | E1    |       | 7.000 |            |        | 0.2756 |        |
| 005    | е     |       | 0.800 |            |        | 0.0315 |        |
| 0.     | θ     | 0°    | 3.5°  | <b>7</b> ° | 0°     | 3.5°   | 7°     |
|        | L     | 0.450 | 0.600 | 0.750      | 0.0177 | 0.0236 | 0.0295 |
|        | L1    |       | 1.000 |            |        | 0.0394 |        |







|       | Dim  |       | mm     |            | inches |        |            |  |
|-------|------|-------|--------|------------|--------|--------|------------|--|
|       | Dim. | Min   | Тур    | Max        | Min    | Тур    | Max        |  |
|       | А    |       |        | 1.600      | Y      |        | 0.0630     |  |
|       | A1   | 0.050 |        | 0.150      | 0.0020 |        | 0.0059     |  |
|       | A2   | 1.350 | 1.400  | 1.450      | 0.0531 | 0.0551 | 0.0571     |  |
|       | b    | 0.300 | 0.370  | 0.450      | 0.0118 | 0.0146 | 0.0177     |  |
|       | С    | 0.090 | · / `  | 0.200      | 0.0035 | 0.000  | 0.0079     |  |
|       | D    |       | 12.000 |            |        | 0.4724 |            |  |
|       | D1   | 2110  | 10.000 |            |        | 0.3937 |            |  |
|       | E    | 00.   | 12.000 |            |        | 0.4724 |            |  |
|       | E1   |       | 10.000 |            |        | 0.3937 |            |  |
| 10    | е    |       | 0.800  |            |        | 0.0315 |            |  |
| osole | θ    | 0°    | 3.5°   | <b>7</b> ° | 0°     | 3.5°   | <b>7</b> ° |  |
| 2-2   | L    | 0.450 | 0.600  | 0.750      | 0.0177 | 0.0236 | 0.0295     |  |
|       | L1   |       | 1.000  |            |        | 0.0236 |            |  |



# 13.2 Thermal characteristics

Table 97.Thermal characteristics

| Symbol            | Ratings                                                              | Value    | Unit |
|-------------------|----------------------------------------------------------------------|----------|------|
| R <sub>thJA</sub> | Package thermal resistance (junction to ambient)<br>LQFP32<br>LQFP44 | 70<br>52 | °C/W |
| P <sub>D</sub>    | Power dissipation <sup>(1)</sup>                                     | 500      | mW   |
| T <sub>Jmax</sub> | Maximum junction temperature <sup>(2)</sup>                          | 150      | °C   |

1. The maximum power dissipation is obtained from the formula  $P_D = (T_J - T_A)/R_{thJA}$ . The power dissipation of an application can be defined by the user with the formula:  $P_D = P_{INT} + P_{PORT}$  where  $P_{INT}$  is the chip internal power ( $I_{DD} \times V_{DD}$ ) and  $P_{PORT}$  is the port power dissipation depending on the ports used in the application.

2. The maximum chip-junction temperature is based on technology characteristics.

## 13.3 Soldering information

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label.

ECOPACK is an ST trademark. ECOPACK® specifications are available at www.st.com.

#### Compatibility

ECOPACK® LQFP packages are fully compatible with Lead (Pb) containing soldering process (see application note AN2034).

| Table 98. | Soldering compatibility (wave and reflow soldering process) |  |
|-----------|-------------------------------------------------------------|--|
|           |                                                             |  |

|        | Package | Plating material devices       | Pb solder paste | Pb-free solder paste |
|--------|---------|--------------------------------|-----------------|----------------------|
|        | LQFP32  | NiPdAu (Nickel-Palladium-Gold) | Vee             | Vac                  |
|        | LQFP44  | Sn (pure Tin)                  | Yes             | Yes                  |
| Obsolf | steri   |                                |                 |                      |



, lS

# 14 Device configuration and ordering information

## 14.1 Introduction

Each device is available for production in user programmable versions (Flash) as well as in factory coded versions (ROM/FASTROM).

ST7232A-Auto are ROM versions. ST72P32A-Auto devices are factory advanced service technique ROM (FASTROM) versions: they are factory-programmed HDFlash devices.

Flash devices are shipped to customers with a default content (FFh), while ROM factory coded parts contain the code supplied by the customer. This implies that Flash devices have to be configured by the customer using the option bytes while the ROM devices are factory-configured.

## 14.2 Flash devices

## 14.2.1 Flash configuration

#### Table 99. Flash option bytes

|         | · · · · · · · · · · · · · · · · · · · |    |   |          |   |   |       |                   |                  |      |         |         |     |   | /   |   |
|---------|---------------------------------------|----|---|----------|---|---|-------|-------------------|------------------|------|---------|---------|-----|---|-----|---|
|         | Static option byte 0                  |    |   |          |   |   |       |                   |                  | Stat | ic opti | on byte | e 1 |   |     |   |
|         | 7                                     | 6  | 5 | 4        | 3 | 2 | 1     | 0                 | 7                | 6    | 5       | 4       | 3   | 2 | 1   | 0 |
|         | WE                                    | G  |   | Reserved |   |   | EMP B | FMP_R PKG1 RSTC - | OSCTYPE OSC      |      | CRAN    | GE      | PLL |   |     |   |
|         | HALT                                  | SW |   |          |   |   |       |                   |                  | 1    | 0       | 2       | 1   | 0 | OFF |   |
| Default | 1                                     | 1  | 1 | 1        | 1 | 1 | 1     | 10                | See<br>note<br>1 | 1    | 1       | 0       | 0   | 1 | 1   | 1 |

1. Depends on device type as defined in Table 102: Package selection (OPT7) on page 187

The option bytes allows the hardware configuration of the microcontroller to be selected. They have no address in the memory map and can be accessed only in programming mode (for example using a standard ST7 programming tool). The default content of the Flash is fixed to FFh. To program directly the Flash devices using ICP, Flash devices are shipped to customers with an internal clock source selected. In masked ROM devices, the option bytes are fixed in hardware by the ROM code (see option list).



| Bit | Bit name | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | WDG HALT | <ul> <li>Watchdog reset on halt</li> <li>This option bit determines if a reset is generated when entering halt mode while the watchdog is active.</li> <li>0: No reset generation when entering halt mode</li> <li>1: Reset generation when entering halt mode</li> </ul>                                                                                                                                                                                                                                                                                                            |
| 6   | WDG SW   | Hardware or software watchdog<br>This option bit selects the watchdog type<br>0: Hardware (watchdog always enabled)<br>1: Software (watchdog to be enabled by software)                                                                                                                                                                                                                                                                                                                                                                                                              |
| 5:1 | -        | Reserved, must be kept at default value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 0   | FMP_R    | <ul> <li>Flash memory read-out protection</li> <li>Read-out protection, when selected, provides a protection against program memory content extraction and against write access to Flash memory.</li> <li>Erasing the option bytes when the FMP_R option is selected causes the whole user memory to be erased first, and the device can be reprogrammed. Refer to <i>Section 4.3.1: Read-out protection on page 28</i> and the ST7 Flash programming reference manual for more details.</li> <li>O: Read-out protection enabled</li> <li>1: Read-out protection disabled</li> </ul> |

Table 100. Option byte 0 description

## Table 101. Option byte 1 description

| Bit | Bit name     | Function                                                                                                                                                                                                                                                                                                                                                          |
|-----|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | PKG1         | Pin package selection bit<br>This option bit selects the package (see <i>Table 102</i> )<br>Note: On the chip, each I/O port has 8 pads. Pads that are not bonded to externa<br>pins are in input pull-up configuration after reset. The configuration of these pads<br>must be kept at reset state to avoid added current consumption.                           |
| 6   | RSTC         | <ul> <li>Reset clock cycle selection</li> <li>This option bit selects the number of CPU cycles applied during the reset phase and when exiting halt mode. For resonator oscillators, it is advised to select 4096 due to the long crystal stabilization time.</li> <li>0: Reset phase with 4096 CPU cycles</li> <li>1: Reset phase with 256 CPU cycles</li> </ul> |
| 5:4 | OSCTYPE[1:0] | Oscillator type<br>These option bits select the ST7 main clock source type:<br>00: Clock source = Resonator oscillator<br>01: Reserved<br>10: Reserved<br>11: Clock source = External source                                                                                                                                                                      |

| Bit | Bit name      | Bit name Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|-----|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 3:1 | OSCRANGE[2:0] | Oscillator range<br>When the resonator oscillator is selected, these option bits select the resonator<br>oscillator current source corresponding to the frequency range of the used<br>resonator. Otherwise, these bits are used to select the normal frequency range.<br>000: Typ. frequency range (LP) = $>1$ ~2MHz<br>001: Typ. frequency range (MP) = $>2$ ~4MHz)<br>010: Typ. frequency range (MS) = $>4$ ~8MHz)<br>011: Typ. frequency range (HS) = $>8$ ~16MHz)                                                                                                                                                                                                              |  |  |  |  |  |
| 0   | PLL OFF       | <ul> <li>PLL activation</li> <li>This option bit activates the PLL which allows multiplication by two of the main input clock frequency. The PLL must not be used with the internal RC oscillator. The PLL is guaranteed only with an input frequency between 2 and 4MHz.</li> <li>0: PLL x2 enabled</li> <li>1: PLL x2 disabled</li> <li>Caution: The PLL can be enabled only if the 'OSC RANGE' (OPT3:1) bits are configured to 'MP - 2~4MHz'. Otherwise, the device functionality is not guaranteed.</li> <li>Caution 2: When the PLL is used with an external clock signal, the clock signal must be available on the OSCIN pin before the reset signal is released.</li> </ul> |  |  |  |  |  |

#### Table 101. Option byte 1 description (continued)

#### Table 102. Package selection (OPT7)

| Version | Selected package | PKG1 |
|---------|------------------|------|
| J       | LQFP44           |      |
| К       | LQFP32           | 0    |

#### Flash ordering information 14.2.2

The following Table 103 serves as a guide for ordering.

## Table 103. Flash user programmable device types

| Order code <sup>(1)</sup> | Package  | Flash memory (Kbytes) | Temperature range |
|---------------------------|----------|-----------------------|-------------------|
| ST72F32AK1TARE            | 00       | 4K                    | 40°C +85°C        |
| ST72F32AK1TCRE            | LQFP32 - | 41                    | 40°C +125°C       |
| ST72F32AK2TARE            | LQFF32   | 8K                    | 40°C +85°C        |
| ST72F32AK2TCRE            |          | on                    | 40°C +125°C       |
| ST72F32AJ1TARE            |          | 4K8                   | 40°C +85°C        |
| ST72F32AJ1TCRE            | LQFP44   | 400                   | 40°C +125°C       |
| ST72F32AJ2TARE            |          | 8K                    | 40°C +85°C        |
| ST72F32AJ2TCRE            |          | on                    | 40°C +125°C       |

1. R = Tape and reel (left blank if tray)





#### Figure 88. Flash commercial product code structure

# 14.3 ROM device ordering information and transfer of customer code

Customer code is made up of the ROM/FASTROM contents and the list of the selected options (if any). The ROM/FASTROM contents are to be sent with the S19 hexadecimal file generated by the development tool. All unused bytes must be set to FFh. Complete the appended *ST72P32A/ST7232A* (*3.8 to 5.5V*) *microcontroller option list on page 191* to communicate the selected options to STMicroelectronics.

Refer to application note AN1635 for information on the counter listing returned by ST after code has been transferred.

Table 104: FASTROM factory coded device types on page 189 and Table 105: ROM factory coded device types on page 190 serve as guides for ordering. The STMicroelectronics Sales Organization will be pleased to provide detailed information on contractual points.

Caution: The readout protection binary value is inverted between ROM and Flash products. The option byte checksum differs between ROM and Flash.



| Order code <sup>(1)</sup> | Package | Flash memory (Kbytes) | Temperature range |
|---------------------------|---------|-----------------------|-------------------|
| ST72P32A(K1)TAxxxRE       |         | 4K                    | 40°C +85°C        |
| ST72P32A(K1)TCxxxRE       | LQFP32  | 40                    | 40°C +125°C       |
| ST72P32A(K2)TAxxxRE       | LQFP32  | 8K                    | 40°C +85°C        |
| ST72P32A(K2)TCxxxRE       |         | ٥Ň                    | 40°C +125°C       |
| ST72P32A(J1)TAxxxRE       |         | 4K                    | 40°C +85°C        |
| ST72P32A(J1)TCxxxRE       | LQFP44  | 41                    | 40°C +125°C       |
| ST72P32A(J2)TAxxxRE       | LQFF44  | 8K                    | 40°C +85°C        |
| ST72P32A(J2)TCxxxRE       |         |                       | 40°C +125°C       |

Table 104. FASTROM factory coded device types

1. The two characters in parentheses which represent the pinout and program memory size are for reference only and are not visible in the final commercial product order code. 'xxx' represents the code name defined by STMicroelectronics: It denotes the ROM code, pinout and program memory size. R = Tape and Reel (left blank if Tray)







Table 105. ROM factory coded device types

| Order code <sup>(1)</sup> | Package | Flash memory (Kbytes) | Temperature range |
|---------------------------|---------|-----------------------|-------------------|
| ST7232A(K1)TA/xxxRE       |         | 4K                    | 40°C +85°C        |
| ST7232A(K1)TC/xxxRE       | LQFP32  | 40                    | 40°C +125°C       |
| ST7232A(K2)TA/xxxRE       | LQFF32  | 8K                    | 40°C +85°C        |
| ST7232A(K2)TC/xxxRE       |         |                       | 40°C +125°C       |
| ST7232A(J1)TA/xxxRE       |         | 4K                    | 40°C +85°C        |
| ST7232A(J1)TC/xxxRE       | LQFP44  |                       | 40°C +125°C       |
| ST7232A(J2)TA/xxxRE       |         | 8K                    | 40°C +85°C        |
| ST7232A(J2)TC/xxxRE       |         | ON                    | 40°C +125°C       |

1. The two characters in parentheses which represent the pinout and program memory size are for reference only and are not visible in the final commercial product order code. 'xxx' represents the code name defined by STMicroelectronics: It denotes the ROM code, pinout and program memory size. R = Tape and Reel (left blank if Tray)





| ST72P32A/ST7232A (3.8 to 5.5V) microcontroller option list |                                                          |                                                                                                                                     |  |  |
|------------------------------------------------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                                            | (Last up                                                 | odate: September 2007)                                                                                                              |  |  |
| Address:                                                   |                                                          |                                                                                                                                     |  |  |
| Contact:<br>Phone No:                                      | ROM code:                                                | <br>                                                                                                                                |  |  |
|                                                            |                                                          |                                                                                                                                     |  |  |
|                                                            | e name is assigned by STN<br>ist be sent in .S19 format. | Hex extension cannot be processed.                                                                                                  |  |  |
|                                                            | Package (check only one                                  |                                                                                                                                     |  |  |
| ROM                                                        | 4K                                                       | 8K                                                                                                                                  |  |  |
| LQFP32:<br>LQFP44:                                         | [ ] ST7232A(K<br>[ ] ST7232A(J1                          | 1)T [] ST7232A(K2)T<br>I)T [] ST7232A(J2)T                                                                                          |  |  |
| FASTROM                                                    | 4K                                                       | 8K                                                                                                                                  |  |  |
| LQFP32:<br>LQFP44:                                         | [ ] ST72P32A(<br>[ ] ST72P32A(                           | K1)T [] ST72P32A(K2)T                                                                                                               |  |  |
| Conditioning (check only c<br>LQFP packaged product        | one option):<br>[] Tape and reel                         | []Tray                                                                                                                              |  |  |
| Temperature range:                                         | [] A (-40°C to +85°C)                                    | [] B (-40°C to +105°C) [] C (-40°C to +125°C)                                                                                       |  |  |
| Special marking:<br>Authorized characters are              | [ ] No<br>letters, digits, '.', '-', '/' and             | [] Yes "" (LQFP32 7 char., other pkg. 10 char. max) spaces only.                                                                    |  |  |
| Clock source selection:                                    | [] Resonator                                             | [] LP: Low power resonator (1 to 2 MHz)<br>[] MP: Medium power resonator (2 to 4 MHz)<br>[] MS: Medium speed resonator (4 to 8 MHz) |  |  |
|                                                            | [] External clock <sup>(1)</sup>                         | [] HS: High speed resonator (8 to 16 MHz)                                                                                           |  |  |
| PLL <sup>(1)(2)</sup> :                                    | [] Disabled                                              | [] Enabled                                                                                                                          |  |  |
| Reset delay:                                               | [] 256 cycles                                            | [] 4096 cycles                                                                                                                      |  |  |
| Watchdog selection:                                        | [] Software activation                                   | [] Hardware activation                                                                                                              |  |  |
| Watchdog reset on halt:                                    | [] Reset                                                 | [] No reset                                                                                                                         |  |  |
| Readout protection <sup>(3)</sup> :                        | [] Disabled                                              | [] Enabled                                                                                                                          |  |  |
| Date<br>Signature                                          | <u>Cite</u>                                              |                                                                                                                                     |  |  |

1. PLL not supported with external clock source

2. The PLL can be enabled only if the resonator is configured to 'Medium power: 2~4MHz'

The readout protection binary value is inverted between ROM and Flash products. The option byte checksum differs between ROM and Flash. 3. 30501et



## 14.4 Development tools

#### 14.4.1 Introduction

Development tools for the ST7 microcontrollers include a complete range of hardware systems and software tools from STMicroelectronics and third-party tool suppliers. The range of tools includes solutions to help you evaluate microcontroller peripherals, develop and debug your application, and program your microcontrollers.

## 14.4.2 Evaluation tools and starter kits

ST offers complete, affordable starter kits and full-featured evaluation boards that allow you to evaluate microcontroller features and quickly start developing ST7 applications. Starter kits are complete, affordable hardware/software tool packages that include features and samples to help you quickly start developing your application. ST evaluation boards are open-design, embedded systems, which are developed and documented to serve as references for your application design. They include sample application software to help you demonstrate, learn about and implement your ST7's features.

## 14.4.3 Development and debugging tools

Application development for ST7 is supported by fully optimizing C compilers and the ST7 assembler-linker toolchain, which are all seamlessly integrated in the ST7 integrated development environments in order to facilitate the debugging and fine-tuning of your application. The cosmic C compiler is available in a free version that outputs up to 16 Kbytes of code.

The range of hardware tools includes cost effective ST7-DVP3 series emulators. These tools are supported by the ST7 Toolset from STMicroelectronics, which includes the STVD7 integrated development environment (IDE) with high-level language debugger, editor, project manager and integrated programming interface.

## 14.4.4 Programming tools

During the development cycle, the ST7-DVP3 and ST7-EMU3 series emulators and the RLink provide in-circuit programming capability for programming the Flash microcontroller on your application board.

ST also provides dedicated a low-cost dedicated in-circuit programmer, the ST7-STICK, as well as ST7 socket boards which provide all the sockets required for programming any of the devices in a specific ST7 subfamily on a platform that can be used with any tool with incircuit programming capability for ST7.

For production programming of ST7 devices, ST's third-party tool partners also provide a complete range of gang and automated programming solutions, which are ready to integrate into your production environment.

For additional ordering codes for spare parts, accessories and tools available for the ST7 (including from third party manufacturers), refer to the online product selector at www.st.com/mcu.



|                        |                   | Programming          |                               |          |                     |
|------------------------|-------------------|----------------------|-------------------------------|----------|---------------------|
| Supported              | ST7 DV            | P3 series            | ST7 EMU3 series               |          | ICC socket<br>board |
| products               | Emulator          | Connection kit       | Emulator Active probe and TEB |          |                     |
| ST7232AJ,<br>ST72F32AJ | ST7MDT20-<br>DVP3 | ST7MDT20-<br>T44/DVP | ST7MDT20                      | ST7MDT20 | ST7SB20             |
| ST7232AK,<br>ST72F32AK | ST7MDT20-<br>DVP3 | ST7MDT20-<br>T32/DVP | J-EMU3                        | J-TEB    | J/xx <sup>(1)</sup> |

 Table 106.
 STMicroelectronics development tools

1. Add suffix /EU, /UK, /US for the power supply of your region.

## 14.4.5 Socket and emulator adapter information

For information on the type of socket that is supplied with the emulator, refer to the suggested list of sockets in *Table 107*.

# Note: Before designing the board layout, it is recommended to check the overall dimensions of the socket as they may be greater than the dimensions of the device.

For footprint and other mechanical information about these sockets and adapters, refer to the manufacturer's datasheet (www.ironwoodelectronics.com for LQFP32 7 x 7).

#### Table 107. Suggested list of socket types

| Device        | Socket<br>(supplied with ST7MDT20J-EMU3) | Emulator adapter<br>(supplied with ST7MDT20J-EMU3) |
|---------------|------------------------------------------|----------------------------------------------------|
| LQFP32 7 X 7  | IRONWOOD SF-QFE32SA-L-01                 | IRONWOOD SK-UGA06/32A-01                           |
| LQFP44 10 X10 | YAMAICHI IC149-044-*52-*5                | YAMAICHI ICP-044-5                                 |

# 14.5 ST7 application notes

For all revelant application notes, refer to www.st.com.



# 15 Known limitations

## 15.1 All Flash and ROM devices

## 15.1.1 Safe connection of OSC1/OSC2 pins

The OSC1 and/or OSC2 pins must not be left unconnected otherwise the ST7 main oscillator may start and, in this configuration, could generate an f<sub>OSC</sub> clock frequency in excess of the allowed maximum (>16MHz.), putting the ST7 in an unsafe/undefined state. Refer to *Section 6.4: Multi-oscillator (MO) on page 37*.

## 15.1.2 External interrupt missed

To avoid any risk of generating a parasitic interrupt, the edge detector is automatically disabled for one clock cycle during an access to either DDR and OR. Any input signal edge during this period is not detected and does not generate an interrupt.

This case can typically occur if the application refreshes the port configuration registers at intervals during runtime.

#### Workaround

The workaround is based on software checking the level on the interrupt pin before and after writing to the PxOR or PxDDR registers. If there is a level change (depending on the sensitivity programmed for this pin) the interrupt routine is invoked using the call instruction with three extra PUSH instructions before executing the interrupt routine (this is to make the call compatible with the IRET instruction at the end of the interrupt service routine).

But detection of the level change does not make sure that edge occurs during the critical one cycle duration and the interrupt has been missed. This may lead to occurrence of same interrupt twice (one hardware and another with software call).

To avoid this, a semaphore is set to '1' before checking the level change. The semaphore is changed to level '0' inside the interrupt routine. When a level change is detected, the semaphore status is checked and if it is '1' this means that the last interrupt has been missed. In this case, the interrupt routine is invoked with the call instruction.

There is another possible case that is, if writing to PxOR or PxDDR is done with global interrupts disabled (interrupt mask bit set). In this case, the semaphore is changed to '1' when the level change is detected. Detecting a missed interrupt is done after the global interrupts are enabled (interrupt mask bit reset) and by checking the status of the semaphore. If it is '1' this means that the last interrupt was missed and the interrupt routine is invoked with the call instruction.

To implement the workaround, the following software sequence is to be followed for writing into the PxOR/PxDDR registers. The example is for Port PF1 with falling edge interrupt sensitivity. The software sequence is given for both cases (global interrupt disabled/enabled).



Case 1: Writing to PxOR or PxDDR with global interrupts enabled:

```
LD A,#01
LD sema, A; set the semaphore to '1'
LD A, PFDR
AND A,#02
LD X,A; store the level before writing to PxOR/PxDDR
LD A,#$90
LD PFDDR, A ; Write to PFDDR
LD A,#$ff
LD PFOR, A ; Write to PFOR
LD A, PFDR
AND A,#02
LD Y,A; store the level after writing to PxOR/PxDDR
LD A,X; check for falling edge
cp A,#02
jrne OUT
TNZ Y
jrne OUT
                                      ete Product
LD A, sema ; check the semaphore status if edge is detected
CP A,#01
jrne OUT
call call_routine ; call the interrupt routine
OUT:LD A,#00
LD sema,A
.call_routine ; entry to call routine
PUSH A
PUSH X
PUSH CC
.ext1_rt ; entry to interrupt routine
LD A,#00
LD sema,A
IRET
Case 2: Writing to PxOR or PxDDR with global interrupts disabled:
SIM ; set the interrupt mask
LD A, PFDR
AND A,#$02
LD X,A ; store the level before writing to PxOR/PxDDR
LD A,#$90
LD PFDDR,A ; Write into PFDDR
LD A,#$ff
LD PFOR, A ; Write to PFOR
LD A, PFDR
AND A,#$02
LD Y,A ; store the level after writing to PxOR/PxDDR
LD A,X ; check for falling edge
cp A,#$02
jrne OUT
TNZ Y
jrne OUT
LD A,#$01
LD sema, A ; set the semaphore to '1' if edge is detected
```



RIM ; reset the interrupt mask LD A, sema ; check the semaphore status CP A,#\$01 jrne OUT call call routine ; call the interrupt routine RTM OUT:RIM JP while\_loop .call routine ; entry to call routine PUSH A PUSH X PUSH CC .ext1 rt ; entry to interrupt routine LD A,#\$00 LD sema,A IRET

## 15.1.3 Unexpected reset fetch

If an interrupt request occurs while a 'POP CC' instruction is executed, the interrupt controller does not recognise the source of the interrupt and, by default, passes the reset vector address to the CPU.

#### Workaround

To solve this issue, a 'POP CC' instruction must always be preceded by a 'SIM' instruction.

## 15.1.4 Clearing active interrupts outside interrupt routine

When an active interrupt request occurs at the same time as the related flag is being cleared, an unwanted reset may occur.

Note: Clearing the related interrupt mask does not generate an unwanted reset.

#### Concurrent interrupt context

The symptom does not occur when the interrupts are handled normally, i.e. when:

- The interrupt flag is cleared within its own interrupt routine
- The interrupt flag is cleared within any interrupt routine
- The interrupt flag is cleared in any part of the code while this interrupt is disabled

If these conditions are not met, the symptom can be avoided by implementing the following sequence:

Perform SIM and RIM operation before and after resetting an active interrupt request.

Example:

SIM Reset interrupt flag RIM



;ndi

#### Nested interrupt context

The symptom does not occur when the interrupts are handled normally, i.e. when:

- The interrupt flag is cleared within its own interrupt routine
- The interrupt flag is cleared within any interrupt routine with higher or identical priority leve
- The interrupt flag is cleared in any part of the code while this interrupt is disabled

If these conditions are not met, the symptom can be avoided by implementing the following sequence:

PUSH CC SIM Reset interrupt flag POP CC

#### 15.1.5 16-bit timer PWM mode

In PWM mode, the first PWM pulse is missed after writing the value FFFCh in the OC1R register (OC1HR, OC1LR). It leads to either full or no PWM during a period, depending on the OLVL1 and OLVL2 settings.

#### 15.1.6 TIMD set simultaneously with OC interrupt

#### Description

If the 16-bit timer is disabled at the same time as the output compare event occurs, then the output compare flag gets locked and cannot be cleared before the timer is enabled again.

#### Impact on the application

If output compare interrupt is enabled, then the output compare flag cannot be cleared in the timer interrupt routine. Consequently the interrupt service routine is called repeatedly and the application gets stuck which causes the watchdog reset if enabled by the application.

#### Workaround

Disable the timer interrupt before disabling the timer. While enabling, first enable the timer, then the timer interrupts.

Perform the following to disable the timer:

- TACR1 or TBCR1 = 0x00h; // Disable the compare interrupt
- TACSR | or TBCSR | = 0x40; // Disable the timer

Perform the following to enable the timer again:

- TACSR & or TBCSR & = ~0x40; // Enable the timer
- TACR1 or TBCR1 = 0x40; // Enable the compare interrup



## 15.1.7 SCI wrong break duration

#### Description

A single break character is sent by setting and resetting the SBK bit in the SCICR2 register. In some cases, the break character may have a longer duration than expected:

- 20 bits instead of 10 bits if M = 0
- 22 bits instead of 11 bits if M = 1.

In the same way, as long as the SBK bit is set, break characters are sent to the TDO pin. This may lead to generate one break more than expected.

#### Occurrence

The occurrence of the problem is random and proportional to the baudrate. With a transmit frequency of 19200 baud ( $f_{CPU} = 8MHz$  and SCIBRR = 0xC9), the wrong break duration occurrence is around 1%.

#### Workaround

If this wrong duration is not compliant with the communication protocol in the application, software can request that an idle line be generated before the break character. In this case, the break duration is always correct assuming the application is not doing anything between the idle and the break. This can be ensured by temporarily disabling interrupts.

psolete

The exact sequence is:

- Disable interrupts
- Reset and set TE (IDLE request)
- Set and reset SBK (break request)
- Re-enable interrupts

## 15.1.8 39-pulse ICC entry mode

For Flash devices, ICC mode entry using ST7 application clock (39 pulses) is not supported. External clock mode must be used (36 pulses). Refer to the ST7 Flash Programming Reference Manual.



## 15.2 ROM devices only

## 15.2.1 I/O port A and F configuration

When using an external quartz crystal or ceramic resonator, a few  $f_{OSC2}$  clock periods may be lost when the signal pattern in *Table 108* occurs. This is because this pattern causes the device to enter test mode and return to user mode after a few clock periods. User program execution and I/O status are not changed, only a few clock cycles are lost.

This happens with either one of the following configurations (see also *Table 108*):

PA3 = 0, PF4 = 1, PF1 = 0 while PLL option is disabled and PF0 is toggling.

PA3 = 0, PF4 = 1, PF1 = 0, PF0 = 1 while PLL option is enabled.

| Table 108. | Port A and F | <sup>-</sup> configuration |
|------------|--------------|----------------------------|
|------------|--------------|----------------------------|

| PLL | PA3 | PF4 | PF1 | PF0      | Clock disturbance                                              |
|-----|-----|-----|-----|----------|----------------------------------------------------------------|
| OFF | 0   | 1   | 0   | Toggling | Max. 2 clock cycles lost at each rising or falling edge of PF0 |
| ON  | 0   | 1   | 0   | 1        | Max. 1 clock cycle lost out of every 16                        |

As a consequence, for cycle-accurate operations, these configurations are prohibited in either input or output mode.

#### Workaround

To avoid this occurring, it is recommended to connect one of these pins to GND (PF4 or PF0) or  $V_{DD}$  (PA3 or PF1).

## 15.2.2 External clock source with PLL

PLL is not supported with external clock source.

57

# 16 Revision history

#### Table 109. Document revision history

| Date        | Revision | Changes         |
|-------------|----------|-----------------|
| 28-Jan-2008 | 1        | Initial release |

obsolete Product(s) - Obsolete Product(s)

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2008 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com



201/201