

# M95160-145

## Automotive 16-Kbit serial SPI bus EEPROM with high-speed clock

### Features

- Compatible with SPI bus serial interface (positive clock SPI modes)
- Extended operating temperature range:
   Device grade 4: -40 °C to +145 °C
- Single supply voltage:
  - $\,$  2.5 V to 5.5 V  $\,$
- High speed: 5 MHz
- Status Register
- Hardware protection of the Status Register
- Byte and page write (up to 32 bytes)
- Self-timed programming cycle
- Adjustable size read-only EEPROM area
- Enhanced ESD protection
- More than 1 million write cycles
- More than 40-year data retention
- Package
  - RoHS compliant and halogen-free (ECOPACK2<sup>®</sup>)



# Contents

| 1 | Desc  | cription                                       |
|---|-------|------------------------------------------------|
| 2 | Sign  | al description                                 |
|   | 2.1   | Serial Data output (Q)                         |
|   | 2.2   | Serial Data input (D)                          |
|   | 2.3   | Serial Clock (C)                               |
|   | 2.4   | Chip Select (S)                                |
|   | 2.5   | Hold (HOLD)                                    |
|   | 2.6   | Write Protect (W)                              |
|   | 2.7   | V <sub>CC</sub> supply voltage                 |
|   | 2.8   | V <sub>SS</sub> ground                         |
| 3 | Impl  | ementing devices on the SPI bus                |
|   | 3.1   | SPI modes 10                                   |
| 4 | Ope   | rating features                                |
|   | 4.1   | Supply voltage (V <sub>CC</sub> ) 12           |
|   |       | 4.1.1 Operating supply voltage V <sub>CC</sub> |
|   |       | 4.1.2 Device reset                             |
|   |       | 4.1.3 Power-up conditions                      |
|   |       | 4.1.4 Power-down                               |
|   | 4.2   | Active Power and Standby Power modes 13        |
|   | 4.3   | Hold condition                                 |
|   | 4.4   | Status Register                                |
|   | 4.5   | Data protection and protocol control 14        |
| 5 | Merr  | ory organization                               |
| 6 | Instr | ructions                                       |
|   | 6.1   | Write Enable (WREN) 16                         |
|   | 6.2   | Write Disable (WRDI) 17                        |
|   | 6.3   | Read Status Register (RDSR) 18                 |
|   |       | 6.3.1 WIP bit                                  |
|   |       |                                                |



|    |       | 6.3.2    | WEL bit                  | 18 |
|----|-------|----------|--------------------------|----|
|    |       | 6.3.3    | BP1, BP0 bits            | 18 |
|    |       | 6.3.4    | SRWD bit                 | 18 |
|    | 6.4   | Write S  | Status Register (WRSR)   | 20 |
|    | 6.5   | Read f   | from Memory Array (READ) | 23 |
|    | 6.6   | Write t  | to Memory Array (WRITE)  | 24 |
| 7  | Deliv | very sta | ate                      | 26 |
|    | 7.1   |          | delivery state           |    |
| 8  | Abso  | olute ma | aximum ratings           | 26 |
| 9  | DC a  | nd AC I  | parameters               | 27 |
| 10 | Pack  | age me   | echanical data           | 32 |
| 11 | Part  | numbei   | ring                     | 33 |
| 12 | Revi  | sion his | story                    | 34 |



# List of tables

| Table 1.  | Signal names                                                       | . 6 |
|-----------|--------------------------------------------------------------------|-----|
| Table 2.  | Write-protected block size                                         | 14  |
| Table 3.  | Instruction set                                                    | 16  |
| Table 4.  | Status Register format                                             | 18  |
| Table 5.  | Protection modes                                                   | 20  |
| Table 6.  | Address range bits                                                 | 21  |
| Table 7.  | Absolute maximum ratings                                           | 26  |
| Table 8.  | Operating conditions                                               | 27  |
| Table 9.  | AC measurement conditions                                          |     |
| Table 10. | Capacitance                                                        | 27  |
| Table 11. | DC characteristics.                                                | 28  |
| Table 12. | AC characteristics                                                 | 29  |
| Table 13. | TSSOP8 – 8-lead thin shrink small outline, package mechanical data |     |
| Table 14. | Ordering information scheme                                        | 33  |
| Table 15. | Document revision history                                          | 34  |
|           |                                                                    |     |



# List of figures

| Figure 1.  | Logic diagram                                              | 6    |
|------------|------------------------------------------------------------|------|
| Figure 2.  | TSSOP8-lead package connections (top view)                 |      |
| Figure 3.  | Bus master and memory devices on the SPI bus               | . 10 |
| Figure 4.  | SPI modes supported                                        |      |
| Figure 5.  | Hold mode activation                                       | . 13 |
| Figure 6.  | Block diagram                                              | . 15 |
| Figure 7.  | Write Enable (WREN) sequence                               | . 16 |
| Figure 8.  | Write Disable (WRDI) sequence.                             | . 17 |
| Figure 9.  | Read Status Register (RDSR) sequence                       | . 19 |
| Figure 10. | Write Status Register (WRSR) sequence                      |      |
| Figure 11. | Read from Memory Array (READ) sequence                     |      |
| Figure 12. | Byte Write (WRITE) sequence                                |      |
| Figure 13. | Page Write (WRITE) sequence                                | . 25 |
| Figure 14. | AC measurement I/O waveform                                |      |
| Figure 15. | Serial input timing                                        | . 30 |
| Figure 16. | Hold timing                                                | . 30 |
| Figure 17. | Serial output timing                                       | . 31 |
| Figure 18. | TSSOP8 – 8-lead thin shrink small outline, package outline |      |
|            |                                                            |      |



## 1 Description

The M95160-145 is an EEPROM (Electrically Erasable PROgrammable Memory) accessed by a high-speed SPI bus.

The memory array is organized as  $2048 \times 8$  bits.

The M95160-145 is the first EEPROM device in a TSSOP package qualified at 145 °C.

The M95160-145 device is designed to be compliant with the very high level of reliability defined by the Automotive standard AEC-Q100 grade 0.





| Signal name     | Function           | Direction |
|-----------------|--------------------|-----------|
| С               | Serial Clock       | Input     |
| D               | Serial Data input  | Input     |
| Q               | Serial Data output | Output    |
| S               | Chip Select        | Input     |
| W               | Write Protect      | Input     |
| HOLD            | Hold               | Input     |
| V <sub>CC</sub> | Supply voltage     |           |
| V <sub>SS</sub> | Ground             |           |



| <br>  |                                               |  |
|-------|-----------------------------------------------|--|
| M95xx | XX                                            |  |
|       | 8 V <u>CC</u><br>7 HOLD<br>6 C<br>5 D<br>790D |  |

#### Figure 2. TSSOP8-lead package connections (top view)

1. See *Package mechanical data* section for package dimensions, and how to identify pin-1.



## 2 Signal description

During all operations,  $V_{CC}$  must be held stable and within the specified valid range:  $V_{CC}(\text{min})$  to  $V_{CC}(\text{max}).$ 

All of the input and output signals must be held high or low (according to voltages of  $V_{IH}$ ,  $V_{OH}$ ,  $V_{IL}$  or  $V_{OL}$ , as specified in *Table 10*. These signals are described next.

### 2.1 Serial Data output (Q)

This output signal is used to transfer data serially out of the device. Data is shifted out on the falling edge of Serial Clock (C).

### 2.2 Serial Data input (D)

This input signal is used to transfer data serially into the device. It receives instructions, addresses, and the data to be written. Values are latched on the rising edge of Serial Clock (C).

### 2.3 Serial Clock (C)

This input signal provides the timing of the serial interface. Instructions, addresses, or data present at Serial Data Input (D) are latched on the rising edge of Serial Clock (C). Data on Serial Data Output (Q) changes after the falling edge of Serial Clock (C).

### 2.4 Chip Select $(\overline{S})$

When this input signal is high, the device is deselected and Serial Data Output (Q) is at high impedance. Unless an internal Write cycle is in progress, the device will be in the Standby Power mode. Driving Chip Select  $(\overline{S})$  low selects the device, placing it in the Active Power mode.

After Power-up, a falling edge on Chip Select  $(\overline{S})$  is required prior to the start of any instruction.

### 2.5 Hold (HOLD)

The Hold (HOLD) signal is used to pause any serial communications with the device without deselecting the device.

### 2.6 Write Protect ( $\overline{W}$ )

The main purpose of this input signal is to freeze the size of the area of memory that is protected against Write instructions (as specified by the values in the BP1 and BP0 bits of the Status Register).

This pin must be driven either high or low, and must be stable during all write instructions.



# 2.7 V<sub>CC</sub> supply voltage

 $V_{CC}$  is the supply voltage.

## 2.8 V<sub>SS</sub> ground

 $V_{SS}$  is the reference for the  $V_{CC}$  supply voltage.



### 3 Implementing devices on the SPI bus

*Figure 3* shows an example of three devices, connected to the SPI bus master. Only one device is selected at a time, so that only the selected device drives the Serial Data output (Q) line. All the other devices outputs are then in high impedance.



Figure 3. Bus master and memory devices on the SPI bus

1. The Write Protect ( $\overline{W}$ ) and Hold ( $\overline{HOLD}$ ) signals must be driven high or low as appropriate.

A pull-up resistor connected on each  $\overline{S}$  input (represented in *Figure 3*) ensures that each device is not selected if the bus master leaves the  $\overline{S}$  line in the high impedance state.

### 3.1 SPI modes

These devices can be driven by a microcontroller with its SPI peripheral running in either of the two following modes:

- CPOL=0, CPHA=0
- CPOL=1, CPHA=1

For these two modes, input data is latched in on the rising edge of Serial Clock (C), and output data is available from the falling edge of Serial Clock (C).

The difference between the two modes, as shown in *Figure 4*, is the clock polarity when the bus master is in Stand-by mode and not transferring data:

- C remains at 0 for (CPOL=0, CPHA=0)
- C remains at 1 for (CPOL=1, CPHA=1)



Figure 4. SPI modes supported





## 4 **Operating features**

### 4.1 Supply voltage (V<sub>CC</sub>)

#### 4.1.1 Operating supply voltage V<sub>CC</sub>

Prior to selecting the memory and issuing instructions to it, a valid and stable  $V_{CC}$  voltage within the specified [ $V_{CC}$ (min),  $V_{CC}$ (max)] range must be applied (see *Table 8*). This voltage must remain stable and valid until the end of the transmission of the instruction and, for a Write instruction, until the completion of the internal write cycle ( $t_W$ ).

In order to secure a stable DC supply voltage, it is recommended to decouple the V<sub>CC</sub> line with a suitable capacitor (usually of the order of 10 nF to 100 nF) close to the V<sub>CC</sub>/V<sub>SS</sub> package pins.

#### 4.1.2 Device reset

In order to prevent inadvertent write operations during power-up, a power on reset (POR) circuit is included. At power-up, the device does not respond to any instruction until  $V_{CC}$  reaches the internal reset threshold voltage (this threshold is lower than the minimum  $V_{CC}$  operating voltage defined in *Table 8*).

When V<sub>CC</sub> passes over the POR threshold, the device is reset and in the following state:

- in Standby Power mode
- deselected (note that, to be executed, an instruction must be preceded by a falling edge on Chip Select (S))
- Status Register value:
  - the Write Enable Latch (WEL) is reset to 0
  - Write In Progress (WIP) is reset to 0
  - The SRWD, BP1 and BP0 bits remain unchanged (non-volatile bits)

When V<sub>CC</sub> passes over the POR threshold, the device is reset and enters the Standby Power mode. The device must not be accessed until V<sub>CC</sub> reaches a valid and stable V<sub>CC</sub> voltage within the specified [V<sub>CC</sub>(min), V<sub>CC</sub>(max)] range defined in *Table 8*.

#### 4.1.3 Power-up conditions

When the power supply is turned on,  $V_{CC}$  rises continuously from  $V_{SS}$  to  $V_{CC}$ . During this time, the Chip Select ( $\overline{S}$ ) line is not allowed to float but should follow the  $V_{CC}$  voltage, it is therefore recommended to connect the  $\overline{S}$  line to  $V_{CC}$  via a suitable pull-up resistor (see *Figure 3*).

In addition, the Chip Select  $(\overline{S})$  input offers a built-in safety feature, as the  $\overline{S}$  input is edgesensitive as well as level-sensitive: after power-up, the device does not become selected until a falling edge has first been detected on Chip Select  $(\overline{S})$ . This ensures that Chip Select  $(\overline{S})$  must have been high, prior to going low to start the first operation.

The V<sub>CC</sub> voltage has to rise continuously from 0 V up to the minimum V<sub>CC</sub> operating voltage defined in *Table 8* and the rise time must not vary faster than 1 V/ $\mu$ s.



#### 4.1.4 Power-down

During power-down (continuous decrease of V<sub>CC</sub> below the minimum V<sub>CC</sub> operating voltage defined in *Table 8*), the device must be:

- deselected (Chip Select S should be allowed to follow the voltage applied on V<sub>CC</sub>)
- in Standby Power mode (there should not be any internal write cycle in progress).

### 4.2 Active Power and Standby Power modes

When Chip Select  $(\overline{S})$  is low, the device is selected, and in the Active Power mode. The device consumes  $I_{CC}$ , as specified in *Table 10*.

When Chip Select  $(\overline{S})$  is high, the device is deselected. If a Write cycle is not currently in progress, the device then goes into the Standby Power mode, and the device consumption drops to  $I_{CC1}$ .

### 4.3 Hold condition

The Hold (HOLD) signal is used to pause any serial communications with the device without resetting the clocking sequence.

The Hold mode starts when the Hold (HOLD) signal is driven low and the Serial Clock (C) is low (as shown in *Figure 5*). During the Hold mode, the Serial Data output (Q) is high impedance, and Serial Data input (D) and Serial Clock (C) are Don't Care. The Hold mode ends when the Hold (HOLD) signal is driven high and the Serial Clock (C) is or becomes low.





Deselecting the device while it is in Hold mode resets the paused communication.

### 4.4 Status Register

*Figure 6.* shows the position of the Status Register in the control logic of the device. The Status Register contains a number of status and control bits that can be read or set (as appropriate) by specific instructions. See *Section 6.3: Read Status Register (RDSR)* for a detailed description of the Status Register bits



Doc ID 022470 Rev 1

### 4.5 Data protection and protocol control

Non-volatile memory devices can be used in environments that are particularly noisy, and within applications that could experience problems if memory bytes are corrupted. Consequently, the device features the following data protection mechanisms:

- Write and Write Status Register instructions are checked that they consist of a number of clock pulses that is a multiple of eight, before they are accepted for execution.
- All instructions that modify data must be preceded by a Write Enable (WREN) instruction to set the Write Enable Latch (WEL) bit. This bit is returned to its reset state by the following events:
  - Power-up
  - Write Disable (WRDI) instruction completion
  - Write Status Register (WRSR) instruction completion
  - Write (WRITE) instruction completion
- The Block Protect (BP1, BP0) bits in the Status Register allow part of the memory to be configured as read-only.
- The Write Protect (W) signal allows the Block Protect (BP1, BP0) bits of the Status Register to be protected.

For any instruction to be accepted, and executed, Chip Select  $(\overline{S})$  must be driven high after the rising edge of Serial Clock (C) for the last bit of the instruction, and before the next rising edge of Serial Clock (C).

Two points need to be noted in the previous sentence:

- The "last bit of the instruction" can be the eighth bit of the instruction code, or the eighth bit of a data byte, depending on the instruction (except for Read Status Register (RDSR) and Read (READ) instructions).
- The "next rising edge of Serial Clock (C)" might (or might not) be the next bus transaction for some other device on the SPI bus.

| Status Register bits |     | Protected block             | Protected array addresses |  |  |
|----------------------|-----|-----------------------------|---------------------------|--|--|
| BP1                  | BP0 | Protected block             | Protected array addresses |  |  |
| 0                    | 0   | none none                   |                           |  |  |
| 0                    | 1   | Upper quarter 0600h - 07FFh |                           |  |  |
| 1                    | 0   | Upper half                  | 0400h - 07FFh             |  |  |
| 1                    | 1   | Whole memory 0000h - 07FFh  |                           |  |  |

Table 2. Write-protected block size



# 5 Memory organization

The memory is organized as shown in Figure 6.



Figure 6. Block diagram



### 6 Instructions

Each instruction starts with a single-byte code, as summarized in Table 3.

If an invalid instruction is sent (one not contained in *Table 3*.), the device automatically deselects itself.

| Instruction | Description            | Instruction format |  |
|-------------|------------------------|--------------------|--|
| WREN        | Write Enable           | 0000 0110          |  |
| WRDI        | Write Disable          | 0000 0100          |  |
| RDSR        | Read Status Register   | 0000 0101          |  |
| WRSR        | Write Status Register  | 0000 0001          |  |
| READ        | Read from Memory Array | 0000 0011          |  |
| WRITE       | Write to Memory Array  | 0000 0010          |  |

Table 3. Instruction set

### 6.1 Write Enable (WREN)

The Write Enable Latch (WEL) bit must be set prior to each WRITE and WRSR instruction. The only way to do this is to send a Write Enable instruction to the device.

As shown in *Figure 7.*, to send this instruction to the device, Chip Select  $(\overline{S})$  is driven low, and the bits of the instruction byte are shifted in, on Serial Data Input (D). The device then enters a wait state. It waits for the device to be deselected, by Chip Select  $(\overline{S})$  being driven high.



Figure 7. Write Enable (WREN) sequence



### 6.2 Write Disable (WRDI)

One way of resetting the Write Enable Latch (WEL) bit is to send a Write Disable instruction to the device.

As shown in *Figure 8*., to send this instruction to the device, Chip Select  $(\overline{S})$  is driven low, and the bits of the instruction byte are shifted in, on Serial Data Input (D).

The device then enters a wait state. It waits for a the device to be deselected, by Chip Select  $(\overline{S})$  being driven high.

The Write Enable Latch (WEL) bit, in fact, becomes reset by any of the following events:

- Power-up
- WRDI instruction execution
- WRSR instruction completion
- WRITE instruction completion.

#### Figure 8. Write Disable (WRDI) sequence





### 6.3 Read Status Register (RDSR)

The Read Status Register (RDSR) instruction allows the Status Register to be read. The Status Register may be read at any time, even while a Write or Write Status Register cycle is in progress. When one of these cycles is in progress, it is recommended to check the Write In Progress (WIP) bit before sending a new instruction to the device. It is also possible to read the Status Register continuously, as shown in *Figure 9*.

The status and control bits of the Status Register are as follows:

#### 6.3.1 WIP bit

The Write In Progress (WIP) bit indicates whether the memory is busy with a Write or Write Status Register cycle. When set to 1, such a cycle is in progress, when reset to 0 no such cycle is in progress.

#### 6.3.2 WEL bit

The Write Enable Latch (WEL) bit indicates the status of the internal Write Enable Latch. When set to 1 the internal Write Enable Latch is set, when set to 0 the internal Write Enable Latch is reset and no Write or Write Status Register instruction is accepted.

#### 6.3.3 BP1, BP0 bits

The Block Protect (BP1, BP0) bits are non-volatile. They define the size of the area to be software protected against Write instructions. These bits are written with the Write Status Register (WRSR) instruction. When one or both of the Block Protect (BP1, BP0) bits is set to 1, the relevant memory area (as defined in *Table 4.*) becomes protected against Write (WRITE) instructions. The Block Protect (BP1, BP0) bits can be written provided that the Hardware Protected mode has not been set.

#### 6.3.4 SRWD bit

The Status Register Write Disable (SRWD) bit is operated in conjunction with the Write Protect ( $\overline{W}$ ) signal. The Status Register Write Disable (SRWD) bit and Write Protect ( $\overline{W}$ ) signal allow the device to be put in the Hardware Protected mode (when the Status Register Write Disable (SRWD) bit is set to 1, and Write Protect ( $\overline{W}$ ) is driven low). In this mode, the non-volatile bits of the Status Register (SRWD, BP1, BP0) become read-only bits and the Write Status Register (WRSR) instruction is no longer accepted for execution.







#### Figure 9.



### 6.4 Write Status Register (WRSR)

The Write Status Register (WRSR) instruction allows new values to be written to the Status Register. Before it can be accepted, a Write Enable (WREN) instruction must have been previously executed.

The Write Status Register (WRSR) instruction is entered by driving Chip Select  $(\overline{S})$  low, followed by the instruction code, the data byte on Serial Data input (D) and the Chip Select  $(\overline{S})$  driven high. Chip Select  $(\overline{S})$  must be driven high after the rising edge of Serial Clock (C) that latches in the eighth bit of the data byte, and before the next rising edge of Serial Clock (C). Otherwise, the Write Status Register (WRSR) instruction is not executed.

Driving the Chip Select ( $\overline{S}$ ) signal high at a byte boundary of the input data triggers the self-timed write cycle that takes t<sub>W</sub> to complete (as specified in *Table 12*).

The instruction sequence is shown in *Figure 10*.

While the Write Status Register cycle is in progress, the Status Register may still be read to check the value of the Write In Progress (WIP) bit: the WIP bit is 1 during the self-timed write cycle  $t_{W}$ , and is 0 when the write cycle is complete. The WEL bit (Write Enable Latch) is also reset at the end of the write cycle  $t_{W}$ .

The Write Status Register (WRSR) instruction allows the user to change the values of the BP1, BP0 bits and the SRWD bit:

- The Block Protect (BP1, BP0) bits define the size of the area that is to be treated as read only, as defined in *Table 5*.
- The SRWD bit (Status Register Write Disable bit), in accordance with the signal read on the Write Protect pin (W), allows the user to set or reset the write protection mode of the Status Register itself. When in Write-protected mode, the Write Status Register (WRSR) instruction is not executed.

The contents of the SRWD and BP1, BP0 bits are updated after the completion of the WRSR instruction, including the  $t_W$  Write cycle.

The Write Status Register (WRSR) instruction has no effect on bits b6, b5, b4, b1, b0 of the Status Register. Bits b6, b5, b4 are always read as 0.

| w      | SRWD | Mode                            | Write protection of the Status Register                                                                      | Memory content                |                                       |  |
|--------|------|---------------------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------|---------------------------------------|--|
| signal | bit  |                                 |                                                                                                              | Protected area <sup>(1)</sup> | Unprotected area <sup>(1)</sup>       |  |
| 1      | 0    |                                 | Status Register is                                                                                           |                               |                                       |  |
| 0      | 0    | Software-                       |                                                                                                              | Write-protected               |                                       |  |
| 1      | 1    | protected<br>(SPM)              |                                                                                                              |                               | Ready to accept<br>Write instructions |  |
| 0      | 1    | Hardware-<br>protected<br>(HPM) | Status Register is<br>Hardware write protected<br>The values in the BP1<br>and BP0 bits cannot be<br>changed | Write-protected               | Ready to accept<br>Write instructions |  |

Table 5. Protection modes

1. As defined by the values in the Block Protect (BP1, BP0) bits of the Status Register, as shown in Table 4.



The protection features of the device are summarized in Table 2.

When the Status Register Write Disable (SRWD) bit of the Status Register is 0 (its initial delivery state), it is possible to write to the Status Register provided that the Write Enable Latch (WEL) bit has previously been set by a Write Enable (WREN) instruction, regardless of whether Write Protect ( $\overline{W}$ ) is driven high or low.

When the Status Register Write Disable (SRWD) bit of the Status Register is set to 1, two cases need to be considered, depending on the state of Write Protect ( $\overline{W}$ ):

- If Write Protect (W) is driven high, it is possible to write to the Status Register provided that the Write Enable Latch (WEL) bit has previously been set by a Write Enable (WREN) instruction.
- If Write Protect (W) is driven low, it is *not* possible to write to the Status Register *even* if the Write Enable Latch (WEL) bit has previously been set by a Write Enable (WREN) instruction. (Attempts to write to the Status Register are rejected, and are not accepted for execution). As a consequence, all the data bytes in the memory area that are software protected (SPM) by the Block Protect (BP1, BP0) bits of the Status Register, are also hardware protected against data modification.

Regardless of the order of the two events, the Hardware Protected Mode (HPM) can be entered:

- by setting the Status Register Write Disable (SRWD) bit after driving Write Protect (W) low
- or by driving Write Protect (W) low after setting the Status Register Write Disable (SRWD) bit.

The only way to exit the Hardware Protected Mode (HPM) once entered is to pull Write Protect  $(\overline{W})$  high.

If Write Protect ( $\overline{W}$ ) is permanently tied high, the Hardware Protected Mode (HPM) can never be activated, and only the Software Protected Mode (SPM), using the Block Protect (BP1, BP0) bits of the Status Register, can be used.

#### Table 6.Address range bits<sup>(1)</sup>

| Device       | M95160-145 |  |
|--------------|------------|--|
| Address bits | A10-A0     |  |

1. b15 to b11 are Don't Care.





Figure 10. Write Status Register (WRSR) sequence



### 6.5 Read from Memory Array (READ)

As shown in *Figure 11.*, to send this instruction to the device, Chip Select  $(\overline{S})$  is first driven low. The bits of the instruction byte and address bytes are then shifted in, on Serial Data Input (D). The address is loaded into an internal address register, and the byte of data at that address is shifted out, on Serial Data Output (Q).

If Chip Select  $(\overline{S})$  continues to be driven low, the internal address register is automatically incremented, and the byte of data at the new address is shifted out.

When the highest address is reached, the address counter rolls over to zero, allowing the Read cycle to be continued indefinitely. The whole memory can, therefore, be read with a single READ instruction.

The Read cycle is terminated by driving Chip Select  $(\overline{S})$  high. The rising edge of the Chip Select  $(\overline{S})$  signal can occur at any time during the cycle.

The first byte addressed can be any byte within any page.

The instruction is not accepted, and is not executed, if a Write cycle is currently in progress.

Figure 11. Read from Memory Array (READ) sequence



1. Depending on the memory size, as shown in Table 6., the most significant address bits are Don't Care.



### 6.6 Write to Memory Array (WRITE)

As shown in *Figure 12.*, to send this instruction to the device, Chip Select  $(\overline{S})$  is first driven low. The bits of the instruction byte, address byte, and at least one data byte are then shifted in, on Serial Data Input (D).

The instruction is terminated by driving Chip Select  $(\overline{S})$  high at a byte boundary of the input data. The self-timed Write cycle, triggered by the Chip Select  $(\overline{S})$  rising edge, continues for a period t<sub>W</sub> (as specified in *Table 12*), at the end of which the Write in Progress (WIP) bit is reset to 0.

In the case of *Figure 12.*, Chip Select  $(\overline{S})$  is driven high after the eighth bit of the data byte has been latched in, indicating that the instruction is being used to write a single byte. If, though, Chip Select  $(\overline{S})$  continues to be driven low, as shown in *Figure 13.*, the next byte of input data is shifted in, so that more than a single byte, starting from the given address towards the end of the same page, can be written in a single internal Write cycle.

Each time a new data byte is shifted in, the least significant bits of the internal address counter are incremented. If the number of data bytes sent to the device exceeds the page boundary, the internal address counter rolls over to the beginning of the page, and the previous data there are overwritten with the incoming data. (The page size of these devices is 32 bytes).

The instruction is not accepted, and is not executed, under the following conditions:

- if the Write Enable Latch (WEL) bit has not been set to 1 (by executing a Write Enable instruction just before)
- if a Write cycle is already in progress
- if the device has not been deselected, by Chip Select (S) being driven high, at a byte boundary (after the eighth bit, b0, of the last data byte that has been latched in)
- if the addressed page is in the region protected by the Block Protect (BP1 and BP0) bits.



#### Figure 12. Byte Write (WRITE) sequence

1. Depending on the memory size, as shown in *Table 6*., the most significant address bits are Don't Care.





#### 1. Depending on the memory size, as shown in *Table 6*., the most significant address bits are Don't Care.



## 7 Delivery state

### 7.1 Initial delivery state

The device is delivered with the memory array set at all 1s (FFh). The Status Register Write Disable (SRWD) and Block Protect (BP1 and BP0) bits are initialized to 0.

## 8 Absolute maximum ratings

Stressing the device outside the ratings listed in *Table 7* may cause permanent damage to the device. These are stress ratings only, and operation of the device at these, or any other conditions outside those indicated in the operating sections of this specification, is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Symbol            | Parameter                                             |                         | Max.                 | Unit |
|-------------------|-------------------------------------------------------|-------------------------|----------------------|------|
| T <sub>STG</sub>  | Storage temperature                                   | -65                     | 150                  | °C   |
| T <sub>AMR</sub>  | Ambient operating temperature                         | -40                     | 150                  | °C   |
| T <sub>LEAD</sub> | Lead temperature during soldering                     | See note <sup>(1)</sup> |                      | °C   |
| Vo                | Voltage on Q pin                                      | -0.50                   | V <sub>CC</sub> +0.6 | V    |
| VI                | Input voltage                                         | -0.50                   | 6.5                  | V    |
| I <sub>OL</sub>   | DC output current (Q = 0)                             |                         | 5                    | mA   |
| I <sub>ОН</sub>   | DC output current (Q = 1)                             |                         | -5                   | mA   |
| V <sub>CC</sub>   | Supply voltage                                        | -0.50                   | 6.5                  | V    |
| V <sub>ESD</sub>  | Electrostatic pulse (Human Body Model) <sup>(2)</sup> |                         | 4000                 | V    |

| Table 7. Absolute maximum |
|---------------------------|
|---------------------------|

 Compliant with JEDEC Std J-STD-020 (for small body, Sn-Pb or Pb assembly), the ST ECOPACK<sup>®</sup> 7191395 specification, and the European directive on Restrictions on Hazardous Substances (RoHS) 2002/95/EU

2. Positive and negative pulses applied on pin pairs, in accordance with AEC-Q100-002 (compliant with JEDEC Std JESD22-A114, C1=100 pF, R1=1500  $\Omega$  R2=500  $\Omega$ )



## 9 DC and AC parameters

This section summarizes the operating and measurement conditions, and the dc and ac characteristics of the device. The parameters in the dc and ac characteristic tables that follow are derived from tests performed under the measurement conditions summarized in the relevant tables. Designers should check that the operating conditions in their circuit match the measurement conditions when relying on the quoted parameters.

| Table 8. | Operating conditions |
|----------|----------------------|
|----------|----------------------|

| Symbol          | Parameter                                      | Min. | Max. | Unit |
|-----------------|------------------------------------------------|------|------|------|
| V <sub>CC</sub> | Supply voltage                                 | 2.5  | 5.5  | V    |
| T <sub>A</sub>  | Ambient operating temperature (device grade 4) | -40  | 145  | °C   |

#### Table 9. AC measurement conditions

| Symbol | Parameter                                                 | Min.                                     | Тур. | Max. | Unit |
|--------|-----------------------------------------------------------|------------------------------------------|------|------|------|
| CL     | Load capacitance                                          | 30 or 100                                |      |      | pF   |
|        | Input rise and fall times 50                              |                                          | ns   |      |      |
|        | Input pulse voltages                                      | 0.2V <sub>CC</sub> to 0.8V <sub>CC</sub> |      | V    |      |
|        | Input and output <sup>(1)</sup> timing reference voltages | 0.3V <sub>CC</sub> to 0.7V <sub>CC</sub> |      | V    |      |

1. Output Hi-Z is defined as the point where data out is no longer driven.

#### Figure 14. AC measurement I/O waveform



#### Table 10. Capacitance<sup>(1)</sup>

| Symbol           | Parameter Test condition       |                        | Min. | Max. | Unit |
|------------------|--------------------------------|------------------------|------|------|------|
| C <sub>OUT</sub> | Output capacitance (Q)         | V <sub>OUT</sub> = 0 V |      | 8    | pF   |
| Curr             | Input capacitance (D)          | V <sub>IN</sub> = 0 V  |      | 8    | pF   |
| C <sub>IN</sub>  | Input capacitance (other pins) | V <sub>IN</sub> = 0 V  |      | 6    | pF   |

1. Sampled only, not 100% tested, at  $T_A$  = 25  $^\circ C$  and a frequency of 5 MHz.



| Symbol           | Parameter                 | Test conditions (in addition to those specified in <i>Table 8, Table 9</i> and <i>Table 10</i> ) | Min.                | Max.                | Unit |
|------------------|---------------------------|--------------------------------------------------------------------------------------------------|---------------------|---------------------|------|
| I <sub>LI</sub>  | Input leakage<br>current  | $V_{IN} = V_{SS} \text{ or } V_{CC}$                                                             |                     | ± 2                 | μA   |
| I <sub>LO</sub>  | Output leakage<br>current | $\overline{S} = V_{CC}, V_{OUT} = V_{SS} \text{ or } V_{CC}$                                     |                     | ± 2                 | μA   |
| I <sub>CC</sub>  | Supply current            | C = $0.1V_{CC}/0.9V_{CC}$ at 5 MHz,<br>V <sub>CC</sub> = 2.5 V, Q = open                         |                     | 2                   | mA   |
|                  | Supply current            | $\overline{S} = V_{CC}, V_{CC} = 2.5 \text{ V}, V_{IN} = V_{SS} \text{ or } V_{CC}$              |                     | 10                  | μA   |
| I <sub>CC1</sub> | (Standby)                 | $\overline{S} = V_{CC}, V_{CC} = 5.5 \text{ V}, V_{IN} = V_{SS} \text{ or } V_{CC}$              |                     | 10                  | μA   |
| V <sub>IL</sub>  | Input low voltage         |                                                                                                  | -0.45               | 0.3 V <sub>CC</sub> | V    |
| $V_{\rm IH}$     | Input high voltage        |                                                                                                  | 0.7 V <sub>CC</sub> | V <sub>CC</sub> +1  | V    |
| V <sub>OL</sub>  | Output low voltage        | I <sub>OL</sub> = 1.5 mA, V <sub>CC</sub> = 2.5 V                                                |                     | 0.4                 | V    |
| V <sub>OH</sub>  | Output high voltage       | $I_{OH} = -0.4 \text{ mA}, V_{CC} = 2.5 \text{ V}$                                               | 0.8 V <sub>CC</sub> |                     | V    |

 Table 11.
 DC characteristics<sup>(1)</sup>

1. Preliminary data.



| able 12. AC characteristics                                                      |                   |                                                      |      |      |      |  |
|----------------------------------------------------------------------------------|-------------------|------------------------------------------------------|------|------|------|--|
| Test conditions specified in <i>Table 8</i> , <i>Table 9</i> and <i>Table 10</i> |                   |                                                      |      |      |      |  |
| Symbol                                                                           | Alt.              | Parameter                                            | Min. | Max. | Unit |  |
| f <sub>C</sub>                                                                   | f <sub>SCK</sub>  | Clock frequency                                      | D.C. | 5    | MHz  |  |
| t <sub>SLCH</sub>                                                                | t <sub>CSS1</sub> | $\overline{S}$ active setup time                     | 60   |      | ns   |  |
| t <sub>SHCH</sub>                                                                | t <sub>CSS2</sub> | $\overline{S}$ not active setup time                 | 60   |      | ns   |  |
| t <sub>SHSL</sub>                                                                | t <sub>CS</sub>   | S deselect time                                      | 90   |      | ns   |  |
| t <sub>CHSH</sub>                                                                | t <sub>CSH</sub>  | S active hold time                                   | 60   |      | ns   |  |
| t <sub>CHSL</sub>                                                                |                   | S not active hold time                               | 60   |      | ns   |  |
| t <sub>CH</sub> <sup>(1)</sup>                                                   | t <sub>CLH</sub>  | Clock high time                                      | 75   |      | ns   |  |
| t <sub>CL</sub> <sup>(1)</sup>                                                   | t <sub>CLL</sub>  | Clock low time                                       | 75   |      | ns   |  |
| t <sub>CLCH</sub> <sup>(2)</sup>                                                 | t <sub>RC</sub>   | Clock rise time                                      |      | 1    | μs   |  |
| t <sub>CHCL</sub> <sup>(2)</sup>                                                 | t <sub>FC</sub>   | Clock fall time                                      |      | 1    | μs   |  |
| t <sub>DVCH</sub>                                                                | t <sub>DSU</sub>  | Data in setup time                                   | 20   |      | ns   |  |
| t <sub>CHDX</sub>                                                                | t <sub>DH</sub>   | Data in hold time                                    | 20   |      | ns   |  |
| t <sub>HHCH</sub>                                                                |                   | Clock low hold time after HOLD not active            | 60   |      | ns   |  |
| t <sub>HLCH</sub>                                                                |                   | Clock low hold time after HOLD active                | 60   |      | ns   |  |
| t <sub>CLHL</sub>                                                                |                   | Clock low setup time before HOLD active              | 0    |      | ns   |  |
| t <sub>CLHH</sub>                                                                |                   | Clock low setup time before HOLD not active          | 0    |      | ns   |  |
| t <sub>SHQZ</sub> <sup>(2)</sup>                                                 | t <sub>DIS</sub>  | Output disable time                                  |      | 80   | ns   |  |
|                                                                                  |                   | Clock low to output valid ( $C_L = 30 \text{ pF}$ )  |      | 55   | ns   |  |
| t <sub>CLQV</sub> <sup>(3)</sup>                                                 | t <sub>V</sub>    | Clock low to output valid ( $C_L = 100 \text{ pF}$ ) |      | 80   | ns   |  |
| t <sub>CLQX</sub>                                                                | t <sub>HO</sub>   | Output hold time                                     | 0    |      | ns   |  |
| t <sub>QLQH</sub> <sup>(2)</sup>                                                 | t <sub>RO</sub>   | Output rise time                                     |      | 80   | ns   |  |
| t <sub>QHQL</sub> <sup>(2)</sup>                                                 | t <sub>FO</sub>   | Output fall time                                     |      | 80   | ns   |  |
| t <sub>HHQV</sub>                                                                | t <sub>LZ</sub>   | HOLD high to output valid                            |      | 80   | ns   |  |
| t <sub>HLQZ</sub> <sup>(2)</sup>                                                 | t <sub>HZ</sub>   | HOLD low to output high-Z                            |      | 80   | ns   |  |
| t <sub>W</sub>                                                                   | t <sub>WC</sub>   | Write time                                           |      | 5    | ms   |  |
|                                                                                  |                   | *                                                    |      |      | •    |  |

#### Table 12.AC characteristics

1.  $t_{CH} + t_{CL}$  must never be lower than the shortest possible clock period,  $1/f_C(max)$ . See also *Note 3*.

2. Value guaranteed by characterization, not 100% tested in production.

3.  $t_{CLQV}$  must be compatible with  $t_{CL}$  (clock low time): if the SPI bus master offers a Read setup time  $t_{SU} = 0$  ns,  $t_{CL}$  can be equal to (or greater than)  $t_{CLQV}$ ; in all other cases,  $t_{CL}$  must be equal to (or greater than)  $t_{CLQV} + t_{SU}$ .













#### Figure 17. Serial output timing





# 10 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.

Figure 18. TSSOP8 – 8-lead thin shrink small outline, package outline



1. Drawing is not to scale.

#### Table 13. TSSOP8 – 8-lead thin shrink small outline, package mechanical data

| Symbol              |      | millimeters | eters |        |        | inches <sup>(1)</sup> |  |  |
|---------------------|------|-------------|-------|--------|--------|-----------------------|--|--|
| Symbol              | Тур  | Min         | Мах   | Тур    | Min    | Max                   |  |  |
| A                   |      |             | 1.2   |        |        | 0.0472                |  |  |
| A1                  |      | 0.05        | 0.15  |        | 0.002  | 0.0059                |  |  |
| A2                  | 1    | 0.8         | 1.05  | 0.0394 | 0.0315 | 0.0413                |  |  |
| b                   |      | 0.19        | 0.3   |        | 0.0075 | 0.0118                |  |  |
| С                   |      | 0.09        | 0.2   |        | 0.0035 | 0.0079                |  |  |
| CP                  |      |             | 0.1   |        |        | 0.0039                |  |  |
| D                   | 3    | 2.9         | 3.1   | 0.1181 | 0.1142 | 0.122                 |  |  |
| е                   | 0.65 | -           | -     | 0.0256 | -      | -                     |  |  |
| E                   | 6.4  | 6.2         | 6.6   | 0.252  | 0.2441 | 0.2598                |  |  |
| E1                  | 4.4  | 4.3         | 4.5   | 0.1732 | 0.1693 | 0.1772                |  |  |
| L                   | 0.6  | 0.45        | 0.75  | 0.0236 | 0.0177 | 0.0295                |  |  |
| L1                  | 1    |             |       | 0.0394 |        |                       |  |  |
| α                   |      | 0°          | 8°    |        | 0°     | 8°                    |  |  |
| N (number of leads) |      | 8           |       | 8      |        |                       |  |  |

1. Values in inches are converted from mm and rounded to 4 decimal digits.



# 11 Part numbering

#### Table 14. Ordering information scheme

| Example:                                                | M95160             | - | W DV | 4 | Т | P /SC |
|---------------------------------------------------------|--------------------|---|------|---|---|-------|
|                                                         |                    |   |      |   |   |       |
| Device type                                             |                    |   |      |   |   |       |
| M95 = SPI serial access EEPROM                          |                    |   |      |   |   |       |
|                                                         |                    |   |      |   |   |       |
| Device function                                         |                    |   |      |   |   |       |
| 160 = 16 Kbit (2048 × 8)                                |                    |   |      |   |   |       |
|                                                         |                    |   |      |   |   |       |
| Operating voltage                                       |                    |   |      |   |   |       |
| $W = V_{CC} = 2.5 \text{ to } 5.5 \text{ V}$            |                    |   |      |   |   |       |
|                                                         |                    |   |      |   |   |       |
| Package                                                 |                    |   |      |   |   |       |
| DW = TSSOP8                                             |                    |   |      |   |   |       |
|                                                         |                    |   |      |   |   |       |
| Device grade                                            |                    |   |      |   |   |       |
| 4 = Device tested with high reliability certified flo   | w <sup>(1)</sup> . |   |      |   |   |       |
| Automotive temperature range (-40 to 145 °C)            |                    |   |      |   |   |       |
|                                                         |                    |   |      |   |   |       |
| Option                                                  |                    |   |      |   |   |       |
| blank = Standard packing                                |                    |   |      |   |   |       |
| T = Tape and reel packing                               |                    |   |      |   |   |       |
|                                                         |                    |   |      |   |   |       |
| Plating technology                                      |                    |   |      |   |   |       |
| G or P = ECOPACK2 <sup>®</sup> (RoHS compliant and halo | ogen-free)         |   |      |   |   |       |
|                                                         |                    |   |      |   |   |       |
| Process                                                 |                    |   |      |   |   |       |

/SC = F6SP36%

1. The high reliability certified flow (HRCF) is described in quality note QNEE9801. Please ask your nearest ST sales office for a copy.

For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact your nearest ST sales office.



# 12 Revision history

#### Table 15.Document revision history

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 28-Nov-2011 | 1        | Initial release. |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2011 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com



Doc ID 022470 Rev 1