

## Porting an application from the ST10F269Zx to the ST10F272Z2

## Introduction

The ST10F272Z2 is a new member of the STMicroelectronics ST10 family of 16-bit singlechip CMOS microcontrollers. It is functionally upward compatible with the ST10F269Zx.

The goal of this document is to highlight the differences between ST10F269Zx and ST10F272Z2 devices. It is intended for hardware or software designers who are adapting an existing application based on the ST10F269Zx to the ST10F272Z2.

This document presents the ST10F272Z2's modified functionalities and the new ones, and goes on to describe the modified and the new registers. For each part, the differences with the ST10F269Zx that may have an impact when replacing the ST10F269Zx by the ST10F272Z2 are stressed and some advice is given on the way they can be handled.

# Contents

| 1 | Modif                | ied features                        |  |  |  |  |  |  |
|---|----------------------|-------------------------------------|--|--|--|--|--|--|
|   | 1.1                  | Pinout                              |  |  |  |  |  |  |
|   | 1.2                  | XRAM 5                              |  |  |  |  |  |  |
|   | 1.3                  | Flash EEPROM                        |  |  |  |  |  |  |
|   | 1.4                  | A/D converter                       |  |  |  |  |  |  |
|   | 1.5                  | Real time clock 10                  |  |  |  |  |  |  |
|   | 1.6                  | CAN modules 12                      |  |  |  |  |  |  |
|   | 1.7                  | Port input control                  |  |  |  |  |  |  |
|   | 1.8                  | Ports output control 13             |  |  |  |  |  |  |
|   | 1.9                  | PLL and main on-chip oscillator 13  |  |  |  |  |  |  |
| 2 | New f                | eatures                             |  |  |  |  |  |  |
|   | 2.1                  | Additional XPeripherals             |  |  |  |  |  |  |
|   | 2.2                  | Programmable divider on CLKOUT 16   |  |  |  |  |  |  |
|   | 2.3                  | New multiplexer for X-Interrupts 17 |  |  |  |  |  |  |
|   | 2.4                  | Additional ports input control 20   |  |  |  |  |  |  |
| 3 | Modified registers 2 |                                     |  |  |  |  |  |  |
|   | 3.1                  | XPERCON register 21                 |  |  |  |  |  |  |
| 4 | New r                | egisters                            |  |  |  |  |  |  |
|   | 4.1                  | XADRS3 register                     |  |  |  |  |  |  |
|   | 4.2                  | XPEREMU register 25                 |  |  |  |  |  |  |
|   | 4.3                  | Emulation-dedicated registers 26    |  |  |  |  |  |  |
|   | 4.4                  | XMISC register                      |  |  |  |  |  |  |
| 5 | Electr               | rical characteristics               |  |  |  |  |  |  |
|   | 5.1                  | DC characteristics                  |  |  |  |  |  |  |
|   | 5.2                  | AC characteristics at 40 MHz 29     |  |  |  |  |  |  |
| 6 | Revis                | ion history                         |  |  |  |  |  |  |



## 1 Modified features

### 1.1 Pinout

#### 1.1.1 Pinout modification summary

Table 1 summarizes the modifications made to the pinout.

Table 1. Pinout modifications

| Pin    |                 | ST10F269Zx                                                                                                    | ST10F272Z2           |                                                                                                                                                                                   |  |  |
|--------|-----------------|---------------------------------------------------------------------------------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| number | Name            | Function                                                                                                      | Name                 | Function                                                                                                                                                                          |  |  |
| 17     | DC2             | Internal voltage regulator decoupling. Connect to nearest $V_{\rm SS}$ via a 330nF capacitor.                 | V <sub>DD</sub>      | 5V power supply pin                                                                                                                                                               |  |  |
| 56     | DC1             | Internal voltage regulator decoupling. Connect to nearest $V_{\rm SS}$ via a 330nF capacitor.                 | V <sub>18</sub>      | Internal voltage regulator decoupling.<br>Connect to nearest V <sub>SS</sub> via a<br>10 - 100nF capacitor.                                                                       |  |  |
| 99     | EA              | Selects code execution out of internal<br>Flash memory or external memory<br>according to level during reset. | EA-V <sub>STBY</sub> | Selects code execution out of internal<br>Flash memory or external memory<br>according to level during reset. Power<br>supply input for the standby mode.                         |  |  |
| 143    | V <sub>SS</sub> | Ground pin                                                                                                    | XTAL3                | Input to the 32 kHz oscillator amplifier<br>circuit. When not used, must be tied to<br>ground to avoid consumption.<br>Additionally, bit OFF32 in RTCCON<br>register must be set. |  |  |
| 144    | V <sub>DD</sub> | 5V power supply pin                                                                                           | XTAL4                | Output of the 32 kHz oscillator<br>amplifier circuit. When not used, must<br>be left open to avoid spurious<br>consumption.                                                       |  |  |

#### 1.1.2 Pin 17

On the ST10F269Zx, a decoupling capacitor of 330nF minimum has to be connected between the pin 17 (named DC2) and the nearest  $\rm V_{SS}$  pin.

This is no longer the case for the ST10F272Z2 device where pin 17 is a  $V_{\text{DD}}$  pin.

#### Hardware impact

PCB must be adapted.

#### Software impact

None.



#### 1.1.3 Pin 56

On the ST10F269Zx, a decoupling capacitor of 330nF minimum has to be connected between the pin 56 (named DC1) and the nearest  $V_{\rm SS}$  pin.

On the ST10F272Z2, pin 56 is named V<sub>18</sub> and a capacitor of value between 10nF minimum and 100nF maximum must be connected between it and the nearest V<sub>SS</sub> pin.

#### Hardware impact

Change on the capacitor value. As the value is much lower, the footprint of the capacitor might be smaller and then a modification of the PCB is needed.

#### Software impact

None.

#### 1.1.4 Pin 99

On the ST10F269Zx, pin 99 is  $\overline{EA}$  and used upon reset to select the start from the internal Flash memory or the external memory.

On the ST10F272Z2, pin 99 has the additional function of providing the 5V power supply to the device in standby mode (new power-saving mode), it is called  $\overline{EA}$ -V<sub>STBY</sub>.

#### Hardware impact

The modification depends on the previous use of the ST10F269Zx and on whether the Standby mode is used or not.

For an application where the Standby mode is not used, no change to the PCB is required. If the new application uses the Standby mode, the  $\overline{EA}$ -V<sub>STBY</sub> pin must be separated from the common 5V and have a specific supply path.

#### Software impact

None.

#### 1.1.5 Pins 143 and 144

These pins are V<sub>SS</sub> and V<sub>DD</sub>, respectively, in the ST10F269Zx. On the ST10F272Z2 they are used as XTAL3 and XTAL4 for connection to an optional 32 kHz crystal to clock the Real Time Clock during power-down.

#### Hardware impact

PCB must be redesigned.

If the optional 32 kHz is not used:

- Pin 143 (XTAL3) must be linked to ground like on the ST10F269Zx
- Pin 144 (XTAL4) must be left open. It can also be connected to ground via a capacitor to reduce the potential RF noise that might be propagated inside the device if the pin is left floating.



#### Software impact

In case the optional 32 kHz is not used, the OFF32 bit of the RTCCON register must be set. Prior to setting the OFF32 bit in the RTCCON register, the RTC must be enabled by setting RTCEN, bit 4 of XPERCON, and XPEN, bit 2 of SYSCON.

## 1.2 XRAM

The ST10F269Zx has 10 Kbytes of extension RAM whereas the ST10F272Z2 has 18 Kbytes.

The XRAM of the ST10F269Zx is divided into two ranges being XRAM1 of 2 Kbytes and XRAM2 of 8 Kbytes:

- The XRAM1 address range is 00'E000h 00'E7FFh if enabled.
- The **XRAM2** address range is 00'C000h 00'DFFFh if enabled.

The XRAM of the ST10F272Z2 is divided into two ranges being XRAM1 of 2 Kbytes (compatible with the ST10F269Zx) and XRAM2 of 16 Kbytes with a user reprogrammable address range:

- The **XRAM1** address range is 00'E000h 00'E7FFh if enabled (XPEN and XRAM1EN, bit 2 of SYSCON register and bit 2 of XPERCON register, respectively, must be set).
- The XRAM2 address range is 09'0000h 09'3FFFh, by default (mirrored every 16 Kbytes in the range 09'0000h -0F'FFFFh), if enabled (XPEN and XRAM2EN, bit 2 of SYSCON register and bit 3 of XPERCON register, respectively, must be set).

#### Hardware impact

None.

#### Software impact

There is no change in the enabling of the XRAM blocks: XPERCON register bits, XRAM1EN and XRAM2EN, and SYSCON register bit, XPEN, are used to enable them.

The memory mapping of the application is impacted by the difference in XRAM size and by the location of XRAM2. A new register has been created in order to allow the user to remap the XRAM2 (please refer to *Section 4.1: XADRS3 register on page 23* for details).

## 1.3 Flash EEPROM

| Table 2. | Flash | memory | key | characteristics |
|----------|-------|--------|-----|-----------------|
|----------|-------|--------|-----|-----------------|

| Characteristic         | ST10F269Zx             | ST10F272Z2             |
|------------------------|------------------------|------------------------|
| Flash size             | 256 Kbytes             | 256 Kbytes             |
| Flash organization     | 7 blocks               | 8 blocks               |
| Programming voltage    | 5 volts                | 5 volts                |
| Programming method     | Write/Erase Controller | Write/Erase Controller |
| Program / Erase cycles | 100000 cycles          | 100000 cycles          |



|         | i laon monory me  | opping .                                         |                        |                                                  |  |  |
|---------|-------------------|--------------------------------------------------|------------------------|--------------------------------------------------|--|--|
| Segment | ST10F269Zx F      | lash mapping                                     | ST10F272 Flash mapping |                                                  |  |  |
| 8       | 08'0000-08'FFFF   | External memory                                  | 08'0000-08'FFFF        | Flash registers                                  |  |  |
| 75      | 05'0000-07'FFFF   | External memory                                  | 05'0000-07'FFFF        | Reserved                                         |  |  |
| 4       | 04'0000-04'FFFF   | Block6: 64 Kbytes                                | 04'0000-04'FFFF        | Block7: 64 Kbytes                                |  |  |
| 3       | 03'0000-03'FFFF   | Block5: 64 Kbytes                                | 03'0000-03'FFFF        | Block6: 64 Kbytes                                |  |  |
| 2       | 02'0000-02'FFFF   | Block4: 64 Kbytes                                | 02'0000-02'FFFF        | Block5: 64 Kbytes                                |  |  |
|         | 01'8000-01'FFFF   | Block3: 32 Kbytes                                | 01'8000-01'FFFF        | Block4: 32 Kbytes                                |  |  |
| 1       | 01'0000-01'7FFF   | External memory or<br>remap of Blocks 0-2        | 01'0000-01'7FFF        | External memory or<br>remap of Blocks 0-3        |  |  |
|         | 00'8000 - 00'FFFF | External memory<br>Internal RAM<br>and Registers | 00'8000 - 00'FFFF      | External memory<br>Internal RAM<br>and Registers |  |  |
| 0       | 00'6000 - 00'7FFF | Block 2: 8 Kbytes                                | 00'6000 - 00'7FFF      | Block3: 8 Kbytes                                 |  |  |
| -       | 00'4000 - 00'5FFF | Block 1: 8 Kbytes                                | 00'4000 - 00'5FFF      | Block2: 8 Kbytes                                 |  |  |
|         | 00'0000 - 00'3EEE | Block 0: 16 Khytes                               | 00'2000 - 00'3FFF      | Block1: 8 Kbytes                                 |  |  |
|         |                   | DIOCK U. TO RUYLES                               | 00'0000 - 00'1FFF      | Block0: 8 Kbytes                                 |  |  |

Table 3.Flash memory mapping

#### 1.3.1 Hardware impact

None.

#### 1.3.2 Software impact

As the first 32 Kbytes of Flash memory are now divided into four sectors of 8 Kbytes each in the ST10F272Z2 whereas the ST10F269Zx had only three sectors, the mapping of the application is impacted.

Moreover, the Flash memory Write/Erase controller is different and therefore the programming routines must be updated.

When the bit ROMEN of the SYSCON register is set, that is, when the internal Flash memory is enabled, accesses to the address range 05'0000h - 07'FFFFh are not redirected to external memory. The linker-locator configuration of the toolchain should be checked in order to prevent any use of this memory range.

57

## 1.4 A/D converter

In the ST10F272Z2, the analog/digital converter has been redesigned (compared to the A/D converter in the ST10F269Zx). The ST10F272Z2 still provides an analog/digital converter with 10-bit resolution and an on-chip sample and hold circuit.

#### 1.4.1 Hardware / Software impact: conversion timing control

The A/D converter in the ST10F272Z2 is not fully compatible with that of the ST10F269Zx (timing and programming model).

In the ST10F269Zx, the sample time (to charge the capacitors) and the conversion time are programmable and can be adjusted to the external circuitry. The total conversion time is compatible with the formula used for ST10F269Zx, whereas the meanings of the ADCTC and ADSTC bit fields are no longer compatible.

| ADCTC | ADSTC | Sample     | Comparison | Extra     | Total conversion |
|-------|-------|------------|------------|-----------|------------------|
| 00    | 00    | TCL * 120  | TCL * 240  | TCL * 28  | TCL * 388        |
| 00    | 01    | TCL * 140  | TCL * 280  | TCL * 16  | TCL * 436        |
| 00    | 10    | TCL * 200  | TCL * 280  | TCL * 52  | TCL * 532        |
| 00    | 11    | TCL * 400  | TCL * 280  | TCL * 44  | TCL * 724        |
| 11    | 00    | TCL * 240  | TCL * 120  | TCL * 52  | TCL * 772        |
| 11    | 01    | TCL * 280  | TCL * 560  | TCL * 28  | TCL * 868        |
| 11    | 10    | TCL * 400  | TCL * 560  | TCL * 100 | TCL * 1060       |
| 11    | 11    | TCL * 800  | TCL * 560  | TCL * 52  | TCL * 1444       |
| 10    | 00    | TCL * 480  | TCL * 960  | TCL * 100 | TCL * 1540       |
| 10    | 01    | TCL * 560  | TCL * 1120 | TCL * 52  | TCL * 1732       |
| 10    | 10    | TCL * 800  | TCL * 1120 | TCL * 196 | TCL * 2116       |
| 10    | 11    | TCL * 1600 | TCL * 1120 | TCL * 164 | TCL * 2884       |

Table 4. ST10F272Z2 conversion timing table

The user should take care of the Sample time parameter: This is the time during which the capacitances of the converter are charged via the respective analog input pins. *Table 5* shows the differences in sample time.

| ADCTC | ADSTC | ST10F269Zx<br>Sample time | ST10F272Z2<br>Sample time | Ratio<br>F272Z2_time / F269_time |
|-------|-------|---------------------------|---------------------------|----------------------------------|
| 00    | 00    | TCL * 48                  | TCL * 120                 | 2.5                              |
| 00    | 01    | TCL * 96                  | TCL * 140                 | 1.46                             |
| 00    | 10    | TCL * 192                 | TCL * 200                 | 1.04                             |
| 00    | 11    | TCL * 384                 | TCL * 400                 | 1.04                             |
| 11    | 00    | TCL * 96                  | TCL * 240                 | 2.5                              |
| 11    | 01    | TCL * 192                 | TCL * 280                 | 1.46                             |
| 11    | 10    | TCL * 384                 | TCL * 400                 | 1.04                             |
| 11    | 11    | TCL * 768                 | TCL * 800                 | 1.04                             |
| 10    | 00    | TCL * 192                 | TCL * 480                 | 2.08                             |
| 10    | 01    | TCL * 384                 | TCL * 560                 | 1.46                             |
| 10    | 10    | TCL * 768                 | TCL * 800                 | 1.04                             |
| 10    | 11    | TCL * 1536                | TCL * 1600                | 1.04                             |

 Table 5.
 ST10F272Z2 vs ST10F269Zx sample time comparison table

In the default configuration the sample time of the ST10F272Z2 is 2.5 times longer compared to that of the ST10F269Zx. This has an impact on the frequency of the input signal that can be applied to the ST10F272Z2.

#### 1.4.2 Hardware impact: electrical characteristics

Table 6 lists the differences in the DC characteristics of the two devices.

| Symbol            | Paramatar                               | Limit values f    | or ST10F269Zx                    | Limit values for ST10F272Z2 |                                                                                 |      |  |
|-------------------|-----------------------------------------|-------------------|----------------------------------|-----------------------------|---------------------------------------------------------------------------------|------|--|
| Symbol            | Farameter                               | Min               | Мах                              | Min                         | Мах                                                                             | Unit |  |
| V <sub>AREF</sub> | Analog reference<br>voltage             | 4.0               | V <sub>DD</sub> + 0.1            | 4.5                         | V <sub>DD</sub>                                                                 | V    |  |
| V <sub>AIN</sub>  | Analog input voltage                    | V <sub>AGND</sub> | V <sub>AREF</sub>                | V <sub>AGND</sub>           | V <sub>AREF</sub>                                                               | V    |  |
| C <sub>AIN</sub>  | ADC input capacitance (Port 5)          |                   |                                  |                             | $\mathrm{C}_{\mathrm{P1}} + \mathrm{C}_{\mathrm{P2}} + \mathrm{C}_{\mathrm{S}}$ |      |  |
|                   | Not sampling                            | -                 | 10                               | -                           | 7                                                                               | pF   |  |
|                   | Sampling                                | -                 | 15                               | -                           | 10.5                                                                            |      |  |
| t <sub>S</sub>    | Sample time                             | 48TCL             | 1536TCL                          | 1μs<br>120TCL               | 1600TCL                                                                         |      |  |
| t <sub>C</sub>    | Conversion time                         | 388TCL            | 2884TCL                          | 388TCL                      | 2884TCL                                                                         |      |  |
| TUE               | Total Unadjusted Error<br>(Port5)       | -2.0              | +2.0                             | -2.0                        | +2.0                                                                            | LSB  |  |
| R <sub>ASRC</sub> | Internal resistance of<br>analog source |                   | t <sub>S</sub> [ns] / 150 - 0.25 |                             |                                                                                 | kΩ   |  |

#### Table 6. ADC differences



| Symbol | Paramotor                   | Limit values f | or ST10F269Zx | Limit values for | Unit |      |
|--------|-----------------------------|----------------|---------------|------------------|------|------|
| Symbol | Farameter                   | Min            | Мах           | Min              | Max  | Unit |
|        | Reference supply<br>current |                |               |                  |      |      |
| IAREF  | Running mode                | -              | 500           | -                | 5000 | μA   |
|        | Power-down mode             | -              | 1             | -                | 1    | μA   |
| DNL    | Differential nonlinearity   | -0.5           | +0.5          | -1               | +1   | LSB  |
| INL    | Integral nonlinearity       | -1.5           | +1.5          | -1.5             | +1.5 | LSB  |
| OFS    | Offset error                | -1.0           | +1.0          | -1.5             | +1.5 | LSB  |

#### Table 6. ADC differences (continued)

Note:

The  $V_{AREF}$  pin is also used as a supply pin for the ADC module. As there is a higher current sink on this pin on the ST10F272Z2 compared to the ST10F269Zx, it is recommended not to connect a resistor (for example, because of an RC filter), to prevent creating an offset in the reference.

#### 1.4.3 Software impact

#### Self-calibration and ADC initialization routine

An automatic self-calibration adjusts the ADC module to process parameter variations at each reset event. After reset, the busy flag (read-only) ADBSY is set because the self-calibration is ongoing. The duration of self-calibration depends on the CPU clock: It may take up to  $40.629 \pm 1$  clock pulses. The user must poll this bit to know when self-calibration is complete in order to initialize the ADC module.

This self-calibration is seen by the ST10F272Z2 as a conversion and thus bit ADCIR is set. The software should perform a dummy read of the ADDAT register and clear the ADCIR and ADCEIR flags before configuring the ADC module and starting the first conversion.

#### New bit ADOFF, bit 6 of ADCON register

| ADCON (FFA0h / A0h) |             |     |     |           |           |          | SFR       |          |           |     |   | Reset value: 0000h |    |    |   |
|---------------------|-------------|-----|-----|-----------|-----------|----------|-----------|----------|-----------|-----|---|--------------------|----|----|---|
| 15                  | 14          | 13  | 12  | 11        | 10        | 9        | 8         | 7        | 6         | 5   | 4 | 3                  | 2  | 1  | 0 |
| ADC                 | ADCTC ADSTC |     | STC | AD<br>CRQ | AD<br>CIN | AD<br>WR | AD<br>BSY | AD<br>ST | AD<br>OFF | AD  | M |                    | AD | СН |   |
| R/W                 |             | R/W |     | R/W       | R/W       | R/W      | RO        | R/W      | R/W       | R/W |   |                    | R/ | W  |   |

#### Table 7. ADCON register description

| В   | it  | Function                                                                                                        | Comment                                                              |
|-----|-----|-----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|
| ADC | DFF | ADC Disable<br>0: Analog circuitry of A/D converter is on<br>1: Analog circuitry of A/D converter is turned off | New bit valid only for the<br>ST10F272Z2.<br>Reserved on ST10F269Zx. |

The bit 6 of the ADCON register, reserved in previous ST10 devices, is now used to enable and disable the ADC. By default this bit is cleared and the ST10F272Z2 is compatible with the ST10F269Zx. Therefore, there is no impact on the software, provided that this bit is not written to.



#### Additional channels on Port1

A new multiplexer selects one out of up to 16 + 8 analog input channels (alternate functions of Port 5 and Port1). The selection of Port1 or Port5 as the input of the ADC is made via bit ADCMUX, bit 0 of the XMISC register. By default the multiplexer selects Port5, so there is no impact on the software as compared to an ST10F269Zx implementation. Note that XMISCEN, bit 10 of the XPERCON register, must be set to have access to the XMISC register.

| XMISC (EB46h) |          |    |    |    |    |   | XREG |             |            |            |            | Re  | Reset value:00h |     |     |
|---------------|----------|----|----|----|----|---|------|-------------|------------|------------|------------|-----|-----------------|-----|-----|
| 15            | 14       | 13 | 12 | 11 | 10 | 9 | 8    | 7           | 6          | 5          | 4          | 3   | 2               | 1   | 0   |
|               | Reserved |    |    |    |    |   |      | VREG<br>OFF | CAN<br>CK2 | CAN<br>PAR | ADC<br>MUX |     |                 |     |     |
|               |          |    |    |    | -  |   |      |             |            |            |            | R/W | R/W             | R/W | R/W |

| Table 8. | XMISC | register | description |
|----------|-------|----------|-------------|
|----------|-------|----------|-------------|

| Bit    | Function                                                                                                                                                                      |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADCMUX | ADC Multiplexer<br>0: Default configuration, analog inputs on port P5.y can be converted<br>1: Analog inputs on port P1.z can be converted, only 8 channels can be<br>managed |

## 1.5 Real time clock

The RTC module can be clocked by two different sources: the main oscillator (pins XTAL1 and XTAL2) or the 32 kHz oscillator (pins XTAL3 and XTAL4). The selection of the clocking can be made via an additional bit in the RTCCON register.

#### 1.5.1 Hardware impact

Check the usage of pins XTAL3 and XTAL4 (pins 143 and 144, respectively).

#### 1.5.2 Software impact

The address range of the RTC registers has been modified from 00'EC00h - 00'ECFFh on the ST10F269Zx, to 00'ED00h - 00'EDFFh on the ST10F272Z2. This relocation has no impact if the software uses register names defined by the toolchain and if the CPU selection is changed to ST10F272Z2. If the software was directly using the address of the RTC register, it must be modified according to the new mapping.

| ST10F269Zx: RTCCON (F1C4h / E2h) |    |    |    |    |    |   |   |            | ESFR Reset value:00h |          |   |            |            |            |            |
|----------------------------------|----|----|----|----|----|---|---|------------|----------------------|----------|---|------------|------------|------------|------------|
| 15                               | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7          | 6                    | 5        | 4 | 3          | 2          | 1          | 0          |
| Reserved                         |    |    |    |    |    |   |   | RTC<br>OFF |                      | Reserved | I | RTC<br>AEN | RTC<br>AIR | RTC<br>SEN | RTC<br>SIR |
| -                                |    |    |    |    |    |   |   | R/W        |                      | -        |   | R/W        | R/W        | R/W        | R/W        |
| ST10F272Z2: RTCCON (F1C4h / E2h) |    |    |    |    |    |   |   |            |                      |          |   |            | Res        | et value   | : 0000h    |
| 15 14 13 12 11 10 9 <b>8</b>     |    |    |    |    |    |   | 7 | 6          | 5                    | 4        | 3 | 2          | 1          | 0          |            |



| Reserved | OFF<br>32 | osc | RTC<br>OFF | Reserved | RTC<br>AEN | RTC<br>AIR | RTC<br>SEN | RTC<br>SIR |
|----------|-----------|-----|------------|----------|------------|------------|------------|------------|
| -        | R/W       | RO  | R/W        | -        | R/W        | R/W        | R/W        | R/W        |

#### Table 9. RTCCON register description

| Bit    | Function                                                                                                                                                                                                                                                                                                                         | Reset<br>value |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| RTCSIR | RTC Second Interrupt Request flag (every basic clock unit)<br>0: The bit was reset less than a Basic Clock unit ago.<br>1: The interrupt was triggered.                                                                                                                                                                          | 0              |
| RTCSEN | RTC Second Interrupt Enable<br>0: RTC_SecIT is disabled.<br>1: RTC_SecIT is enabled; it is generated every basic clock unit.                                                                                                                                                                                                     | 0              |
| RTCAIR | <ul><li>RTC Alarm Interrupt Request flag (when the alarm is triggered)</li><li>0: The bit was reset less than n Basic Clock units ago.</li><li>1: The interrupt was triggered.</li></ul>                                                                                                                                         | 0              |
| RTCAEN | RTC Alarm Interrupt Enable<br>0: RTC_alarmIT is disabled.<br>1: RTC_alarmIT is enabled.                                                                                                                                                                                                                                          | 0              |
| RTCOFF | <ul> <li>RTC Switch Off bit</li> <li>0: Clock oscillator and RTC keep on running even if ST10 is in Power Down mode.</li> <li>1: Clock oscillator is switched off when ST10 enters Power Down mode.</li> <li>Additionally, when setting this bit, RTC dividers and counters are stopped and registers can be written.</li> </ul> | 0              |
| OSC    | Oscillator Selection Flag<br>0: The clock oscillator used by the RTC is the main oscillator.<br>1: The clock oscillator used by the RTC is the low power 32 kHz oscillator.                                                                                                                                                      | 0              |
| OFF32  | <ul> <li>32 kHz Oscillator Switch Off bit</li> <li>0: The 32 kHz oscillator is enabled. The RTC is clocked with 32 kHz if there is a valid signal.</li> <li>1: The 32 kHz oscillator is disabled. The RTC is clocked by the main oscillator.</li> </ul>                                                                          | 0              |

The handling of the RTCAIR and RTCSIR flags (bits 2 and 0 of the RTCCON register, respectively) has also changed:

- In the ST10F272Z2, these flags are cleared by writing them to '1'
- In the ST10F269Zx, these flags are cleared by writing them to '0'

As these flags must be cleared by software when entering the corresponding interrupt service routine, a change in the application code is needed.

#### **Example for RTCSIR flag**

Replace ST10F269Zx code:

```
RTCCON &= 0xFFFE;// Clear RTCSIR flag
```



by the following code for ST10F272Z2:

RTCCON |= 0x0001;// Write 1 into RTCSIR flag to clear it

## 1.6 CAN modules

The ST10F269Zx has two CAN modules of the B-CAN type.

The ST10F272Z2 has two CAN modules of the C-CAN type. These modules are functionally compatible with the modules of the ST10F269Zx.

The C-CAN cells provide additional Message Objects and new functionalities. The main difference is that the Message Objects are no longer directly accessed as memory but are available through a Message Interface. This changes the programming model of the modules.

#### 1.6.1 Hardware impact

None.

#### 1.6.2 Software impact

Rewrite the CAN drivers.

## **1.7 Port input control**

In the ST10F269Zx, the Port Input Control register PICON is used to select between TTL and CMOS-like input thresholds. The CMOS-like input thresholds are defined above the TTL levels and feature a hysteresis of 250mV to prevent the inputs from toggling while the respective input signal level is near the thresholds. This feature is available for all pins of Port 2, Port 3, Port4, Port 7 and Port 8.

In the ST10F272Z2, Port 6 has been added. Moreover, the default hysteresis is now 500mV for TTL levels and 800mV for CMOS levels.

| ST10F2   | 269Zx: F | PICON (F | 1C4h /  | E2h)  |    |   | ESFR Reset value:00h |                        |           |           |           |           |           |           |           |
|----------|----------|----------|---------|-------|----|---|----------------------|------------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| 15       | 14       | 13       | 12      | 11    | 10 | 9 | 8                    | 7                      | 6         | 5         | 4         | 3         | 2         | 1         | 0         |
|          |          |          | Rese    | erved |    |   | P8<br>LIN            | P7<br>LIN              | Res.      | P4<br>LIN | P3<br>HIN | P3<br>LIN | P2<br>HIN | P2<br>LIN |           |
|          |          |          | -       |       |    |   |                      | R/W                    | R/W       | -         | R/W       | R/W       | R/W       | R/W       | R/W       |
| ST10F2   | 272Z2: F | PICON (F | =1C4h / | E2h)  |    |   |                      | ESFR Reset value: 0000 |           |           |           |           | : 0000h   |           |           |
| 15       | 14       | 13       | 12      | 11    | 10 | 9 | 8                    | 7                      | 6         | 5         | 4         | 3         | 2         | 1         | 0         |
| Reserved |          |          |         |       |    |   |                      |                        | P7<br>LIN | P6<br>LIN | P4<br>LIN | P3<br>HIN | P3<br>LIN | P2<br>HIN | P2<br>LIN |
| -        |          |          |         |       |    |   |                      |                        | R/W       |



| Bit   | Function                                                                                                                                   | Reset value |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| PxLIN | Port x Low Byte Input Level Selection<br>0: Pins Px.70 switch on standard TTL input levels<br>1: Pins Px.70 switch on CMOS input levels    | 0           |
| PxHIN | Port x High Byte Input Level Selection<br>0: Pins Px.158 switch on standard TTL input levels<br>1: Pins Px.158 switch on CMOS input levels | 0           |

Table 10. PICON register description

### 1.7.1 Hardware impact

None.

#### 1.7.2 Software impact

None if the software is not writing to PICON bit 5 (P6LIN).

## 1.8 Ports output control

In the ST10F269Zx, the port output control registers POCONx are used to select the output driver characteristics of a port. In this way, the output drivers can be adapted to the application's requirements, and eventually, the EMI behavior of the device can be improved. Two characteristics may be selected:

- Edge characteristic defines the rise/fall time for the respective outputs, that is, the transition time. Slow edge reduces the peak currents that are sunk/sourced when changing the voltage level of an external capacitive load.
- **Driver characteristic** defines either the general driving capability of the respective drivers, or if the driver strength is reduced after the target output level has been reached or not. Reducing the driver strength increases the output's internal resistance, which attenuates noise that is imported via the output line.

This feature is not available on the ST10F272Z2.

### 1.8.1 Hardware impact

Some modifications might be needed depending on the usage of this functionality.

### 1.8.2 Software impact

Parts related to the initialization of the POCONx registers should be suppressed.

## 1.9 PLL and main on-chip oscillator

Compared to the ST10F269Zx, several modifications have been introduced:

- PLL multiplication factors have been adapted in order to match the new frequency range.
- On-chip main oscillator input frequency range has been reshaped, reducing it to 4 to 8 MHz: This allows the power consumption to be reduced when the Real Time Clock is



running in Power Down mode and the on-chip main oscillator clock is used as the reference.

• When the PLL is used, the CPU frequency range is 16 to 64 MHz.

*Figure 1: ST10F272Z2 clock generation diagram* gives a simplified description of the CPU clock generation. Depending on the multiplication factor selected via Port0 at reset, values are set for each stage. The CPU clock is in fact generated mainly from a VCO with the following characteristics:

- input range: 1 to 3.5 MHz, which explains the Prescaler that divides the XTAL frequency
- output range: 64 to 128 MHz that is then divided through Divider1 to generate the CPU clock

Figure 1. ST10F272Z2 clock generation diagram



*Table 11: ST10F269Zx vs ST10F272Z2 PLL ratio* lists the new PLL multiplication factors and the corresponding frequency ranges for the ST10F272Z2.

| Table 11. | ST10F269Zx vs ST10F272Z2 PLL | ratio |
|-----------|------------------------------|-------|
|           |                              |       |

| P0 15-13 |        | 2  | PLL multipli | cation factor | ST10F272Z2 main oscillator                  |             |  |  |  |  |
|----------|--------|----|--------------|---------------|---------------------------------------------|-------------|--|--|--|--|
| (F       | POH.7- | 5) | ST10F269Zx   | ST10F272Z2    | Input range<br>(MHz) CPU clock ran<br>(MHz) |             |  |  |  |  |
| 1        | 1      | 1  | x 4          | x 4           | 4 to 8                                      | 16 to 32    |  |  |  |  |
| 1        | 1      | 0  | х З          | x 3           | 5.34 to 8                                   | 16.02 to 24 |  |  |  |  |
| 1        | 0      | 1  | x 2          | x 8           | 4 to 8                                      | 32 to 64    |  |  |  |  |
| 1        | 0      | 0  | x 5          | x 5           | 6.4 to 8                                    | 32 to 40    |  |  |  |  |
| 0        | 1      | 1  | x 1          | x 1           | 1 to 64                                     | 1 to 64     |  |  |  |  |
| 0        | 1      | 0  | x 1.5        | x 10          | 4 to 6.4                                    | 40 to 64    |  |  |  |  |
| 0        | 0      | 1  | x 0.5        | x 0.5         | 4 to 8                                      | 2 to 4      |  |  |  |  |
| 0        | 0      | 0  | x 2.5        | x 16          | 4                                           | 64          |  |  |  |  |

### **1.9.1** Hardware impact

Port0 configuration might be changed with regards to the new PLL factor.

All configurations need a crystal (or ceramic resonator) to generate the CPU clock through the internal oscillator amplifier, except for the Direct Drive mode (oscillator amplifier disabled, so no crystal or resonator can be used). Vice versa, the clock can be forced through an external clock source only in Direct Drive mode.

The components on XTAL1 and XTAL2 (crystal and capacitors, or resonator) must be changed as:

- the input frequency range is now reduced
- it is no longer possible to use a crystal or a ceramic resonator in direct drive mode
- it is no longer possible to use a PLL factor with a frequency generator
- the electrical characteristics of the main oscillator have changed (transconductance)

#### 1.9.2 Software impact

None.



## 2 New features

## 2.1 Additional XPeripherals

Some peripherals have been added to the ST10F272Z2. They are mapped on the XBus and are linked to additional alternate functions of some ports of the ST10F272Z2.

The additional XPeripherals are the following:

- A second SSC (SSC of ST10F269Zx becomes SSC0, while the new one is referred to as XSSC or simply SSC1). Note that some restrictions and functional differences due to the XBus peculiarities are present between the standard SSC, and the new XSSC.
- A second ASC (ASC0 of ST10F269Zx remains ASC0, while the new one is referred to as XASC or simply as ASC1). Note that some restrictions and functional differences due to the XBus peculiarities are present between the standard ASC, and the new XASC.
- An I2C interface is added (see X-I2C or simply I2C interface).

In addition to the previous XPeripherals, the ST10F272Z2 also features a second PWM (PWM of ST10F269Zx becomes PWM0, while the new one is referred to as XPWM or simply as PWM1). Note that some restrictions and functional differences due to the XBus peculiarities are present between the standard PWM, and the new XPWM.

#### 2.1.1 Hardware impact

None if the additional XPeripherals are not used.

#### 2.1.2 Software impact

None if the additional Peripherals are not used. As they are XPeripherals, they can be enabled / disabled via the XPERCON and SYSCON registers. By default, the settings of XPERCON and SYSCON are compatible with the ST10F269Zx.

## 2.2 Programmable divider on CLKOUT

A specific register mapped on the XBus is used to choose the division factor on the CLKOUT signal (P3.15).

| XCLKOUTDIV (E902h)    |  |  |  |  |  |  | XBUS Reset value:00 |   |   |   |   | ə:00h |   |   |   |
|-----------------------|--|--|--|--|--|--|---------------------|---|---|---|---|-------|---|---|---|
| 15 14 13 12 11 10 9 8 |  |  |  |  |  |  |                     | 7 | 6 | 5 | 4 | 3     | 2 | 1 | 0 |
| Reserved              |  |  |  |  |  |  |                     |   |   |   | D | VIV   |   |   |   |
|                       |  |  |  |  |  |  |                     |   |   |   | B | /W    |   |   |   |

#### Table 12. XCLKOUTDIV register description

| Bit | Function                           |
|-----|------------------------------------|
| DIV | $f_{clkout} = f_{CPU} / (DIV + 1)$ |



### 2.2.1 Hardware impact

None.

#### 2.2.2 Software impact

None if only CLKOUT is needed.

When the CLKOUT function is enabled by setting the CLKEN bit in the SYSCON register, by default the CPU clock is output on P3.15.

To have access to the XCLKOUTDIV register, and thus to program the clock pre-scaling factor, the XMISCEN bit in the XPERCON register and the XPEN bit in the SYSCON register must be set.

## 2.3 New multiplexer for X-Interrupts

The limited number of XBus interrupt lines of the present ST10 architecture imposes some constraints on the implementation of the new functionalities. In particular, the additional XPeripherals XSSC, XASC, XI2C and XPWM need some resources to implement interrupt and PEC transfer. For this reason, a complex but very flexible multiplexed structure for the interrupt is proposed. In *Figure 2*, the principle is represented through a simple diagram, which shows the basic structure replicated for each of the four X-interrupt vectors (XP0INT, XP1INT, XP2INT and XP3INT).

It is based on a new 16-bit register XIRxSEL (x = 0, 1, 2, 3), divided into 2 bytes:

- Higher Byte (XIRxSEL[15:8]) Interrupt Enable bits
- Lower Byte (XIRxSEL[7:0]) Interrupt Flag bits



#### Figure 2. X-Interrupt basic structure

When different sources submit an interrupt request, the enable bits (Byte High of XIRxSEL register) define a mask which controls which sources will be associated with the unique available vector. If more than one source is enabled to issue the request, the service routine has to identify the real event to be serviced. This can easily be done by checking the flag



bits (Byte Low of XIRxSEL register). Note that the flag bit can provide information about events which are not currently serviced by the interrupt controller (since masked through the enable bits), allowing an effective software management also in the absence of the possibility to serve the related interrupt request: a periodic polling of the flag bits may be implemented inside the user application.

*Table 13: X-Interrupt detailed mapping* gives an overview of the different settings available.

**XP0INT XP1INT** XP2INT **XP3INT** CAN1 Interrupt Х Х CAN2 Interrupt Х Х **I2C Receive** Х Х Х Х Х Х **I2C** Transmit I2C Error Х SSC1 Receive Х х Х Х Х Х SSC1 Transmit SSC1 Error Х ASC1 Receive Х х Х Х ASC1 Transmit Х Х Х ASC1 Transmit Buffer Х Х ASC1 Error Х PLL Unlock / OWD Х PWM1 Channel 3...0 Х Х

Table 13. X-Interrupt detailed mapping

#### 2.3.1 Hardware impact

None.

#### 2.3.2 Software impact

First, the XMISCEN bit, that is, bit 10 of the XPERCON register, must be set to have access to these registers. Refer to *Section 3.1: XPERCON register* for more details.

Then, the XIRxSEL registers must be configured. If none of the new XPeripherals is used, that is, only the XPeripherals that were already present on the ST10F269Zx are used, the following values must be programmed:

- XIR0SEL = 0x0100, only the CAN1 interrupt is enabled and can generate an interrupt to the ST10 through XP0IC
- XIR1SEL = 0x0100, only the CAN2 interrupt is enabled and can generate an interrupt to the ST10 through XP1IC
- XIR2SEL = 0x0, not used
- XIR3SEL = 0x2000, only the PLL unlock interrupt is enabled and can generate an interrupt to the ST10 through XP3IC



Then, in the interrupt routines associated with the XPxIC, the respective flags in the XIRxSEL registers must be cleared. Since the XIRxSEL registers are not bit addressable, a pair of registers (a pair for each XIRxSEL) is provided to set and clear the bits of XIRxSEL without risking to overwrite requests coming after reading the register and before writing it. Therefore, the following registers must be written to clear the flags:

- in the CAN1 interrupt routine, XIR0CLR (@ EB14h) = 0x0001
- in the CAN2 interrupt routine, XIR1CLR (@ EB24h) = 0x0001
- in the PLL unlock interrupt routine, XIR3CLR (@ EB44h) = 0x0020

#### Additional information on the X-Interrupt multiplexer structure

*Figure 2: X-Interrupt basic structure* shows that the X-Interrupt sources are connected to the interrupt request flag of the XIRxSEL registers and to the XPxIR request flag via an AND gate with the enable bit. This AND gate is activated by a transition on the Interrupt source line and not by the latched value in the XIRxSEL register. This means that:

- A transition on the IT source line generates an interrupt to the ST10 core if the source is enabled.
- Writing to an interrupt request flag in an XIRxSEL register does not generate an interrupt to the ST10 core.

**Example:** If XIR0SEL = 0x0100: CAN1 interrupt enabled on XP0IC interrupt

To trigger by software the CAN1 interrupt routine with the XP0IC register, the following code must be used:

XIROSET = 0x0001;/\* Set CAN1 interrupt request Flag in XIROSEL \*/ XPOIC = XPOIC | 0x0080;/\* Set XPOIR flag, generate an interrupt \*/

Executing only the first line only sets the flag in the XIR0SEL register but it is not seen by the AND gate and cannot set the XP0IR flag.



## 2.4 Additional ports input control

The possibility to select between TTL and CMOS-like input thresholds has been extended to Ports 0, 1 and 5 via the XPICON register.

| ST10F272Z2: XPICON (EB26h) |                           |  |  |  |  |  |  | XREG      |           |           |           |           | Re        | set value | e:00h |
|----------------------------|---------------------------|--|--|--|--|--|--|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-------|
| 15                         | 15 14 13 12 11 10 9 8 7 6 |  |  |  |  |  |  |           |           | 5         | 4         | 3         | 2         | 1         | 0     |
| Reserved                   |                           |  |  |  |  |  |  | P5<br>HIN | P5<br>LIN | P1<br>HIN | P1<br>LIN | P0<br>HIN | P0<br>LIN |           |       |
| -                          |                           |  |  |  |  |  |  |           | R/W       | R/W       | R/W       | R/W       | R/W       | R/W       |       |

#### Table 14. XPICON register description

| Bit   | Function                                                                                                                                   | Reset value |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| PxLIN | Port x Low Byte Input Level Selection<br>0: Pins Px.70 switch on standard TTL input levels<br>1: Pins Px.70 switch on CMOS input levels    | 0           |
| PxHIN | Port x High Byte Input Level Selection<br>0: Pins Px.158 switch on standard TTL input levels<br>1: Pins Px.158 switch on CMOS input levels | 0           |

### 2.4.1 Hardware impact

None.

#### 2.4.2 Software impact

None.



## 3 Modified registers

## 3.1 XPERCON register

In the ST10F272Z2, new bits have been added with regards to the additional XPeripherals.

The XPERCON register allows the XBus peripherals to be separately selected and made visible to the user by means of the corresponding bits. If an XBus peripheral is not selected (not activated with a bit of XPERCON) **before** the XPEN bit in SYSCON is set, the corresponding address space, port pins and interrupts are not occupied by the peripheral, and thus this peripheral is not visible and not available.



#### Table 15. XPERCON register description

| Bit   | Bit name | Function                                                                                                                                                                                     |
|-------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:11 | -        | Reserved                                                                                                                                                                                     |
| 10    | XMISCEN  | XBUS Additional Features Enable Bit<br>0: Accesses to the Additional Miscellaneous Features is disabled.<br>1: The Additional Features are enabled and can be accessed.                      |
| 9     | XI2CEN   | <ul><li>XI 2 C Enable Bit</li><li>0: Accesses to the on-chip XI 2 C are disabled, external access performed.</li><li>1: The on-chip XI 2 C is enabled and can be accessed.</li></ul>         |
| 8     | XSSCEN   | <ul><li>XSSC Enable Bit</li><li>0: Accesses to the on-chip XSSC are disabled, external access performed.</li><li>1: The on-chip XSSC is enabled and can be accessed.</li></ul>               |
| 7     | XASCEN   | <ul><li>XASC Enable Bit</li><li>0: Accesses to the on-chip XASC are disabled, external access performed.</li><li>1: The on-chip XASC is enabled and can be accessed.</li></ul>               |
| 6     | XPWMEN   | <ul> <li>XPWM Enable</li> <li>0: Accesses to the on-chip XPWM module are disabled, external access performed.</li> <li>1: The on-chip XPWM module is enabled and can be accessed.</li> </ul> |
| 5     | -        | Reserved                                                                                                                                                                                     |



| Bit | Bit name | Function                                                                                                                                                                                                                                  |
|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4   | RTCEN    | <ul> <li>RTC Enable Bit</li> <li>0: Accesses to the on-chip Real Time Clock are disabled, external access performed.</li> <li>1: The on-chip Real Time Clock is enabled and can be accessed.</li> </ul>                                   |
| 3   | XRAM2EN  | XRAM2 Enable Bit<br>0: Accesses to the on-chip XRAM2 block are disabled, external access<br>performed.<br>1: The on-chip XRAM2 is enabled and can be accessed.                                                                            |
| 2   | XRAM1EN  | XRAM1 Enable Bit<br>0: Accesses to the on-chip XRAM1 block are disabled, external access<br>performed.<br>1: The on-chip XRAM1 is enabled and can be accessed.                                                                            |
| 1   | CAN2EN   | CAN2 Enable Bit<br>0: Accesses to the CAN2 XPeripheral and its functions are disabled (P4.4<br>and P4.7 pins can be used as general purpose I/Os)<br>1: The CAN2 XPeripheral is enabled and can be accessed.                              |
| 0   | CAN1EN   | <ul> <li>CAN1 Enable Bit</li> <li>0: Accesses to the CAN1 XPeripheral and its functions are disabled (P4.5 and P4.6 pins can be used as general purpose I/Os)</li> <li>1: The CAN1 XPeripheral is enabled and can be accessed.</li> </ul> |

| Table 15. | <b>XPERCON</b> register description (continued) |
|-----------|-------------------------------------------------|
|           |                                                 |

Accesses to the XPeripherals are configured through three pairs of specific XBus configuration registers, equivalent to the External Bus register BUSCONx and ADDRSELx. Therefore, several XPeripherals are sharing the same pair, with the consequence that accesses to a disabled XPeripherals are only redirected to external memory if all the other XPeripherals sharing the same pair of registers are disabled.

The XPeripherals are grouped as follows:

- CAN1, CAN2, XASC, XSSC, XI2C, XPWM, XRTC and XMISC: Accesses to the 00'E800h-00'EFFFh range are redirected to external memory only if all corresponding bits are cleared
- XRAM1: Accesses to the 00'E000h-00'E7FFh range are redirected to external memory if bit XRAM1EN is cleared
- XRAM2: Accesses the 09'0000h-0F'FFFFh range (default value in XADRS3 register, refer to Section 4.1: XADRS3 register) are redirected to external memory if bit XRAM2EN is cleared

#### 3.1.1 Hardware impact

None.

#### 3.1.2 Software impact

None if the ST10F269Zx software is not writing to the reserved bit.



## 4 New registers

## 4.1 XADRS3 register

On previous ST10 devices, this register was already present but its value was mask programmed. On the ST10F272Z2 this register has been made available to the user. In this way the address range of the XRAM2 memory is now user-programmable.

| ST10F | 272Z2: X | (ADRS3 | (F01Ch | ı) |     |     |   | SFR |   |   |   |   | Res | et value | : 800Bh |
|-------|----------|--------|--------|----|-----|-----|---|-----|---|---|---|---|-----|----------|---------|
| 15    | 14       | 13     | 12     | 11 | 10  | 9   | 8 | 7   | 6 | 5 | 4 | 3 | 2   | 1        | 0       |
|       |          |        |        |    | RGS | SAD |   |     |   |   |   |   | RG  | SZ       |         |
|       |          |        |        |    | R/  | w   |   |     |   |   |   |   | R/  | W        |         |

The register functionality is the same as that of ADDRSELx registers used for external address range selection, with some limitations:

- The address window can only be located in the first megabyte of addressable space, that is, in the 00'0000h-0F'FFFFh range
- The window start address must be aligned to a Range Size boundary

#### Table 16. XADRS3 register description

| Bit  | Bit name | Function                                                                                  |
|------|----------|-------------------------------------------------------------------------------------------|
| 15:4 | RGSAD    | Range Start Address<br>Defines the bits A19A8 of the start address of the address window. |
| 3:0  | RGSZ     | Range Size Selection<br>Defines the size of the address window.                           |

#### Table 17. Definition of address area

| Bit field<br>RGSZ | Selected window size | Relevant bit (R) of<br>RGSAD | Selected range Start Address<br>Relevant bit (R) of Address (A23 - A0) |
|-------------------|----------------------|------------------------------|------------------------------------------------------------------------|
| 0000              | 256 bytes            | RRRR RRRR RRRR               | 0000 RRRR RRRR RRRR xxxx xxxx                                          |
| 0001              | 512 bytes            | RRRR RRRR RRRx               | 0000 RRRR RRRR RRRx xxxx xxxx                                          |
|                   |                      |                              |                                                                        |
| 1010              | 256 Kbytes           | RRxx xxxx xxxx               | 0000 RRxx xxxx xxxx xxxx xxxx                                          |
| 1011              | 512 Kbytes           | Rxxx xxxx xxxx               | 0000 Rxxx xxxx xxxx xxxx xxxx                                          |
| 1 1 x x           | Reserved             |                              |                                                                        |

#### 4.1.1 Hardware impact

None.



#### 4.1.2 Software impact

On ST10F272Z2, this register must be programmed by the user before accessing XRAM2 so that:

- RGSZ defines a 16 Kbyte window size. RGSZ = 0110b
- RGSAD defines bits 8 to 19 of the window start address aligned to a 16-Kbyte boundary (the least significant bits of the field are not relevant).

In the ST10F272Z2, the XRAM2 cannot be located within page 3 of segment 0. The user can either:

- map the XRAM2 from anywhere above address 09'0000h
- map the XRAM2 in the 16-Kbyte page available in segment 0 in the 00'8000h -00'BFFFh range.

The desired value should be written in XADRS3 register before enabling XRAM2 in the SYSCON and XPERCON registers.

Note: XADRS3 cannot be changed after executing the EINIT instruction.

#### Example

To map the 16-Kbyte XRAM2 onto page 60 (starting address 0F'0000h, compatible with the ST10F276E), then XADRS3 must be initialized with the value F006h.

To map the 16-Kbyte XRAM2 onto page 2 (starting address 00'8000h), then XADRS3 must be initialized with the value 0806h.

#### Variables and PEC transfers

For architecture reasons, the PEC destination and source pointers must be in the segment 0. Therefore, all RAM variables and arrays that are PEC-addressed must be located in RAM memory available in segment 0 (DPRAM + XRAM1, and XRAM2 if remapped onto page 3).

#### About Toolchain memory model

A change in the Toolchain configuration is needed to take into account the XRAM2's new location. In the ST10F269Zx, all the XRAM is in page 3 and it is then automatically addressed using DPP3 that points to page 3 (in order to access the DPRAM and the SFR/ESFR). For the ST10F272Z2, it is necessary to dedicate a DPP to access some of XRAM2.

#### Example in case of Small memory model with tasking toolchain

The Small memory model makes it possible to have a total code size up to 16 Mbytes, up to 64 Kbytes of fast accessible 'normal user data' in three different memory configurations and the possibility to access far/huge data, if more than 64 Kbytes of data is needed.



The three memory configurations possible for this 64 Kbytes of 'normal user data' are:

Default

The four DPP registers are assumed to contain their system startup value (0-3), providing one linear data area of 64 Kbytes in the first segment (00'0000h - 00'FFFFh).

Addresses Linear

DPP3 contains page number 3, allowing access to SYSTEM (extended) SFR registers and bit-addressable memory. DPP0 - DPP2 provide a linear data area of 48 Kbytes anywhere in memory.

Paged

DPP3 contains page number 3, allowing access to SYSTEM (extended) SFR registers and bit-addressable memory. DPP0, DPP1 and DPP2 contain the page number of a data area of 16 Kbytes anywhere in memory.

Therefore, mapping the XRAM2 onto page 2 (segment 0) makes it available for PEC transfer and the default configuration of the C compiler toolchains can still be used.

## 4.2 XPEREMU register

This register has been added as a write-only register.

| ST10F | 272Z2: ) | KPEREM   | U (EB7 | Eh) | XREG        |            |            |            |            |      |            |             | Rese        | et value:  | XXXXh      |
|-------|----------|----------|--------|-----|-------------|------------|------------|------------|------------|------|------------|-------------|-------------|------------|------------|
| 15    | 14       | 13       | 12     | 11  | 10          | 9          | 8          | 7          | 6          | 5    | 4          | 3           | 2           | 1          | 0          |
|       | F        | Reserved | 1      |     | XMIS<br>CEN | XI2<br>CEN | XSS<br>CEN | XAS<br>CEN | XPW<br>MEN | Res. | XRT<br>CEN | XRAM2<br>EN | XRAM1<br>EN | CAN2<br>EN | CAN1<br>EN |
|       | -        |          |        |     |             | wo         | WO         | WO         | WO         | -    | WO         | WO          | WO          | WO         | WO         |

The bit meaning is exactly the same as in the XPERCON register.

#### 4.2.1 Hardware impact

None.

#### 4.2.2 Software impact

Once the XPEN bit of the SYSCON register is set and at least one of the XPeripherals (except for memories) is activated, the XPEREMU register must be written with the same contents as the XPERCON register: This is mandatory in order to allow a correct emulation of the new set of features introduced on XBus for the new ST10 generation. The following instructions must be added inside the initialization routine:

if (SYSCON.XPEN && (XPERCON & 0x07D3)) then {XPEREMU = XPERCON}

Of course, XPEREMU must be programmed after XPERCON and after SYSCON. In this way, the final configuration for XPeripherals is stored in XPEREMU and used for the emulation hardware setup.



## 4.3 Emulation-dedicated registers

A set of four additional registers is implemented for emulation purposes only. Similarly to the XPEREMU, they are write-only registers.

XEMU0 (00'EB76h) XEMU1 (00'EB78h) XEMU2 (00'EB7Ah) XEMU3 (00'EB7Ch)

These registers are used by emulators. They have no user action on the ST10F272Z2.

#### 4.3.1 Hardware impact

None.

#### 4.3.2 Software impact

None. On the ST10F269Zx, the 00'E800h to 00'EBFFh address range was mapped to external memory but is recommended to reserve this space for upward compatibility.

## 4.4 XMISC register

This register has been created to handle some additional functionalities. To have access to this register, the XMISCEN bit, that is, bit 10 of XPERCON, must be set.

| ST10F | 272Z2: > | KMISC (I | EB46h) |    |      |      |   | XREG |   |   |   |             | Res        | et value:  | : 0000h    |
|-------|----------|----------|--------|----|------|------|---|------|---|---|---|-------------|------------|------------|------------|
| 15    | 14       | 13       | 12     | 11 | 10   | 9    | 8 | 7    | 6 | 5 | 4 | 3           | 2          | 1          | 0          |
|       |          |          |        |    | Rese | rved |   |      |   |   |   | VREG<br>OFF | CAN<br>CK2 | CAN<br>PAR | ADC<br>MUX |
|       |          |          |        |    | -    |      |   |      |   |   |   | R/W         | R/W        | R/W        | R/W        |

#### Table 18. XMISC register description

| Bit  | Bit name | Function                                                                                                                                                                                                                                      |
|------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:4 | -        | Reserved                                                                                                                                                                                                                                      |
| 3    | VREGOFF  | Main Voltage Regulator disable in Power-Down mode<br>0: Default value after reset and when Power-Down is not used<br>1: On-chip Main Regulator is turned off when Power-Down mode is entered                                                  |
| 2    | CANCK2   | <ul> <li>CAN Clock divider by 2 disable</li> <li>0: Clock provided to CAN modules is CPU clock divided by 2 (mandatory when f<sub>CPU</sub> is higher than 40 MHz)</li> <li>1: Clock provided to CAN modules is directly CPU clock</li> </ul> |



| Bit | Bit name | Function                                                                                                                                                                                                                                                                                                                                                    |
|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | CANPAR   | CAN Parallel Mode Selection<br>0: CAN2 is mapped on P4.4/P4.7, while CAN1 is mapped on P4.5/P4.6<br>1: CAN1 and CAN2 are mapped in parallel on P4.5/P4.6. This is effective<br>only if both CAN1 and CAN2 are enabled (bits CAN1EN and CAN2EN set<br>in XPERCON register). If CAN1 is disabled, CAN2 remains on P4.4/P4.7<br>even if the CANPAR bit is set. |
| 0   | ADCMUX   | Port1L ADC Channels Enable<br>0: Analog inputs on port P5.y can be converted (default configuration)<br>1: Analog inputs on port P1.z can be converted. Only 8 channels can be<br>managed                                                                                                                                                                   |

## 4.4.1 Hardware impact

None.

## 4.4.2 Software impact

None.



## 5 Electrical characteristics

*Note:* In the tables where the device provides signals with their respective timing characteristics, the symbol CC (Controller Characteristics) is included in the Symbol column.

In the tables where the external system must provide signals with their respective timing characteristics to the device, the symbol SR (System Requirement) is included in the Symbol column.

## 5.1 DC characteristics

#### 5.1.1 Absolute maximum ratings

They are the same.

#### 5.1.2 Overview of the DC characteristics

The pads of the ST10F272Z2 have been redesigned according to the new technology and therefore the characteristics are different. The user should verify the DC characteristics.

*Table 19* lists the parameters that might be impacted most.

| Symbol               | Parameter                                          | ST10F269Zx L                      | imit values.                                | ST10F272Z2 Limit values                   |                                             | Unit |
|----------------------|----------------------------------------------------|-----------------------------------|---------------------------------------------|-------------------------------------------|---------------------------------------------|------|
| Symbol               | Farameter                                          | Min                               | Мах                                         | Min                                       | Мах                                         | Unit |
| V <sub>IL</sub> SR   | Input low voltage                                  | -0.5                              | 0.2 V <sub>DD</sub> - 0.1                   | -0.3                                      | 0.8                                         |      |
| V <sub>ILS</sub> SR  | (all inputs)                                       | -0.5                              | 2.0, special threshold                      | -0.3                                      | 0.3 V <sub>DD</sub> , special<br>threshold  | V    |
| V <sub>IL1</sub> SR  | Input low voltage<br>(RSTIN, EA,<br>NMI, and RPD)  | N.A.                              | N.A.                                        | -0.3                                      | 0.3 V <sub>DD</sub>                         | V    |
| V <sub>IL2</sub> SR  | Input low voltage<br>(XTAL1 and<br>XTAL3)          |                                   |                                             | -0.3                                      | 0.3 V <sub>DD</sub>                         | v    |
| V <sub>IH</sub> SR   | Input high                                         | 0.2 V <sub>DD</sub> + 0.9         | V <sub>DD</sub> + 0.5                       | 2.0                                       | V <sub>DD</sub> + 0.3                       |      |
| V <sub>IHS</sub> SR  | voltage<br>(all except RPD,<br>XTAL1 and<br>XTAL3) | 0.8 V <sub>DD</sub> - 0.2         | V <sub>DD</sub> + 0.5,<br>special threshold | 0.7 V <sub>DD</sub>                       | V <sub>DD</sub> + 0.3,<br>special threshold | V    |
| HYSCC                | Input Hysteresis                                   | N.A.<br>400, special<br>threshold | -                                           | 400, default<br>750, special<br>threshold | 700<br>1400                                 | mV   |
| V <sub>HYS1</sub> CC | Input Hysteresis<br>RSTIN, EA, NMI                 |                                   |                                             | 750                                       | 1400                                        | mV   |

#### Table 19. DC characteristics



| Symbol              | Paramotor                                      | ST10F269Zx L                                                                        | imit values.                                                           | ST10F272Z2 Limit values                                                                                   |                                                                        |      |  |
|---------------------|------------------------------------------------|-------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|------|--|
| Symbol              | Farameter                                      | Min                                                                                 | Мах                                                                    | Min                                                                                                       | Мах                                                                    | Unit |  |
| V <sub>OL</sub> CC  | Output low<br>voltage                          | –<br>Port0, Port1, Port4,<br>ALE, RD, WR, BHE,<br>CLKOUT, RSTOUT                    | 0.45 / I <sub>OL</sub> =<br>2.4mA                                      | –<br>Port6, ALE,<br>CLKOUT, WR,<br>READY, BHE, RD,<br>RSTOUT, RSTIN                                       | 0.4 / I <sub>OL</sub> = 8mA<br>0.05 / I <sub>OL</sub> = 1mA            | v    |  |
| V <sub>OL1</sub> CC | Output low<br>voltage (all<br>other)           | _                                                                                   | 0.45 / I <sub>OL</sub> =<br>2.4mA                                      | _                                                                                                         | 0.4 / I <sub>OL</sub> = 4mA<br>0.05 /<br>I <sub>OL</sub> = 0.5mA       | >    |  |
| V <sub>OH</sub> CC  | Output high<br>voltage                         | 0.9V <sub>DD</sub> / I <sub>OH</sub> =<br>-0.5mA<br>2.4 / I <sub>OH</sub> = -2.4mA  | –<br>Port0, Port1,<br>Port4, RD, ALE,<br>BHE, WR,<br>CLKOUT,<br>RSTOUT | V <sub>DD</sub> - 0.8 / I <sub>OH</sub> =<br>-8mA<br>V <sub>DD</sub> - 0.08/ I <sub>OH</sub> =<br>-1mA    | –<br>Port6, ALE,<br>CLKOUT, WR,<br>READY, BHE,<br>RD, RSTOUT,<br>RSTIN | V    |  |
| V <sub>OH1</sub> CC | Output high<br>voltage (all<br>other)          | 0.9V <sub>DD</sub> / I <sub>OH</sub> =<br>-0.25mA<br>2.4 / I <sub>OH</sub> = -1.6mA | _                                                                      | V <sub>DD</sub> - 0.8 / I <sub>OH</sub> =<br>-4mA<br>V <sub>DD</sub> - 0.08 / I <sub>OH</sub> =<br>-0.5mA | _                                                                      | v    |  |
| I <sub>OZ1</sub> CC | Input leakage<br>current (Port 5)              | _                                                                                   | ±0.5                                                                   | -                                                                                                         | ±0.2                                                                   | μA   |  |
| I <sub>OZ2</sub> CC | Input leakage<br>current (all other<br>inputs) | -                                                                                   | ±1                                                                     | -                                                                                                         | ±0.5                                                                   | μA   |  |

#### Table 19. DC characteristics (continued)

## 5.2 AC characteristics at 40 MHz

As the two devices have a different technology, the I/Os also present some differences in the AC behavior. The tables below (*Table 20* and *Table 21*) list all the timing differences. Please check carefully your design for possible impact.

### 5.2.1 External memory bus timings

Note that for CPU clock frequencies above 40 MHz (for ST10F272Z2Q3 devices), some numbers in the timing formulas become zero or negative, that in most of the cases is not acceptable or not meaningful at all. In these cases, it is necessary to reduce the speed of the bus setting properly  $t_A$  (ALE extension),  $t_C$  (Memory Cycle Time wait-states) and  $t_F$  (Memory tri-state time).

## **Multiplexed bus**

| Table 20. | Multiplexed | bus | timings | (ns) | ) |
|-----------|-------------|-----|---------|------|---|
|           |             |     |         | • •  |   |

| Symbol             | Parameter                                               | ST10F269Zx                     |                                                  | ST10F272Z2                   |                                                  | ST10F269Zx<br>@f <sub>CPU</sub> = 40 MHz   |      | ST10F272Z2<br>@f <sub>CPU</sub> = 40 MHz   |     |
|--------------------|---------------------------------------------------------|--------------------------------|--------------------------------------------------|------------------------------|--------------------------------------------------|--------------------------------------------|------|--------------------------------------------|-----|
|                    |                                                         | Min                            | Мах                                              | Min                          | Мах                                              | Min                                        | Max  | Min                                        | Мах |
| t <sub>6</sub> CC  | Address setup to<br>ALE                                 | TCL - 10.5<br>+ t <sub>A</sub> | -                                                | TCL - 11 +<br>t <sub>A</sub> | -                                                | 2 + t <sub>A</sub>                         | -    | 1.5 + t <sub>A</sub>                       | -   |
| t <sub>16</sub> SR | ALE low to valid<br>data in                             | -                              | 3 TCL - 19<br>+ t <sub>A</sub> + t <sub>C</sub>  | -                            | 3 TCL - 20<br>+ t <sub>A</sub> + t <sub>C</sub>  | 18.5 + t <sub>A</sub> +<br><sup>t</sup> C  | -    | 17.5 + t <sub>A</sub> +<br>t <sub>C</sub>  | -   |
| t <sub>17</sub> SR | Address/Unlatch<br>ed CS to valid<br>data in            | -                              | 4 TCL - 28<br>+ 2t <sub>A</sub> + t <sub>C</sub> | -                            | 4 TCL - 30<br>+ 2t <sub>A</sub> + t <sub>C</sub> | 22 + 2t <sub>A</sub> +<br>t <sub>C</sub>   | -    | 20 + 2t <sub>A</sub> +<br>t <sub>C</sub>   | -   |
| t <sub>39</sub> SR | Latched CS low to valid data In                         | -                              | 3 TCL - 19<br>+ 2t <sub>A</sub> + t <sub>C</sub> | -                            | 3 TCL - 21<br>+ 2t <sub>A</sub> + t <sub>C</sub> | 18.5 + 2t <sub>A</sub><br>+ t <sub>C</sub> | -    | 16.5 + 2t <sub>A</sub><br>+ t <sub>C</sub> | -   |
| t <sub>44</sub> CC | Address float<br>after RdCS,<br>WrCS (with RW<br>delay) | -                              | 0                                                | -                            | 1.5                                              | -                                          | 0    | -                                          | 1.5 |
| t <sub>45</sub> CC | Address float<br>after RdCS,<br>WrCS (no RW<br>delay)   | -                              | TCL                                              | -                            | TCL + 1.5                                        | -                                          | 12.5 | -                                          | 14  |

## **Demultiplexed bus**

### Table 21. Demultiplexed bus timings

| Symbol Parameter   |                                                                 | ST10F269Zx                     |                                                  | ST10F272Z2                   |                                                  | ST10F269Zx<br>@f <sub>CPU</sub> = 40 MHz  |     | ST10F272Z2<br>@f <sub>CPU</sub> =<br>40 MHz |     |
|--------------------|-----------------------------------------------------------------|--------------------------------|--------------------------------------------------|------------------------------|--------------------------------------------------|-------------------------------------------|-----|---------------------------------------------|-----|
|                    |                                                                 | Min                            | Мах                                              | Min                          | Мах                                              | Min                                       | Max | Min                                         | Мах |
| t <sub>6</sub> CC  | Address setup to<br>ALE                                         | TCL -<br>10.5 + t <sub>A</sub> | -                                                | TCL - 11<br>+ t <sub>A</sub> | -                                                | 2 + t <sub>A</sub>                        | -   | 1.5 +<br>t <sub>A</sub>                     | -   |
| t <sub>80</sub> CC | Address/Unlatched<br>CS setup to RD,<br>WR (with RW<br>delay)   | -                              | 2 TCL -<br>8.5 + 2t <sub>A</sub>                 | -                            | 2 TCL -<br>12.5 + 2t <sub>A</sub>                | 16.5 + 2t <sub>A</sub>                    | -   | 12.5 +<br>2t <sub>A</sub>                   | -   |
| t <sub>81</sub> CC | Address/Unlatched<br><u>CS</u> setup to RD,<br>WR (no RW delay) | -                              | TCL - 8.5<br>+ 2t <sub>A</sub>                   | -                            | TCL - 12<br>+ 2t <sub>A</sub>                    | 4 + 2t <sub>A</sub>                       | -   | 0.5 +<br>2t <sub>A</sub>                    | -   |
| t <sub>16</sub> SR | ALE low to valid data in                                        | -                              | 3 TCL - 19<br>+ t <sub>A</sub> + t <sub>C</sub>  | -                            | 3 TCL - 20<br>+ t <sub>A</sub> + t <sub>C</sub>  | 18.5 + t <sub>A</sub><br>+ t <sub>C</sub> | -   | 17.5 +<br>t <sub>A</sub> + t <sub>C</sub>   | -   |
| t <sub>17</sub> SR | Address/Unlatched $\overline{CS}$ to valid data in              | -                              | 4 TCL - 28<br>+ 2t <sub>A</sub> + t <sub>C</sub> | -                            | 4 TCL - 30<br>+ 2t <sub>A</sub> + t <sub>C</sub> | 22 + 2t <sub>A</sub> +<br>t <sub>C</sub>  | -   | 20 +<br>2t <sub>A</sub> +<br>t <sub>C</sub> | -   |



| Symbol             | Parameter                                                                                         | ST10F                                                                 | -269Zx                                           | x ST10F27                       |                                                  | 272Z2 ST10F2<br>@f <sub>CPU</sub> = 4                                 |     | ST10F272Z2<br>@f <sub>CPU</sub> =<br>40 MHz   |     |
|--------------------|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|--------------------------------------------------|---------------------------------|--------------------------------------------------|-----------------------------------------------------------------------|-----|-----------------------------------------------|-----|
|                    |                                                                                                   | Min                                                                   | Max                                              | Min                             | Max                                              | Min                                                                   | Max | Min                                           | Max |
| t <sub>28</sub> CC | $\frac{\text{Address/Unlatched}}{\overline{\text{CS}} \text{ hold after } \overline{\text{RD}},}$ | 0 (no t <sub>F</sub> )<br>-5 + t <sub>F</sub><br>(t <sub>F</sub> > 0) | -                                                | 0 + t <sub>F</sub>              | -                                                | 0 (no t <sub>F</sub> )<br>-5 + t <sub>F</sub><br>(t <sub>F</sub> > 0) | -   | 0 + t <sub>F</sub>                            | -   |
| t <sub>39</sub> SR | Latched $\overline{CS}$ low to valid data in                                                      | -                                                                     | 3 TCL - 19<br>+ 2t <sub>A</sub> + t <sub>C</sub> | -                               | 3 TCL - 21<br>+ 2t <sub>A</sub> + t <sub>C</sub> | 18.5 + 2t <sub>A</sub><br>+ t <sub>C</sub>                            | -   | 16.5 +<br>2t <sub>A</sub> +<br>t <sub>C</sub> | -   |
| t <sub>82</sub> CC | Address setup to<br>RdCS, WrCS (with<br>RW delay)                                                 | 2 TCL -<br>10.5 + 2t <sub>A</sub>                                     | -                                                | 2 TCL - 11<br>+ 2t <sub>A</sub> | -                                                | 14.5 + 2t <sub>A</sub>                                                | -   | 14 +<br>2t <sub>A</sub>                       | -   |

Table 21. Demultiplexed bus timings (continued)

## 5.2.2 Hi-speed synchronous serial interface (SSC)

The maximum baudrate of the SSC in the ST10F272Z2 is 8 Mbaud whereas it is 10 Mbaud in the ST10F269Zx. For CPU frequencies strictly higher than 32 MHz, the minimum value in the SSCBR register (prescaler value) must not be lower than 2.



# 6 Revision history

| n history |
|-----------|
|           |

| Date         | Revision | Changes         |
|--------------|----------|-----------------|
| 05-July-2007 | 1        | Initial release |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2007 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

