

# AN2197 APPLICATION NOTE

### Guidelines for migrating ST72F324 & ST72F321 applications to ST72F324B, ST72F321B or ST72F325

### Introduction

This application note provides information on using ST72F321B, ST72F324B and ST72F325 microcontroller devices in applications originally designed for the ST72F324 and ST72F321 series.

| Table 1. | Migration | cross-reference | table |
|----------|-----------|-----------------|-------|
|          |           |                 |       |

| FROM                 | TO Description |                                                                                                           |  |
|----------------------|----------------|-----------------------------------------------------------------------------------------------------------|--|
|                      | ST72F324B      | 8K to 32K Flash, 32-pin and 44-pin                                                                        |  |
| ST72F324             | ST72F325       | 16K to 32K Flash, 32-pin and 44-pin<br>with I <sup>2</sup> C, Auto Reload Timer and Clock Security System |  |
| ST72F321             | ST72F321B      | 32K to 60K Flash, 44-pin and 64-pin,<br>with I <sup>2</sup> C, Auto Reload Timer                          |  |
| ST72F321<br>ST72F325 |                | 32K to 60K Flash, 44-pin and 64-pin<br>with I <sup>2</sup> C, Auto Reload Timer and Clock Security System |  |

Note: Use ST72F325 if your application requires CSS (Clock Security System).

## Contents

| 1 | ST72  | ST72F324 Migration: feature overview |  |  |  |  |  |
|---|-------|--------------------------------------|--|--|--|--|--|
| 2 | ST72  | F321 Migration: feature overview4    |  |  |  |  |  |
| 3 | Featu | re compatibility                     |  |  |  |  |  |
|   | 3.1   | Pinout                               |  |  |  |  |  |
|   | 3.2   | VDD Rise time                        |  |  |  |  |  |
|   | 3.3   | Asynchronous RESET pin 5             |  |  |  |  |  |
|   | 3.4   | Oscillator pad                       |  |  |  |  |  |
|   | 3.5   | Clock Security System (CSS) 6        |  |  |  |  |  |
| 4 | Perfo | prmance improvements                 |  |  |  |  |  |
| 5 | New   | features and peripherals8            |  |  |  |  |  |
|   | 5.1   | Clock Security System (CSS) 8        |  |  |  |  |  |
| 6 | Regi  | ster map                             |  |  |  |  |  |
|   | 6.1   | Register Address                     |  |  |  |  |  |
|   | 6.2   | Register Modifications               |  |  |  |  |  |
|   |       | 6.2.1 SICSR Register                 |  |  |  |  |  |
| 7 | Limit | ations summary11                     |  |  |  |  |  |
| 8 | Revis | sion History                         |  |  |  |  |  |



## 1 ST72F324 Migration: feature overview

| Feature <sup>1)</sup>           | ST72F324                                              | ST72F324B                                      | ST72F325               |  |
|---------------------------------|-------------------------------------------------------|------------------------------------------------|------------------------|--|
| Package                         | TQFP44 / SDIP42 /<br>TQFP32 / SDIP32                  | -                                              | -                      |  |
| Program Memory                  | 8 to 32K Flash                                        | -                                              | 16 to 32K Flash        |  |
| Operating Supply                | 3.8 V to 5.5V                                         | -                                              | -                      |  |
| Register Map                    | 128 bytes                                             | -                                              | -                      |  |
| I/Os (High sink)                | 32/24 pins                                            | -                                              | -                      |  |
| Power saving Modes              | ower saving Modes Slow / Wait / Active Halt /<br>Halt |                                                | _ 2)                   |  |
| Nested Interrupts               | Yes                                                   | -                                              | -                      |  |
| MCC / RTC                       | Yes                                                   | -                                              | -                      |  |
| Watchdog                        | Yes                                                   | -                                              | -                      |  |
| 16-bit Timer<br>(OC / IC / PWM) | 2 Timers (3 / 3 / 2)                                  | -                                              | -                      |  |
| 8-bit PWMART<br>(OC / IC / PWM) | No                                                    | -                                              | 1 Timer<br>(4 / 0 / 4) |  |
| SPI                             | Yes                                                   | -                                              | -                      |  |
| SCI                             | Yes                                                   | -                                              | -                      |  |
| l <sup>2</sup> C                | No                                                    | -                                              | Yes                    |  |
| ADC                             | Yes (10-bit)                                          | _ 3)                                           | _ 3)                   |  |
| LVD                             | 3 Levels (No change)                                  | -                                              | -                      |  |
| CSS                             | No                                                    | -                                              | Yes                    |  |
| ICC mode                        | 39-pulse                                              | 39-pulse (32k Flash)<br>36-pulse (8/16k Flash) | 39-pulse               |  |
| Development tools               | ST7MDT2                                               | 20x-EMU3 and ST7MTD2<br>ST7232X-SK/RAIS        | 0-DVP3                 |  |
| Programming tools <sup>4)</sup> | ST7MDT20x-EPB and ST7MTD20-DVP3                       |                                                |                        |  |

| Table 2  | ST72E324 migration: | foaturo | overview |
|----------|---------------------|---------|----------|
| Table 2. | ST/2F324 migration: | leature | overview |

"-" stands for: No change vs. ST72F324, fully compatible with existing development

Note 1: Refer to the corresponding datasheets for more information.

Note 2: Exit from Active Halt available with external interrupts (see Section 7)

Note 3: improved ADC accuracy

Note 4: Go to http://www.st.com for information on third-party tools.



#### ST72F321 Migration: feature overview 2

| Table 3.         ST72F321 Migration: feature overview |                                                     |           |                  |  |  |  |
|-------------------------------------------------------|-----------------------------------------------------|-----------|------------------|--|--|--|
| Feature <sup>1)</sup>                                 | ST72F321                                            | ST72F321B | ST72F325         |  |  |  |
| Package                                               | TQFP44 / TQFP64                                     | -         | -                |  |  |  |
| Program Memory                                        | 32K to 60KFlash                                     | -         | 16K to 60K Flash |  |  |  |
| Operating Supply                                      | 3.8 V to 5.5V                                       | -         | -                |  |  |  |
| Register Map                                          | 128 bytes                                           | -         | -                |  |  |  |
| I/Os (High sink)         48/32 pins         -         |                                                     |           |                  |  |  |  |
| Power saving Modes                                    | Slow / Wait / Active Halt /<br>Halt                 | _ 2)      | _ 2)             |  |  |  |
| Nested Interrupts                                     | Yes                                                 | -         | -                |  |  |  |
| MCC / RTC                                             | Yes                                                 | -         |                  |  |  |  |
| Watchdog                                              | hdog Yes                                            |           | -                |  |  |  |
| 16-bit Timer<br>(OC / IC / PWM)                       | 2 Timers (3 / 3 / 2)                                | -         | -                |  |  |  |
| 8-bit PWMART<br>(OC / IC / PWM)                       | 1 Timer (4 / 0 / 4)                                 | -         | -                |  |  |  |
| SPI                                                   | Yes                                                 | -         | -                |  |  |  |
| SCI                                                   | Yes                                                 | -         | -                |  |  |  |
| l <sup>2</sup> C                                      | Yes                                                 | -         | -                |  |  |  |
| ADC                                                   | Yes (10-bit)                                        | _ 3)      | _ 3)             |  |  |  |
| LVD                                                   | 3 Levels                                            | -         | -                |  |  |  |
| CSS                                                   | No - Y                                              |           |                  |  |  |  |
| Development tools                                     | ST7MDT20x-EMU3 and ST7MTD20-DVP3<br>ST7232X-SK/RAIS |           |                  |  |  |  |
| Programming tools <sup>4)</sup>                       | ST7MDT20x-EPB and ST7MTD20-DVP3                     |           |                  |  |  |  |

| Table 3. | ST72F321 | Migration: | feature | overview |
|----------|----------|------------|---------|----------|
|          |          |            |         |          |

"-" stands for: No change vs. ST72F321, fully compatible with existing development

Note 1: Refer to the corresponding datasheets for more information.

Note 2: Exit from Active Halt available with external interrupts (see Section 7)

Note 3: improved ADC accuracy

Note 4: Go to http://www.st.com for information on third-party tools.



### **3** Feature compatibility

#### 3.1 Pinout

TQFP44 or TQFP32 pin packages in all salestypes are fully pin to pin compatible. ST72F325 devices have additional alternate functions for the 8-bit PWMART and  $I^2C$  (see <Blue HT>Table 4).

 Table 4.
 Addition of 8-bit PWMART and I<sup>2</sup>C Alternate Function I/Os

|        |                  |                 | :               | ST72F325 only    | /                  |                  |                  |
|--------|------------------|-----------------|-----------------|------------------|--------------------|------------------|------------------|
| TQFP44 | PWM3<br>(pin 2)  | PWM2<br>(pin 3) | PWM1<br>(pin 4) | PWM0<br>(pin 5)  | ARTCLK<br>(pin 6)  | SDAI<br>(pin 36) | SCLI<br>(pin 37) |
| TQFP32 | PWM3<br>(pin 28) | N/A             | N/A             | PWM0<br>(pin 29) | ARTCLK<br>(pin 30) | SDAI<br>(pin 18) | SCLI<br>(pin 19) |

**Note**: PWM3-0 are the Pulse Width Modulation outputs and ARTCLK is the external clock for the 8-bit Auto reload timer. SDAI is the serial data and SCLI is the serial clock pin for the I2C peripheral. N/A stands for not-available.

### 3.2 V<sub>DD</sub> Rise time

Some timing differences exist between the products (see<Blue HT>Table 5). The application must ensure that the power supply ramps up within the time window specified for the microcontroller.

Table 5. VDD Rise time

| Symbol            | Description               | Device                             | Conditions  | Min   | Max     |
|-------------------|---------------------------|------------------------------------|-------------|-------|---------|
| Vt <sub>POR</sub> | V <sub>DD</sub> rise time | ST72F324 / 324B<br>ST72F321B / 325 | LVD enabled | 6μs/V | 100ms/V |
|                   |                           | ST72F321                           | LVD enabled | 6μs/V | 20ms/V  |

### 3.3 Asynchronous RESET pin

The VIL/VIH of reset pin has been changed to 0.3Vdd/0.7Vdd from 0.16Vdd/0.85Vdd respectively (see <Blue HT>Table 6).

#### Table 6. RESET Pin Characteristics

|     | ST72F324, ST72F321               |                      | ST72F324B, ST72F321B, ST72F325 |                     |
|-----|----------------------------------|----------------------|--------------------------------|---------------------|
|     | Min                              | Max                  | Min                            | Max                 |
| VIL |                                  | 0.16xV <sub>DD</sub> |                                | 0.3xV <sub>DD</sub> |
| VIH | $0.85 \mathrm{xV}_{\mathrm{DD}}$ |                      | 0.7xV <sub>DD</sub>            |                     |



#### 3.4 Oscillator pad

The ST72F324B (32k Flash only), ST72F321B and ST72F325 devices feature a new oscillator pad which is more tolerant of the crystal type and is not disturbed if the oscillator pins are left unconnected. When migrating to these, devices the MCU needs to be validated with your existing resonator / crystal.

Murata 16 MHz 3rd overtone oscillators are not recommended for ST72F324B (32k Flash), ST72F321B and ST72F325.

For applications requiring a high precision  $f_{CPU}$  at 8MHz, the preferred solution is to use 4 MHz + PLL. Note that the PLL jitter is improved compared to ST72F324 and ST72F321.

Refer to the Electrical characteristics section of the datasheets.

### 3.5 Clock Security System (CSS)

CSS has been added in ST72F325 devices. The Clock Security System (CSS) protects the ST7 against main clock problems. To allow the integration of the security features in the applications, it is based on a clock filter control and an Internal safe oscillator. The CSS can be enabled or disabled by option byte.

Please refer to the datasheet for more information.

## 4 **Performance improvements**

The ST72F324B, ST72F321B and ST72F325 devices feature many significant improvements such as:

- Reduced PLL clock jitter
- Lower power consumption
- Improved A/D converter accuracy and negative injection on robust pins.

Refer to the relevant datasheets for more details.



## 5 New features and peripherals

### 5.1 Clock Security System (CSS)

CSS has been added in ST72F325 devices. The Clock Security System (CSS) protects the ST7 against main clock problems. To allow the integration of the security features in the applications, it is based on a clock filter control and an Internal safe oscillator.

The CSS can be enabled or disabled by an additional option byte:

Option bit 5 (CSS) in option byte 0 is used to enable or disable the CSS. CSS is disabled by default.

#### Figure 1. ST72F325 Option Bytes



Refer to the relevant datasheets for more details.



### 6 Register map

Registers are strictly identical between ST72F324 & ST72F324B and between ST72F321 & ST72F321B.

In the ST72F325, some register addresses and bit locations are added for the CSS and the extra peripherals available in ST72F325 devices.

Note: For easy software migration, two general rules have to be followed:

- All "reserved" byte memory areas must never be "read" or "write".
- All "reserved" or "unused" bits must be left unchanged when accessing the byte.

#### 6.1 Register Address

In ST72F325 devices, I<sup>2</sup>C and 8-bit PWMART are added as new features.

Please, refer to the datasheet for the description of the new features.







### 6.2 Register Modifications

#### 6.2.1 SICSR Register

Two bits related to CSS have been added in the SICSR (System Integrity Control/Status Register) register.

#### Figure 3. SICSR Register Changes





## 7 Limitations summary

| Limitations                                                             | ST72F324              | ST72F321              | ST72F324B             | ST72F321B | ST72F325 |
|-------------------------------------------------------------------------|-----------------------|-----------------------|-----------------------|-----------|----------|
| Internal RC Oscillator<br>Operation                                     | ✔2                    | ✔2                    | ~                     | ~         | ~        |
| Active Halt wake up by<br>external interrupt                            | x                     | X                     | ~                     | 1         | ~        |
| Negative Injection<br>current immunity on<br>Analogic pins <sup>1</sup> | x                     | x                     | v                     | ~         | ~        |
| Over frequency on<br>OSC pad                                            | $\mathbf{X}^4$        | $\mathbf{X}^4$        | <b>X</b> <sup>4</sup> | ~         | ~        |
| CSS functionality                                                       | X                     | X                     | X                     | Х         | ~        |
| Vih(min) / Vil(max)<br>0.7xVdd / 0.3xVdd<br>on reset pin                | <b>X</b> <sup>5</sup> | <b>X</b> <sup>5</sup> | ~                     | ~         | V        |
| ICC mode entry with<br>39 pulses                                        | ~                     | ✓                     | <b>X</b> <sup>6</sup> | ~         | ~        |

For more details, refer to the KNOWN LIMITATIONS chapter at the end of each datasheet

**Note 1:** refer to ELECTICAL CHARACTERISTICS chapter of the datasheet

Note 2: no limitation if LVD is enabled.

**Note 3:** Negative injection current on any of the analog input pins significantly reduces the accuracy of ADC.

**Note 4:** When OSC1 or OSC2 is unconnected, main oscillator may overrun above the maximum frequency guaranteed. The product may then operates in unsafe / undefined state.

Note 5: Vih(min) and Vil(max) on reset pin is 0.85xVdd and 0.16xVdd respectively.

Note 6: ICC 39-pulse is not available for 8/16k Flash devices only



# 8 Revision History

| Date        | Revision | Changes         |
|-------------|----------|-----------------|
| 04-Oct-2005 | 1        | Initial release |

12/13



"THE PRESENT NOTE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS WITH INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME. AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT, INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE CONTENT OF SUCH A NOTE AND/OR THE USE MADE BY CUSTOMERS OF THE INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS."

Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners

© 2005 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

