# 18 GHz Microwave PLL Synthesizer # **Preliminary Technical Data** **ADF41020** #### **FEATURES** 18 GHz maximum RF input frequency Integrated SiGe prescaler Software compatible with the popular ADF4106/ADF4107/ ADF4108 family of PLLs 2.85 V to 3.15 V PLL power supply Programmable dual-modulus prescaler 8/9, 16/17, 32/33, 64/65 Programmable charge pump currents 3-wire serial interface Analog and digital lock detect ## **APPLICATIONS** Microwave point-to-point/multipoint radios Wireless infrastructure VSAT radios Test equipment Instrumentation Hardware and software power-down mode #### **GENERAL DESCRIPTION** The ADF41020 frequency synthesizer can be used to implement local oscillators as high as 18 GHz in the up conversion and down conversion sections of wireless receivers and transmitters. It consists of a low noise, digital phase frequency detector (PFD), a precision charge pump, a programmable reference divider, and high frequency programmable feedback dividers (A, B, and P). A complete phase-locked loop (PLL) can be implemented if the synthesizer is used with an external loop filter and voltage controlled oscillator (VCO). The synthesizer can be used to drive external microwave VCOs via an active loop filter. It's very high bandwidth means a frequency doubler stage can be eliminated, simplifying system architecture and reducing cost. The ADF41020 is software-compatible with the existing ADF4106/ADF4107/ADF4108 family of devices from Analog Devices, Inc. Their pinouts match very closely with the exception of the ADF41020's single-ended RF input pin, meaning only a minor layout change is required when updating current designs. #### **FUNCTIONAL BLOCK DIAGRAM** Figure 1. # **ADF41020** # **Preliminary Technical Data** # **TABLE OF CONTENTS** | reatures | . 1 | |---------------------------------------------|-----| | Applications | . 1 | | General Description | . 1 | | Functional Block Diagram | . 1 | | Revision History | . 2 | | Specifications | . 3 | | Timing Characteristics | . 4 | | Absolute Maximum Ratings | . 5 | | ESD Caution | . 5 | | Pin Configuration and Function Descriptions | . 6 | | Typical Performance Characteristics | . 7 | | Theory of Operation | . 8 | | Reference Input Section | . 8 | | RF Input Stage | 8 | |-------------------------------|----------------------------| | A Counter and B Counter | | | R Counter | 9 | | Phase Frequency Detector (PFD | ) and Charge Pump9 | | MUXOUT and Lock Detect | S | | Input Shift Register | | | The Function Latch | 13 | | Applications Information | 15 | | Interfacing | 15 | | PCB Design Guidelines | 15 | | Outline Dimensions | 16 | | Ordaring Guida Fr | rror! Rookmark not defined | ## **REVISION HISTORY** ## **SPECIFICATIONS** $DV_{DD} = AV_{DD} = V_P = 3.0 \ V \pm 5\%, GND = 0 \ V, R_{SET} = 5.1 \ k\Omega, dBm \ referred \ to \ 50 \ \Omega, T_A = T_{MAX} \ to \ T_{MIN}, unless \ otherwise \ noted.$ Table 1. | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |-----------------------------------------------------|------------------------|-----|---------|-------|--------------------------------------------------------------------| | RF CHARACTERISTICS | | | | | See Figure 1 for input circuit | | RF Input Frequency (RF <sub>IN</sub> ) | 4.0 | | 18.0 | GHz | | | RF Input Sensitivity | -10 | | +10 | dBm | | | Maximum Allowable Prescaler | | | 330 | MHz | | | Output Frequency <sup>1</sup> | | | | | | | REF <sub>IN</sub> CHARACTERISTICS | | | | | | | REF <sub>IN</sub> Input Frequency | 10 | | 350 | MHz | For f < 10 MHz, ensure slew rate > 50 V/µs | | REF <sub>IN</sub> Input Sensitivity | 0.8 | | $DV_DD$ | V p-p | Biased at DV <sub>DD</sub> /2 when input is ac-coupled | | REF <sub>IN</sub> Input Capacitance | | | 10 | рF | | | REF <sub>IN</sub> Input Current | | | ±100 | μΑ | | | PHASE DETECTOR | | | | | | | Phase Detector Frequency <sup>2</sup> | | | 100 | MHz | | | CHARGE PUMP | | | | | Programmable, see Figure 17 | | I <sub>CP</sub> Sink/Source | | | | | | | High Value | | 5.0 | | mA | With $R_{SET} = 5.1 \text{ k}\Omega$ | | Low Value | | 625 | | μΑ | | | Absolute Accuracy | | 3 | | % | With $R_{SET} = 5.1 \text{ k}\Omega$ | | R <sub>SET</sub> Range | 5.1 | 5.1 | 11 | kΩ | See Figure 17 | | I <sub>CP</sub> Three-State Leakage | | 1 | 2 | nA | T <sub>A</sub> = 25°C | | Sink and Source Current Matching | | 2 | | % | $0.5 \text{ V} \le V_{CP} \le V_P - 0.5 \text{ V}$ | | I <sub>CP</sub> vs. V <sub>CP</sub> | | 1.5 | | % | $0.5 \text{ V} \le \text{V}_{CP} \le \text{V}_{P} - 0.5 \text{ V}$ | | I <sub>CP</sub> vs. Temperature | | 2 | | % | $V_{CP} = V_P/2$ | | LOGIC INPUTS | | | | | | | V <sub>IH</sub> , Input High Voltage | 1.4 | | | ٧ | The SPI interface is 1.8 V and 3 V logic compatible | | V <sub>IL</sub> , Input Low Voltage | | | 0.6 | ٧ | | | I <sub>INH</sub> , I <sub>INL</sub> , Input Current | | | ±1 | μΑ | | | C <sub>IN</sub> , Input Capacitance | | | 10 | pF | | | LOGIC OUTPUTS | | | | | | | V <sub>OH</sub> , Output High Voltage | 1.4 | | | V | Open-drain output chosen, 1 k $\Omega$ pull-up resistor to 1.8 V | | V <sub>он</sub> , Output High Voltage | DV <sub>DD</sub> - 0.4 | | | V | CMOS output chosen | | I <sub>он</sub> , Output High Current | | | 500 | μΑ | · | | V <sub>OL</sub> , Output Low Voltage | | | 0.4 | v | | | I <sub>OL</sub> , Output Low Current | | | 500 | μΑ | | | POWER SUPPLIES | | | | | | | $AV_DD$ | 2.85 | | 3.15 | ٧ | | | $DV_{DD}$ | 2.85 | | 3.15 | ٧ | | | $V_P$ | 2.85 | | 3.15 | V | | | $I_{DD}^3$ | | 30 | TBD | mA | | | $I_P{}^3$ | | 9 | TBD | mA | T <sub>A</sub> = 25°C | | Power-Down Mode | | 2 | | μΑ | | | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |--------------------------------------|-----|------|-----|--------|-----------------------------------------------------------------------| | NOISE CHARACTERISTICS | | | | | | | Normalized Phase Noise Floor⁴ | | -221 | | dBc/Hz | PLL Loop BW = 500 kHz | | Normalized 1/f Noise <sup>5</sup> | | -118 | | dBc/Hz | Normalized to 10 kHz offset at 1 GHz | | Phase Noise Performance <sup>6</sup> | | | | | @ VCO output | | 5.7 GHz | | -90 | | dBc/Hz | @ 1 kHz offset and 2.5 MHz PFD frequency with 20 kHz Loop Bandwidth | | 12.5 GHz <sup>7</sup> | | -81 | | dBc/Hz | @ 3 kHz offset and 2.5 MHz PFD frequency with 20 kHz Loop Bandwidth | | 17.64 GHz | | -96 | | dBc/Hz | @ 100 kHz offset and 90 MHz PFD frequency with 700 kHz Loop Bandwidth | | Spurious Signals | | | | | | | 5.7 GHz | | –TBD | | dBc | @ 2.5 MHz/5 MHz and 2.5 MHz PFD frequency | | 12.5 GHz <sup>7</sup> | | –TBD | | dBc | @ 2.5 MHz/5 MHz and 2.5 MHz PFD frequency | | 17.64 GHz | | -TBD | | dBc | @ 90 MHz/180 MHz and 90 MHz PFD frequency | <sup>&</sup>lt;sup>1</sup> This is the maximum operating frequency of the CMOS counters. The prescaler value should be chosen to ensure that the RF input is divided down to a frequency that is less than this value. #### **TIMING CHARACTERISTICS** $AV_{DD} = DV_{DD} = V_P = 3.0 \text{ V}$ , GND = 0 V, $R_{SET} = 5.1 \text{ k}\Omega$ , dBm referred to $50 \Omega$ , $T_A = T_{MAX}$ to $T_{MIN}$ , unless otherwise noted. Table 2. | Parameter | Limit | Unit | Test Conditions/Comments | | |-----------------------|-------|--------|--------------------------|--| | t <sub>1</sub> | 10 | ns min | DATA to CLOCK setup time | | | $t_2$ | 10 | ns min | DATA to CLOCK hold time | | | t <sub>3</sub> | 25 | ns min | CLOCK high duration | | | $t_4$ | 25 | ns min | CLOCK low duration | | | <b>t</b> <sub>5</sub> | 10 | ns min | CLOCK to LE setup time | | | $t_6$ | 20 | ns min | LE pulse width | | <sup>&</sup>lt;sup>2</sup> Guaranteed by design. Sample tested to ensure compliance. $<sup>^{3}</sup>$ T<sub>A</sub> = 25°C; AV<sub>DD</sub> = DV<sub>DD</sub> = V<sub>P</sub> = 3.0 V; P = 16; f<sub>REFIN</sub> = 100 MHz; F<sub>PFD</sub> = 100 MHz; RF<sub>IN</sub> = 12.8 GHz. <sup>&</sup>lt;sup>4</sup>The synthesizer phase noise floor is estimated by measuring the in-band phase noise at the output of the VCO and subtracting 20 log N (where N is the N divider value) and 10 log FpfD. PNsynth = PNtot – 10 log FpfD – 20 log N. <sup>&</sup>lt;sup>5</sup> The PLL phase noise is composed of 1/f (flicker) noise plus the normalized PLL noise floor. The formula for calculating the 1/f noise contribution at an RF frequency, first, and at a frequency offset, f, is given by PN = PN<sub>1\_f</sub> + 10 log(10 kHz/f) + 20 log(first/1 GHz). Both the normalized phase noise floor and flicker noise are modeled in ADIsimPLL. <sup>&</sup>lt;sup>6</sup> The phase noise is measured with a Rohde & Schwarz FSUP spectrum analyzer. The reference is provided by a Rohde & Schwarz SMA100A. <sup>&</sup>lt;sup>7</sup> The phase noise is measured with the EVAL-ADF41020EB1Z-U2 evaluation board and the Rohde & Schwarz FSUP spectrum analyzer. ## **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C, unless otherwise noted. #### Table 3. | Table 3. | | |---------------------------------------------------------------------------|---------------------------------------------------| | Parameter | Rating | | AV <sub>DD</sub> to GND | -0.3 V to +3.6 V | | $AV_{DD}$ to $DV_{DD}$ | -0.3 V to +0.3 V | | V <sub>P</sub> to GND | -0.3 V to +3.6 V | | $V_P$ to $AV_{DD}$ | -0.3 V to +0.3 V | | Digital I/O Voltage, REF <sub>IN</sub> to GND | $-0.3 \text{ V to DV}_{DD} + 0.3 \text{ V}$ | | Analog I/O Voltage to GND | $-0.3 \text{V} \text{ to V}_{P} + 0.3 \text{V}$ | | REF <sub>IN</sub> , RF <sub>IN</sub> to GND | $-0.3 \text{ V to AV}_{DD} + 0.3 \text{ V}$ | | Operating Temperature Range | | | Industrial | -40°C to +85°C | | Storage Temperature Range | −65°C to +125°C | | Maximum Junction Temperature | 150°C | | LFCSP θ <sub>JA</sub> Thermal Impedance <sup>1</sup><br>(Paddle Soldered) | 62.82°C/W | | Reflow Soldering | | | Peak Temperature | 260°C | | Time at Peak Temperature | 40 sec | | Transistor Count | | | CMOS | 6610 | | Bipolar | 358 | | | | Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. This device is a high performance RF integrated circuit with an ESD rating of <2 kV, and it is ESD sensitive. Proper precautions should be taken for handling and assembly. #### **ESD CAUTION** **ESD** (**electrostatic discharge**) **sensitive device.** Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. $<sup>^{\</sup>rm 1}$ 2 signal planes (i.e. on top and bottom surfaces of the board), 2 buried planes and 4 vias ## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 3. Pin Configuration **Table 4. Pin Function Descriptions** | Pin No. | Mnemonic | Description | |-------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 2, 3, 5, 9, 10 | GND | Ground Pins. | | 4 | RF <sub>IN</sub> | Input to the RF Prescaler. This input is ac-coupled internally. | | 6, 7 | AV <sub>DD</sub> | Analog Power Supply. This may range from 2.85 V to 3.15 V. Decoupling capacitors to the ground plane should be placed as close as possible to this pin. Pin 6 is the supply for the fixed divide-by-4 prescaler. | | 8 | REF <sub>IN</sub> | Reference Input. This is a CMOS input with a nominal threshold of DV <sub>DD</sub> /2 and a dc equivalent input resistance of 100 k $\Omega$ . See Figure 9. This input can be driven from a TTL or CMOS crystal oscillator or it can be ac-coupled. | | 11 | CE | Chip Enable. A logic low on this pin powers down the device and puts the charge pump output into three-state mode. Taking the pin high powers up the device, depending on the status of the power-down bit, PD1. | | 12 | CLK | Serial Clock Input. This serial clock is used to clock in the serial data to the registers. The data is latched into the 24-bit shift register on the CLK rising edge. This input is a high impedance CMOS input. | | 13 | DATA | Serial Data Input. The serial data is loaded MSB first with the two LSBs being the control bits. This input is a high impedance CMOS input. | | 14 | LE | Load Enable, CMOS Input. When LE goes high, the data stored in the shift registers is loaded into one of the four latches with the latch being selected using the control bits. | | 15 | MUXOUT | This multiplexer output allows either the lock detect, the scaled RF, or the scaled reference frequency to be accessed externally. | | 16, 17 | DV <sub>DD</sub> | Digital Power Supply. This may range from 2.85 V to 3.15 V. Decoupling capacitors to the ground plane should be placed as close as possible to this pin. DV <sub>DD</sub> must be the same value as AV <sub>DD</sub> . | | 18 | $V_P$ | Charge Pump Power Supply. | | 19 | R <sub>SET</sub> | Connecting a resistor between this pin and GND sets the maximum charge pump output current. The nominal voltage potential at the $R_{\text{SET}}$ pin is 0.66 V. The relationship between $I_{\text{CP}}$ and $R_{\text{SET}}$ is | | | | $I_{CPMAX} = \frac{25.5}{R_{SET}}$ | | | | So, with $R_{SET} = 5.1 \text{ k}\Omega$ , $I_{CP \text{ MAX}} = 5.0 \text{ mA}$ . | | 20 | СР | Charge Pump Output. When enabled, this provides $\pm I_{CP}$ to the external loop filter, which in turn drives the external VCO. | | | EP | Exposed Pad. The exposed paddle must be connected to GND. | ## TYPICAL PERFORMANCE CHARACTERISTICS Figure 4. RF Input Sensitivity Figure 5. Charge Pump Output Characteristics Figure 6. Closed Loop Phase Noise, RF = 15.5 GHz, PFD = 25 MHz, Loop Bandwidth = 20 kHz Figure 7. REF<sub>IN</sub> Sensitivity | | JNIT: GHz<br>MTYPE: S<br>FORMAT: MA | KEYWORD: R | | | | |------|-------------------------------------|--------------|------|------------|-------------| | FREQ | MAGS11 | ANGS11 | FREQ | MAGS11 | ANGS11 | | 4.0 | 0.20099200 | -133.9429000 | 10.2 | 0.05542031 | 130.0581000 | | 4.2 | 0.19669930 | -134.7069000 | 10.4 | 0.05306026 | 126.9556000 | | 4.4 | 0.19140480 | -135.0024000 | 10.6 | 0.05123230 | 115.8988000 | | 4.6 | 0.18317790 | -135.1249000 | 10.8 | 0.04471957 | 102.0333000 | | 4.8 | 0.17232760 | -135.0415000 | 11.0 | 0.03846882 | 86.3895600 | | 5.0 | 0.16071930 | -135.1840000 | 11.4 | 0.03402513 | 51.1515300 | | 5.2 | 0.14943970 | -136.0447000 | 11.8 | 0.04456061 | 21.0829700 | | 5.4 | 0.13791310 | -137.7694000 | 12.2 | 0.05158395 | 16.8124600 | | 5.6 | 0.12839340 | -140.5623000 | 12.6 | 0.06039219 | 16.5178200 | | 5.8 | 0.12090700 | -144.7454000 | 13.0 | 0.05580344 | 31.4631600 | | 6.0 | 0.11516160 | -149.8260000 | 13.4 | 0.08402054 | 36.3540700 | | 6.2 | 0.11252430 | -155.1801000 | 13.8 | 0.10374910 | 18.8428500 | | 6.4 | 0.11213720 | -160.0477000 | 14.2 | 0.11639920 | 0.2817307 | | 6.6 | 0.11236920 | -164.5794000 | 14.6 | 0.13647950 | -15.4473000 | | 6.8 | 0.11323590 | -168.1217000 | 15.0 | 0.16700580 | -22.3273100 | | 7.0 | 0.11401910 | -170.9163000 | 15.2 | 0.18309070 | -24.3333900 | | 7.2 | 0.11361600 | -173.2882000 | 15.4 | 0.19458010 | -25.3870800 | | 7.4 | 0.11225360 | -175.2539000 | 15.6 | 0.20377790 | -25.0101800 | | 7.6 | 0.10909150 | -176.9327000 | 15.8 | 0.21170140 | -24.2554800 | | 7.8 | 0.10484100 | -179.0774000 | 16.0 | 0.21883690 | -23.4312200 | | 8.0 | 0.09871251 | 178.5525000 | 16.2 | 0.22280700 | -23.5596400 | | 8.2 | 0.09258573 | 175.9697000 | 16.4 | 0.22498210 | -24.411100 | | 8.4 | 0.08667851 | 172.5878000 | 16.6 | 0.22589250 | -26.5202700 | | 8.6 | 0.08075383 | 168.3692000 | 16.8 | 0.22572100 | -30.3773300 | | 8.8 | 0.07542522 | 163.5676000 | 17.0 | 0.22596830 | -36.2808700 | | 9.0 | 0.07048169 | 159.0954000 | 17.2 | 0.23197900 | -42.8398200 | | 9.2 | 0.06751262 | 154.6976000 | 17.4 | 0.24339450 | -50.7222200 | | 9.4 | 0.06561201 | 149.2087000 | 17.6 | 0.26023130 | -57.5844600 | | 9.6 | 0.06308079 | 142.2284000 | 17.8 | 0.28636130 | -63.0764200 | | 9.8 | 0.05995205 | 137.8226000 | 18.0 | 0.31905490 | -67.5389600 | | 10.0 | 0.05666475 | 134.1730000 | | | | Figure 8. S-Parameters # THEORY OF OPERATION REFERENCE INPUT SECTION The reference input stage is shown in Figure 9. SW1 and SW2 are normally closed switches. SW3 is a normally open switch. When power-down is initiated, SW3 is closed and SW1 and SW2 are opened. This ensures that there is no loading of the $REF_{IN}$ pin on power-down. **RF INPUT STAGE** The RF input stage is shown in Figure 10. It is followed by a buffer which generates the differential CML levels needed for the prescaler. Figure 10. RF Input Stage #### **PRESCALAR** The ADF41020 uses a two prescaler approach to achieve operation up to 18 GHz. The first prescaler, is a fixed divide-by-4 block. The second prescaler which takes its input from the divide-by-4 output is implemented as a dual-modulus prescaler (P/P + 1) which allows finer frequency resolution vs. a fixed prescaler. Along with the A counter and B counter, this enables the large division ratio, N, to be realized (N = 4(BP + A)). The dual-modulus prescaler, operating at CML levels, takes the clock from the fixed prescaler stage and divides it down to a manageable frequency for the CMOS A counter and B counters. The second prescaler is programmable. It can be set in software to 8/9, 16/17, 32/33, or 64/65. It is based on a synchronous 4/5 core. There is a minimum divide ratio possible for fully contiguous output frequencies. This minimum is given by $4(P^2 - P)$ . #### A COUNTER AND B COUNTER The A counter and B counter combine with the two prescalers to allow a wide ranging division ratio in the PLL feedback counter. The counters are specified to work when the prescaler output is 350 MHz or less. #### **Pulse Swallow Function** Because of the fixed divide-by-4 block, the generated output frequencies are spaced by four times the reference frequency divided by R. The equation for VCO frequency is $$f_{VCO} = [(P \times B) + A] \times \frac{4 \times f_{REFIN}}{R}$$ where: $f_{VCO}$ is the output frequency of the external voltage controlled oscillator (VCO). *P* is the preset modulus of the dual-modulus prescaler (such as, 8/9, 16/17). *B* is the preset divide ratio of the binary 13-bit counter (2 to 8191). *A* is the preset divide ratio of the binary 6-bit swallow counter (0 to 63). $f_{REFIN}$ is the external reference frequency oscillator. Figure 11. Prescalers, A and B Counters that Make Up the N-Divide Value #### **R COUNTER** The 14-bit R counter allows the input reference frequency to be divided down to produce the reference clock to the phase frequency detector (PFD). Division ratios from 1 to 16,383 are allowed. # PHASE FREQUENCY DETECTOR (PFD) AND CHARGE PUMP The PFD takes inputs from the R counter and N counter and produces an output proportional to the phase and frequency difference between them. Figure 13 is a simplified schematic. The PFD includes a fixed delay element that controls the width of the antibacklash pulse. This pulse ensures that there is no dead zone in the PFD transfer function and minimizes phase noise and reference spurs. The charge pump converts the PFD output to current pulses, which are integrated by the PLL loop filter. #### **MUXOUT AND LOCK DETECT** The output multiplexer on the ADF41020 allows the user to access various internal points on the chip. The state of MUXOUT is controlled by M3, M2, and M1 in the function latch. Figure 17 shows the full truth table. Figure 12 shows the MUXOUT section in block diagram form. #### **Lock Detect** MUXOUT can be programmed for two types of lock detect: digital lock detect and analog lock detect. Digital lock detect is active high. Digital lock detect is set high when the phase error on five consecutive phase detector cycles is less than 15 ns. It stays set high until a phase error of greater than 25 ns is detected on any subsequent PD cycle. The N-channel, open-drain, analog lock detect should be operated with an external pull-up resistor of 10 $k\Omega$ nominal. When lock is detected, this output is high with narrow, low-going pulses. Figure 12. MUXOUT Circuit #### **INPUT SHIFT REGISTER** The ADF41020 digital section includes a 24-bit input shift register, a 14-bit R counter, and a 19-bit N counter, comprising a 6-bit A counter and a 13-bit B counter. Data is clocked into the 24-bit shift register on each rising edge of CLK. The data is clocked in MSB first. Data is transferred from the shift register to one of three latches on the rising edge of LE. The destination latch is determined by the state of the two control bits (C2, C1) in the shift register. These are the two LSBs, DB1 and DB0, as shown in the timing diagram of **Figure 2**. The truth table for these bits is shown in **Table 5**. Table 5 shows a summary of how the latches are programmed. The SPI is both 1.8 V and 3 V compatible. Table 5. C1, C2 Truth Table | Con | trol Bits | | |-----|-----------|--------------------------------------| | C2 | C1 | Data Latch | | 0 | 0 | R counter | | 0 | 1 | N counter (A and B) | | 1 | 0 | Function latch (including prescaler) | | | V | | Figure 13. PFD Simplified Schematic #### REFERENCE COUNTER LATCH | LOSS OF<br>LOCK | RESERVED 14-BIT REFERENCE COUNTER | | | | | | | | | | | CONTROL<br>BITS | | | | | | | | | | |-----------------|-----------------------------------|------|------|------|------|------|------|------------------------------------------------|---------------------------------------------------------------|--|--|-----------------|--|--|--|--|--|--------|--------|-----|-----| | DB23 | DB22 | DB21 | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | DB15 DB14 DB13 DB12 DB11 DB10 DB9 DB8 DB7 DB6 DB5 DB4 DB3 DB2 | | | | | | | | | | | DB1 | DB0 | | LOL | 0 | 0 | 1 | 0 | 0 | 0 | 1 | R14 R13 R12 R11 R10 R9 R8 R7 R6 R5 R4 R3 R2 R1 | | | | | | | | | | C2 (0) | C1 (0) | | | #### N COUNTER LATCH | RESE | RVED | CP GAIN | | 13-BIT B COUNTER | | | | | | | | | | 6-BIT A COUNTER | | | | | | | TROL<br>TS | | | |------|------|---------|------|------------------|------|------|------|------|------|------|------|------|------|-----------------|-----|-----|-----|-----|-----|-----|------------|--------|--------| | DB23 | DB22 | DB21 | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | 0 | 0 | G1 | B13 | B12 | B11 | B10 | В9 | В8 | В7 | В6 | В5 | В4 | В3 | B2 | B1 | A6 | A5 | A4 | А3 | A2 | A1 | C2 (0) | C1 (1) | #### **FUNCTION LATCH** | F | | CALER<br>LUE | POWER-<br>DOWN 2 | | URREN<br>SETTIN<br>2 | | | URREN<br>SETTIN | | Т | | OUNTE | ER | FAST LOCK<br>MODE | FAST LOCK<br>ENABLE | CP THREE-<br>STATE | PD<br>POLARITY | | /UXOU<br>ONTRO | | POWER-<br>DOWN 1 | COUNTER | | TROL<br>ITS | |---|------|--------------|------------------|------|----------------------|------|------|-----------------|------|------|------|-------|------|-------------------|---------------------|--------------------|----------------|-----|----------------|-----|------------------|---------|--------|-------------| | | DB23 | DB22 | DB21 | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | Г | P2 | P1 | PD2 | CPI6 | CPI5 | CPI4 | СРІЗ | CPI2 | CPI1 | TC4 | тсз | TC2 | TC1 | F5 | F4 | F3 | F2 | М3 | M2 | M1 | PD1 | F1 | C2 (1) | C1 (0) | Figure 14. Latch Summary Figure 15. Reference Counter Latch Map Figure 16. N (A, B) Counter Latch Map Figure 17. Function Latch Map #### THE FUNCTION LATCH With C2 and C1 set to 1 and 0, respectively, the on-chip function latch is programmed. Figure 17 shows the input data format for programming the function latch. #### **Counter Reset** DB2 (F1) is the counter reset bit. When this is 1, the R counter and the N (A, B) counter are reset. For normal operation, this bit should be 0. When powering up, disable the F1 bit (set to 0). The N counter will then resume counting in close alignment with the R counter. (The maximum error is one prescaler cycle). #### Power-Down Bit DB3 (PD1) provides a software power-down mode to reduce the overall current drawn by the device. It is enabled by the CE pin. When the CE pin is low, the device is immediately disabled regardless of the state of PD1. In the programmed software power-down, the device powers down immediately after latching 1 into the PD1 bit. PD2 is a reserved bit and should be cleared to 0. When a power-down is activated, the following events occur: - All active dc current paths in the main synthesizer section are removed. However, the RF divide-by-4 prescaler remains active. - The R, N, and timeout counters are forced to their load state conditions. - The charge pump is forced into three-state mode. - The digital clock detect circuitry is reset. - The RF<sub>IN</sub> input is debiased. - The reference input buffer circuitry is disabled. - The input register remains active and capable of loading and latching data. #### **MUXOUT Control** The on-chip multiplexer is controlled by M3, M2, and M1 on the ADF41020. Figure 17 shows the truth table. ## Fast Lock Enable Bit DB9 of the function latch is the fast lock enable bit. When this bit is 1, fast lock is enabled. #### **Fast Lock Mode Bit** DB10 of the function latch is the fast lock mode bit. When fast lock is enabled, this bit determines which fast lock mode is used. If the fast lock mode bit is 0, then Fast Lock Mode 1 is selected; and if the fast lock mode bit is 1, then Fast Lock Mode 2 is selected. #### Fast Lock Mode 1 The charge pump current is switched to the contents of Current Setting 2. The device enters fast lock when 1 is written to the CP gain bit in the N (A, B) counter latch. The device exits fast lock when 0 is written to the CP gain bit in the N (A, B) counter latch. #### Fast Lock Mode 2 The charge pump current is switched to the contents of Current Setting 2. The device enters fast lock when 1 is written to the CP gain bit in the N (A, B) counter latch. The device exits fast lock under the control of the timer counter. After the timeout period, which is determined by the value in TC4 to TC1, the CP gain bit in the N (A, B) counter latch is automatically reset to 0, and the device reverts to normal mode instead of fast lock. See Figure 17 for the timeout periods. #### **Timer Counter Control** The user has the option of programming two charge pump currents. The intent is that Current Setting 1 is used when the RF output is stable and the system is in a static state. Current Setting 2 is used when the system is dynamic and in a state of change (that is, when a new output frequency is programmed). The normal sequence of events follows. The user initially decides what the preferred charge pump currents are going to be. For example, the choice may be 0.85 mA as Current Setting 1 and 1.7 mA as the Current Setting 2. Simultaneously, the decision must be made as to how long the secondary current stays active before reverting to the primary current. This is controlled by the timer counter control bits, DB14 to DB11 (TC4 to TC1), in the function latch. The truth table is given in Figure 17. To program a new output frequency, simply program the N (A, B) counter latch with new values for A and B. Simultaneously, the CP gain bit can be set to 1, which sets the charge pump with the value in CPI6 to CPI4 for a period of time determined by TC4 to TC1. When this time is up, the charge pump current reverts to the value set by CPI3 to CPI1. At the same time, the CP gain bit in the N (A, B) counter latch is reset to 0 and is now ready for the next time the user wishes to change the frequency. Note that there is an enable feature on the timer counter. It is enabled when Fast Lock Mode 2 is chosen by setting the fast lock mode bit (DB10) in the function latch to 1. #### **Charge Pump Currents** CPI3, CPI2, and CPI1 program Current Setting 1 for the charge pump. CPI6, CPI5, and CPI4 program Current Setting 2 for the charge pump. The truth table is given in Figure 17. #### **Prescaler Value** P2 and P1 in the function latch set the programmable P prescaler value. The P value should be chosen so that the prescaler output frequency is always less than or equal to 350 MHz. ## **Preliminary Technical Data** ## **PD Polarity** This bit sets the phase detector polarity bit. See Figure 17. #### **CP Three-State** This bit controls the CP output pin. With the bit set high, the CP output is put into three-state. With the bit set low, the CP output is enabled. #### **Device Programming After Initial Power-Up** After initial power up of the device, there are three methods for programming the device: function latch, CE pin, and counter reset. #### **Function Latch Method** - Apply V<sub>DD</sub>. - Program the function latch load (10 in two LSBs of the control word), making sure that the F1 bit is programmed to a 0 - Do an R load (00 in two LSBs). - Do an N (A, B) load (01 in two LSBs). #### **CE Pin Method** - Apply V<sub>DD</sub>. - Bring CE low to put the device into power-down. This is an asychronous power-down in that it happens immediately. - Program the function latch (10). - Program the R counter latch (00). - Program the N (A, B) counter latch (01). - Bring CE high to take the device out of power-down. The R and N (A, B) counters now resume counting in close alignment. Note that after CE goes high, a 1 $\mu$ s duration may be required for the prescaler band gap voltage and oscillator input buffer bias to reach steady state. CE can be used to power the device up and down to check for channel activity. The input register does not need to be reprogrammed each time the device is disabled and enabled as long as it is programmed at least once after $V_{\rm DD}$ is initially applied. #### **Counter Reset Method** - Apply V<sub>DD</sub>. - Do a function latch load (10 in two LSBs). As part of this, load 1 to the F1 bit. This enables the counter reset. - Do an R counter load (00 in two LSBs). - Do an N (A, B) counter load (01 in two LSBs). - Do a function latch load (10 in two LSBs). As part of this, load 0 to the F1 bit. This disables the counter reset. This sequence provides offers direct control over the internal counter reset. ## **APPLICATIONS INFORMATION** #### **INTERFACING** The ADF41020 has a simple 1.8 V and 3 V SPI-compatible serial interface for writing to the device. CLK, DATA, and LE control the data transfer. When LE goes high, the 24 bits clocked into the input register on each rising edge of CLK are transferred to the appropriate latch. See Figure 2 for the timing diagram and Table 5 for the latch truth table. The maximum allowable serial clock rate is 20 MHz. #### ADuC7020 Interface Figure 18 shows the interface between the ADF41020 and the ADuC7019 to ADuC7023 family of analog microcontrollers. The ADuC70xx family is based on an AMR7 core, although the same interface can be used with any 8051-based microcontroller. The microcontroller is set up for SPI master mode with CPHA = 0. To initiate the operation, the I/O port driving LE is brought low. Each latch of the ADF41020 needs a 24-bit word. This is accomplished by writing three 8-bit bytes from the microcontroller to the device. When the third byte is written, the LE input should be brought high to complete the transfer. On first applying power to the ADF41020, it needs three writes (one each to the function latch, R counter latch, and N counter latch) for the output to become active. I/O port lines on the microcontroller are also used to control power-down (CE input) and to detect lock (MUXOUT configured as lock detect and polled by the port input). When operating in the mode described, the maximum SPI transfer rate of the ADuC7023 is 20 Mbps. This means that the maximum rate at which the output frequency can be changed is 833 kHz. If using a faster SPI clock just make sure the SPI timing requirements listed in Table 1 are adhered to. Blackfin BF527 Interface Figure 19 shows the interface between the ADF41020 and the Blackfin ADSP-BF527 digital signal processor (DSP). The ADF41020 needs a 24-bit serial word for each latch write. The easiest way to accomplish this using the Blackfin family is to use the autobuffered transmit mode of operation with alternate framing. This provides a means for transmitting an entire block of serial data before an interrupt is generated. Set up the word length for 8 bits and use three memory locations for each 24-bit word. To program each 24-bit latch, store the three 8-bit bytes, enable the autobuffered mode, and write to the transmit register of the DSP. This last operation initiates the autobuffer transfer. As in the microcontroller case just make sure the clock speeds are within the maximum limits outlined in Table 1. Figure 19. ADSP-BF527-to-ADF41020 Interface ## **PCB DESIGN GUIDELINES** The lands on the LFCSP (CP-20) are rectangular. The printed circuit board (PCB) pad for these should be 0.1 mm longer than the package land length and 0.05 mm wider than the package land width. The land should be centered on the pad. This ensures that the solder joint size is maximized. The bottom of the LFCSP has a central thermal pad. The thermal pad on the PCB should be at least as large as this exposed pad. On the PCB, there should be a clearance of at least 0.25 mm between the thermal pad and the inner edges of the pad pattern. This ensures that shorting is avoided. Thermal vias may be used on the PCB thermal pad to improve thermal performance of the package. If vias are used, they should be incorporated in the thermal pad at 1.2 mm pitch grid. The via diameter should be between 0.3 mm and 0.33 mm, and the via barrel should be plated with 1 oz copper to plug the via. The user should connect the PCB thermal pad to GND. ## **OUTLINE DIMENSIONS** COMPLIANT TO JEDEC STANDARDS MO-220-WGGD-1. Figure 20. 20-Lead Lead Frame Chip Scale Package [LFCSP\_WQ] 4 mm × 4 mm Body, Very Very Thin Quad (CP-20-6) Dimensions shown in millimeters