SLLS362D – SEPTEMBER 1999 – REVISED MAY 2001

- Four ('391), Eight ('389) or Sixteen ('387) Line Drivers Meet or Exceed the Requirements of ANSI EIA/TIA-644 Standard
- Designed for Signaling Rates<sup>†</sup> up to 630 Mbps With Very Low Radiation (EMI)
- Low-Voltage Differential Signaling With Typical Output Voltage of 350 mV and a 100-Ω Load
- Propagation Delay Times Less Than 2.9 ns
- Output Skew Is Less Than 150 ps
- Part-to-Part Skew Is Less Than 1.5 ns
- 35-mW Total Power Dissipation in Each Driver Operating at 200 MHz
- Driver Is High Impedance When Disabled or With V<sub>CC</sub> < 1.5 V</li>
- SN65' Version Bus-Pin ESD Protection Exceeds 15 kV
- Packaged in Thin Shrink Small-Outline Package With 20-mil Terminal Pitch
- Low-Voltage TTL (LVTTL) Logic Inputs Are 5-V Tolerant

### description

This family of four, eight, and sixteen differential line drivers implements the electrical characteristics of low-voltage differential signaling (LVDS). This signaling technique lowers the output voltage levels of 5-V differential standard levels (such as EIA/TIA-422B) to reduce the power, increase the switching speeds, and allow operation with a 3.3-V supply rail. Any of the sixteen current-mode drivers will deliver a minimum differential output voltage magnitude of 247 mV into a 100- $\Omega$  load when enabled.

| <sup>?</sup> LVDS3<br>DBT PACF<br>(TOP VIE                                                                                                                                                                                                 | AGE                                                                                                                                                                                                                                                     | 'LVDS387<br>DGG PACKAGE<br>(TOP VIEW)                                                                                                                                                                                   |                                                                                                                                                                                              |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| GND [ 1 <sup>O</sup> 3<br>V <sub>CC</sub> [ 2 3<br>GND [ 3 3<br>ENA [ 4 3<br>A1A [ 5 3<br>A2A [ 6 3<br>A3A [ 7 3<br>A4A [ 8 3<br>GND [ 9 3<br>V <sub>CC</sub> [ 10 2<br>GND [ 11 2<br>B1A [ 12 2<br>B3A [ 14 2<br>B3A [ 15 2<br>ENB [ 16 2 | A1Y<br>A1Z<br>A27<br>A27<br>A27<br>A27<br>A27<br>A33<br>A37<br>A37<br>A37<br>A37<br>A37<br>A37<br>A47<br>A47<br>A47<br>A47<br>A47<br>A47<br>A47<br>B17<br>B17<br>B17<br>B17<br>B17<br>B27<br>B27<br>B27<br>B27<br>B27<br>B27<br>B27<br>B27<br>B27<br>B2 | GND [ 1<br>V <sub>CC</sub> [ 2<br>V <sub>CC</sub> [ 3<br>GND [ 4<br>ENA [ 5<br>A1A [ 6<br>A2A [ 7<br>A3A [ 8<br>A4A [ 9<br>ENB [ 10<br>B1A [ 11<br>B2A [ 12<br>B3A [ 13<br>B4A [ 14<br>GND [ 15<br>V <sub>CC</sub> [ 16 | 64 ] A1Y<br>63 ] A1Z<br>62 ] A2Y<br>61 ] A2Z<br>60 ] A3Y<br>59 ] A3Z<br>58 ] A4Y<br>57 ] A4Z<br>56 ] B1Y<br>55 ] B1Z<br>54 ] B2Y<br>53 ] B2Z<br>52 ] B3Y<br>51 ] B3Z<br>50 ] B4Y<br>49 ] B4Z |  |  |
| V <sub>CC</sub> 18 2                                                                                                                                                                                                                       | 22    B3Z<br>21    B4Y<br>20    B4Z                                                                                                                                                                                                                     | V <sub>CC</sub> [ 17<br>GND [ 18<br>C1A [ 19<br>C2A [ 20                                                                                                                                                                | 48 C1Y<br>47 C1Z<br>46 C2Y<br>45 C2Z                                                                                                                                                         |  |  |
| LVDS3<br>D OR PW PA<br>(TOP VIE                                                                                                                                                                                                            | CKAGE                                                                                                                                                                                                                                                   | C3A [ 21<br>C4A [ 22<br>ENC [ 23<br>D1A [ 24                                                                                                                                                                            | 44 C3Y<br>43 C3Z<br>42 C4Y<br>41 C4Z                                                                                                                                                         |  |  |
| EN1,2 [ 1<br>1A [ 2<br>2A [ 3<br>V <sub>CC</sub> [ 4<br>GND [ 5<br>3A [ 6<br>4A [ 7<br>EN3,4 [ 8                                                                                                                                           | 16 ] 1Y<br>15 ] 1Z<br>14 ] 2Y<br>13 ] 2Z<br>12 ] 3Y<br>11 ] 3Z<br>10 ] 4Y<br>9 ] 4Z                                                                                                                                                                     | D2A 25<br>D3A 26<br>D4A 27<br>END 28<br>GND 29<br>V <sub>CC</sub> 30<br>V <sub>CC</sub> 31<br>GND 32                                                                                                                    | 40 D1Y<br>39 D1Z<br>38 D2Y<br>37 D2Z<br>36 D3Y<br>35 D3Z<br>34 D4Y<br>33 D4Z                                                                                                                 |  |  |

The intended application of this device and signaling technique is for point-to-point and multidrop baseband data transmission over controlled impedance media of approximately 100  $\Omega$ . The transmission media can be printed-circuit board traces, backplanes, or cables. The large number of drivers integrated into the same substrate, along with the low pulse skew of balanced signaling, allows extremely precise timing alignment of clock and data for synchronous parallel data transfers. When used with the companion 16- or 8-channel receivers, the SN65LVDS386 or SN65LVDS388, over 300 million data transfers per second in single-edge clocked systems are possible with very little power. (Note: The ultimate rate and distance of data transfer is dependent upon the attenuation characteristics of the media, the noise coupling to the environment, and other system characteristics.)



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

<sup>†</sup> Signaling rate, 1/t, where t is the minimum unit interval and is expressed in the units bits/s (bits per second)

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2001, Texas Instruments Incorporated

### description (continued)

When disabled, the driver outputs are high impedance. Each driver input (A) and enable (EN) have an internal pulldown that will drive the input to a low level when open circuited.

The SN65LVDS387, SN65LVDS389, and SN65LVDS391 are characterized for operation from -40°C to 85°C. The SN75LVDS387, SN75LVDS389, and SN75LVDS391 are characterized for operation from 0°C to 70°C.

#### logic diagram (positive logic)





(1/4 of 'LVDS387 or 1/2 of 'LVDS389 shown)

| ('LVDS391 s | howr |
|-------------|------|
|-------------|------|

| AVAILABLE OPTIONS        |                      |                   |                |  |  |  |  |
|--------------------------|----------------------|-------------------|----------------|--|--|--|--|
| PART NUMBER <sup>†</sup> | TEMPERATURE<br>RANGE | NO. OF<br>DRIVERS | BUS-PIN<br>ESD |  |  |  |  |
| SN65LVDS387DGG           | –40°C to 85°C        | 16                | 15 kV          |  |  |  |  |
| SN75LVDS387DGG           | 0°C to 70°C          | 16                | 4 kV           |  |  |  |  |
| SN65LVDS389DBT           | –40°C to 85°C        | 8                 | 15 kV          |  |  |  |  |
| SN75LVDS389DBT           | 0°C to 70°C          | 8                 | 4 kV           |  |  |  |  |
| SN65LVDS391D             | –40°C to 85°C        | 4                 | 15 kV          |  |  |  |  |
| SN75LVDS391D             | 0°C to 70°C          | 4                 | 4 kV           |  |  |  |  |
| SN65LVDS391PW            | –40°C to 85°C        | 4                 | 15 kV          |  |  |  |  |
| SN75LVDS391PW            | 0°C to 70°C          | 4                 | 4 kV           |  |  |  |  |

### AVAILABLE OPTIONS

<sup>†</sup> This package is available taped and reeled. To order this packaging option, add an R suffix to the part number (e.g., SN65LVDS387DGGR).

#### **DRIVER FUNCTION TABLE**

| INPUT | ENABLE | OUTPUTS |   |  |
|-------|--------|---------|---|--|
| Α     | EN     | Y       | Z |  |
| Н     | Н      | Н       | L |  |
| L     | Н      | L       | н |  |
| х     | L      | Z       | Z |  |
| OPEN  | Н      | L       | Н |  |

H = high-level, L = low-level, X = irrelevant,

Z = high-impedance (off)



SLLS362D - SEPTEMBER 1999 - REVISED MAY 2001

### equivalent input and output schematic diagrams



## absolute maximum ratings over operating free-air temperature (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub>                      | –0.5 V to 4 V                  |
|------------------------------------------------------------|--------------------------------|
| Input voltage range: Inputs                                | –0.5 V to 6 V                  |
| Y or Z                                                     | –0.5 V to 4 V                  |
| Electrostatic discharge: SN65' (Y, Z, and GND)             | Class 3, A:15 kV, B: 500 V     |
| SN75' (Y, Z, and GND)                                      | Class 3, A:4 kV, B: 400 V      |
| Continuous power dissipation                               | (see Dissipation Rating Table) |
| Storage temperature range                                  | –65°C to 150°C                 |
| Lead temperature 1,6 mm (1/16 in) from case for 10 seconds |                                |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values, except differential I/O bus voltages, are with respect to network ground terminal.

2. Tested in accordance with MIL-STD-883C Method 3015.7.

#### **DISSIPATION RATING TABLE**

| PACKAGE | T <sub>A</sub> ≤ 25°C | DERATING FACTOR <sup>‡</sup><br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|-----------------------|-------------------------------------------------------------|---------------------------------------|---------------------------------------|
| D       | 950 mW                | 7.6 mW/°C                                                   | 608 mW                                | 494 mW                                |
| DBT     | 1071 mW               | 8.5 mW/°C                                                   | 688 mW                                | 556 mW                                |
| DGG     | 2094 mW               | 16.7 mW/°C                                                  | 1342 mW                               | 1089 mW                               |
| PW      | 774 mW                | 6.2 mW/°C                                                   | 496 mW                                | 402 mW                                |

<sup>‡</sup>This is the inverse of the junction-to-ambient thermal resistance when board-mounted (low-k) and with no air flow.

### recommended operating conditions

|                                                |       | MIN | NOM | MAX | UNIT |
|------------------------------------------------|-------|-----|-----|-----|------|
| Supply voltage, V <sub>CC</sub>                |       |     | 3.3 | 3.6 | V    |
| High-level input voltage, VIH                  |       | 2   |     |     | V    |
| Low-level input voltage, VIL                   |       |     |     | 0.8 | V    |
| Operating free-air temperature, T <sub>A</sub> | SN75' | 0   |     | 70  | °C   |
|                                                | SN65' | -40 |     | 85  | °C   |



SLLS362D - SEPTEMBER 1999 - REVISED MAY 2001

## electrical characteristics over recommended operating conditions (unless otherwise noted)

| PARAMETER           |                                                                         | TEST CC                                  | TEST CONDITIONS                                       |     |       | MAX | UNIT |
|---------------------|-------------------------------------------------------------------------|------------------------------------------|-------------------------------------------------------|-----|-------|-----|------|
| Vod                 | Differential output voltage magnitude                                   | $R_{I} = 100 \Omega_{I}$                 |                                                       | 247 | 340   | 454 |      |
| $\Delta  V_{OD} $   | Change in differential output voltage<br>magnitude between logic states | See Figure 1 and Fig                     | -50                                                   |     | 50    | mV  |      |
| V <sub>OC(SS)</sub> | Steady-state common-mode output voltage                                 |                                          | 1.125                                                 |     | 1.375 | V   |      |
| ∆VOC(SS)            | Change in steady-state common-mode output voltage between logic states  | See Figure 3                             |                                                       | -50 |       | 50  | mV   |
| V <sub>OC(PP)</sub> | Peak-to-peak common-mode output voltage                                 | 1                                        |                                                       |     | 50    | 150 | mV   |
|                     |                                                                         | 'LVDS387                                 | Enabled.                                              |     | 85    | 95  |      |
| ICC S               | Supply current                                                          | 'LVDS389                                 | $R_L = 100 \Omega$ ,                                  |     | 50    | 70  | mA   |
|                     |                                                                         | 'LVDS391                                 | V <sub>IN</sub> = 0.8 V or 2 V                        |     | 20    | 26  |      |
|                     |                                                                         | 'LVDS387                                 |                                                       |     | 0.5   | 1.5 |      |
|                     |                                                                         | 'LVDS389                                 | Disabled,<br>V <sub>IN</sub> = 0 V or V <sub>CC</sub> |     | 0.5   | 1.5 |      |
|                     |                                                                         | 'LVDS391                                 |                                                       |     | 0.5   | 1.3 |      |
| Iн                  | High-level input current                                                | V <sub>IH</sub> = 2 V                    |                                                       |     | 3     | 20  | μA   |
| Ι <sub>ΙL</sub>     | Low-level input current                                                 | V <sub>IL</sub> = 0.8 V                  |                                                       |     | 2     | 10  | μA   |
|                     |                                                                         | $V_{OY}$ or $V_{OZ} = 0 V$               |                                                       |     |       | ±24 | mA   |
| los                 | Short-circuit output current                                            | V <sub>OD</sub> = 0 V                    |                                                       |     |       | ±12 | mA   |
| IOZ                 | High-impedance output current                                           | V <sub>O</sub> = 0 V or V <sub>CC</sub>  |                                                       |     |       | ±1  | μA   |
| lO(OFF)             | Power-off output current                                                | V <sub>CC</sub> = 1.5 V,                 | V <sub>O</sub> = 2.4 V                                |     |       | ±1  | μA   |
| CIN                 | Input capacitance                                                       | V <sub>I</sub> = 0.4 sin (4E6πt) + 0.5 V |                                                       |     | 5     |     | pF   |
| с <sub>о</sub>      | Output capacitance                                                      | $V_I = 0.4 \sin (4E6\pi t) + Disabled$   |                                                       | 9.4 |       | pF  |      |

<sup>†</sup> All typical values are at 25°C and with a 3.3-V supply.

### switching characteristics over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                                   | TEST CONDITIONS                                    | MIN | түр† | MAX | UNIT |
|---------------------|-------------------------------------------------------------|----------------------------------------------------|-----|------|-----|------|
| <sup>t</sup> PLH    | Propagation delay time, low-to-high-level output            |                                                    | 0.9 | 1.7  | 2.9 | ns   |
| <sup>t</sup> PHL    | Propagation delay time, high-to-low-level output            |                                                    | 0.9 | 1.6  | 2.9 | ns   |
| t <sub>r</sub>      | Differential output signal rise time                        | R <sub>L</sub> = 100 Ω,<br>C <sub>L</sub> = 10 pF, |     | 0.8  | 1   | ns   |
| t <sub>f</sub>      | Differential output signal fall time                        |                                                    |     | 0.8  | 1   | ns   |
| <sup>t</sup> sk(p)  | Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub>  )         | See Figure 4                                       |     | 150  | 500 | ps   |
| <sup>t</sup> sk(o)  | Output skew‡                                                |                                                    |     | 80   | 150 | ps   |
| <sup>t</sup> sk(pp) | Part-to-part skew§                                          |                                                    |     |      | 1.5 | ns   |
| <sup>t</sup> PZH    | Propagation delay time, high-impedance-to-high-level output |                                                    |     | 6.4  | 15  | ns   |
| <sup>t</sup> PZL    | Propagation delay time, high-impedance-to-low-level output  |                                                    |     | 5.9  | 15  | ns   |
| <sup>t</sup> PHZ    | Propagation delay time, high-level-to-high-impedance output | See Figure 5                                       |     | 3.5  | 15  | ns   |
| <sup>t</sup> PLZ    | Propagation delay time, low-level-to-high-impedance output  |                                                    |     | 4.5  | 15  | ns   |

<sup>†</sup> All typical values are at 25°C and with a 3.3-V supply.

‡ t<sub>sk(0)</sub> is the magnitude of the time difference between the t<sub>PLH</sub> or t<sub>PHL</sub> of all drivers of a single device with all of their inputs connected together. § tsk(pp) is the magnitude of the difference in propagation delay times between any specified terminals of any two devices characterized in this data sheet when both devices operate with the same supply voltage, at the same temperature, and have the same test circuits.



SLLS362D - SEPTEMBER 1999 - REVISED MAY 2001

### PARAMETER MEASUREMENT INFORMATION



Figure 1. Voltage and Current Definitions



Figure 2. VOD Test Circuit



NOTE: All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$  ns, pulse repetition rate (PRR) = 0.5 Mpps, pulse width = 500 ± 10 ns. C1 includes instrumentation and fixture capacitance within 0,06 m of the D.U.T. The measurement of VOC(PP) is made on test equipment with a -3 dB bandwidth of at least 300 MHz.

Figure 3. Test Circuit and Definitions for the Driver Common-Mode Output Voltage



NOTE: All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$  ns, pulse repetition rate (PRR) = 50 Mpps, pulse width =  $10 \pm 0.2$  ns. C<sub>1</sub> includes instrumentation and fixture capacitance within 0,06 m of the D.U.T.

#### Figure 4. Test Circuit, Timing, and Voltage Definitions for the Differential Output Signal



SLLS362D - SEPTEMBER 1999 - REVISED MAY 2001



## PARAMETER MEASUREMENT INFORMATION

NOTE: All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$  ns, pulse repetition rate (PRR) = 0.5 Mpps, pulse width = 500  $\pm$  10 ns. CL includes instrumentation and fixture capacitance within 0,06 m of the D.U.T.

Figure 5. Enable and Disable Time Circuit and Definitions





#### TYPICAL CHARACTERISTICS







### SN65LVDS387, SN75LVDS387, SN65LVDS389 SN75LVDS389, SN65LVDS391, SN75LVDS391 HIGH-SPEED DIFFERENTIAL LINE DRIVERS SLLS362D – SEPTEMBER 1999 – REVISED MAY 2001

TYPICAL CHARACTERISTICS





## **TYPICAL CHARACTERISTICS**





Figure 13



SLLS362D – SEPTEMBER 1999 – REVISED MAY 2001



## **APPLICATION INFORMATION**

Figure 14. Typical Application Schematic

## **Signaling Rate vs Distance**

The ultimate data transfer rate over a given cable or trace length involves many variables. Starting with the capabilities of this LVDS driver to reproduce a data pulse as short as 1.6 ns (a 630 Mbps signaling rate) with less than 500 ps of pulse distortion, any degradation of this pulse by the transmission media will necessarily reduce the timing margin at the receiving end of the data link.

The timing uncertainty induced by the transmission media is commonly referred to as jitter and comes from numerous sources. The characteristics of a particular transmission media can be quantified by using an eyepattern measurement such as shown in Figure 12, which shows about 340 ps of jitter or 20% of the data pulse width.



SLLS362D - SEPTEMBER 1999 - REVISED MAY 2001



### **APPLICATION INFORMATION**

Figure 15. Typical LVDS Eyepattern

A generally accepted range of jitter at the receiver inputs that allows data recovery is 5% to 20% of the unit interval (data pulse width). Table 1 shows the signaling rate achieved on various cables and lengths at a 5% eyepattern jitter with a typical LVDS driver.

| Table 1. Signaling Rates for Various Cables for 5% Eyepatter | n Jitter |
|--------------------------------------------------------------|----------|
|--------------------------------------------------------------|----------|

| LENGTH |     | CABLE <sup>†</sup> |             |             |             |             |  |  |  |  |
|--------|-----|--------------------|-------------|-------------|-------------|-------------|--|--|--|--|
| (m)    |     |                    | C<br>(Mbps) | D<br>(Mbps) | E<br>(Mbps) | F<br>(Mbps) |  |  |  |  |
| 1      | 240 | 200                | 240         | 270         | 180         | 230         |  |  |  |  |
| 5      | 205 | 210                | 230         | 250         | 215         | 230         |  |  |  |  |
| 10     | 180 | 150                | 195         | 200         | 145         | 180         |  |  |  |  |

<sup>†</sup>Cable A: CAT 3, specified up to 16 MHz, no shield, outside conductor diameter (Ø) 0.52 mm

Cable B: CAT 5, specified up to 100 MHz, no shield, Ø 0.52 mm

Cable C: CAT 5, specified up to 100 MHz, taped over all shield,  $\varnothing$  0.52 mm

Cable D: CAT 5 (exceeding CAT 5), specified up to 300 MHz, braided over all shield plus taped individual shield for any pair, Ø 0.64 mm (AWG22)

Cable E: CAT 5 (exceeding CAT 5), specified up to 350 MHz,  $\varnothing$  0.64 mm (AWG22), no shield

Cable F: CAT 5 (exceeding CAT 5), specified up to 350 MHz, "self-shielded", Ø 0.64 mm (AWG22)

During synchronous parallel transfers, skew between the data and clock lines will also reduce the timing margin. This must be accounted for in the system timing budget. Fortunately, the low output skew of this LVDS driver will generally be a small portion of this budget.

## other LVDS products

For other products and applications notes in the LVDS and LVDM product families visit our Web site at http://www.ti.com/sc/datatran.



SLLS362D - SEPTEMBER 1999 - REVISED MAY 2001

**MECHANICAL DATA** 

### D (R-PDSO-G\*\*)

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-012



SLLS362D - SEPTEMBER 1999 - REVISED MAY 2001

### **MECHANICAL DATA**

#### PLASTIC SMALL-OUTLINE PACKAGE

DBT (R-PDSO-G\*\*) **30 PINS SHOWN** 



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion.

D. Falls within JEDEC MO-153



# SN65LVDS387, SN75LVDS387, SN65LVDS389 SN75LVDS389, SN65LVDS391, SN75LVDS391 HIGH-SPEED DIFFERENTIAL LINE DRIVERS SLLS362D - SEPTEMBER 1999 - REVISED MAY 2001

**MECHANICAL DATA** 

#### DGG (R-PDSO-G\*\*)

#### PLASTIC SMALL-OUTLINE PACKAGE

#### **48 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153



SLLS362D - SEPTEMBER 1999 - REVISED MAY 2001

### **MECHANICAL DATA**

#### PLASTIC SMALL-OUTLINE PACKAGE

PW (R-PDSO-G\*\*) **14 PINS SHOWN** 



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153



14-Mar-2005

## **PACKAGING INFORMATION**

JMENTS

www ti com

| Orderable Device  | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup>    | Lead/Ball Finish | n MSL Peak Temp <sup>(3)</sup>            |
|-------------------|-----------------------|-----------------|--------------------|------|----------------|----------------------------|------------------|-------------------------------------------|
| SN65LVDS387DGG    | ACTIVE                | TSSOP           | DGG                | 64   | 25             | None                       | CU NIPDAU        | Level-1-220C-UNLIM                        |
| SN65LVDS387DGGR   | ACTIVE                | TSSOP           | DGG                | 64   | 2000           | None                       | CU NIPDAU        | Level-1-220C-UNLIM                        |
| SN65LVDS389DBT    | ACTIVE                | SM8             | DBT                | 38   | 50             | None                       | CU NIPDAU        | Level-2-220C-1 YEAR                       |
| SN65LVDS389DBTG4  | PREVIEW               | SM8             | DBT                | 38   | 50             | None                       | Call TI          | Call TI                                   |
| SN65LVDS389DBTR   | ACTIVE                | SM8             | DBT                | 38   | 2000           | None                       | CU NIPDAU        | Level-2-220C-1 YEAR                       |
| SN65LVDS389DBTRG4 | PREVIEW               | SM8             | DBT                | 38   | 2000           | None                       | Call TI          | Call TI                                   |
| SN65LVDS391D      | ACTIVE                | SOIC            | D                  | 16   | 40             | Pb-Free<br>(RoHS)          | CU NIPDAU        | Level-2-260C-1YEAR/<br>Level-1-220C-UNLIM |
| SN65LVDS391DR     | ACTIVE                | SOIC            | D                  | 16   | 2500           | Pb-Free<br>(RoHS)          | CU NIPDAU        | Level-2-260C-1YEAR/<br>Level-1-220C-UNLIM |
| SN65LVDS391PW     | ACTIVE                | TSSOP           | PW                 | 16   | 90             | None                       | CU NIPDAU        | Level-1-220C-UNLIM                        |
| SN65LVDS391PWR    | ACTIVE                | TSSOP           | PW                 | 16   | 2000           | None                       | CU NIPDAU        | Level-1-220C-UNLIM                        |
| SN75LVDS387DGG    | ACTIVE                | TSSOP           | DGG                | 64   | 25             | None                       | CU NIPDAU        | Level-1-220C-UNLIM                        |
| SN75LVDS387DGGR   | ACTIVE                | TSSOP           | DGG                | 64   | 2000           | None                       | CU NIPDAU        | Level-1-220C-UNLIM                        |
| SN75LVDS389DBT    | ACTIVE                | SM8             | DBT                | 38   | 50             | None                       | CU NIPDAU        | Level-2-220C-1 YEAR                       |
| SN75LVDS389DBTG4  | ACTIVE                | SM8             | DBT                | 38   | 50             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR                       |
| SN75LVDS389DBTR   | ACTIVE                | SM8             | DBT                | 38   | 2000           | None                       | CU NIPDAU        | Level-2-220C-1 YEAR                       |
| SN75LVDS389DBTRG4 | ACTIVE                | SM8             | DBT                | 38   | 2000           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR                       |
| SN75LVDS391D      | ACTIVE                | SOIC            | D                  | 16   | 40             | Pb-Free<br>(RoHS)          | CU NIPDAU        | Level-2-260C-1YEAR/<br>Level-1-220C-UNLIM |
| SN75LVDS391DR     | ACTIVE                | SOIC            | D                  | 16   | 2500           | Pb-Free<br>(RoHS)          | CU NIPDAU        | Level-2-260C-1YEAR/<br>Level-1-220C-UNLIM |
| SN75LVDS391PW     | ACTIVE                | TSSOP           | PW                 | 16   | 90             | None                       | CU NIPDAU        | Level-1-220C-UNLIM                        |
| SN75LVDS391PWR    | ACTIVE                | TSSOP           | PW                 | 16   | 2000           | None                       | CU NIPDAU        | Level-1-220C-UNLIM                        |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - May not be currently available - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

None: Not yet available Lead (Pb-Free).

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean "Pb-Free" and in addition, uses package materials that do not contain halogens, including bromine (Br) or antimony (Sb) above 0.1% of total product weight.

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDECindustry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take

# PACKAGE OPTION ADDENDUM



reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address:

Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated

Copyright © Each Manufacturing Company.

All Datasheets cannot be modified without permission.

This datasheet has been download from :

www.AllDataSheet.com

100% Free DataSheet Search Site.

Free Download.

No Register.

Fast Search System.

www.AllDataSheet.com