## SN54ALS09, SN74ALS09 QUADRUPLE 2-INPUT POSITIVE-AND GATES WITH OPEN-COLLECTOR OUTPUTS

SDAS084B - APRIL 1982 - REVISED DECEMBER 1994

 Package Options Include Plastic Small-Outline (D) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) 300-mil DIPs

### description

These devices contain four independent 2-input positive-AND gates. They perform the Boolean functions Y = A • B or Y =  $\overline{A}$  +  $\overline{B}$  in positive logic. The open-collector outputs require pullup resistors to perform correctly. These outputs may be connected to other open-collector outputs to implement active-low wired-OR or active-high wired-AND functions. Open-collector devices are often used to generate higher V<sub>OH</sub> levels.

The SN54ALS09 is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74ALS09 is characterized for operation from 0°C to 70°C.

FUNCTION TABLE (each gate)

| INP | UTS | OUTPUT |  |  |  |
|-----|-----|--------|--|--|--|
| Α   | В   | Y      |  |  |  |
| Н   | Н   | Н      |  |  |  |
| L   | Χ   | L      |  |  |  |
| Х   | L   | L      |  |  |  |

#### SN54ALS09 . . . J PACKAGE SN74ALS09 . . . D OR N PACKAGE (TOP VIEW)



## SN54ALS09 . . . FK PACKAGE (TOP VIEW)



NC - No internal connection

## logic symbol†

| 4.4            | 1  | &   |            | 3  |    |
|----------------|----|-----|------------|----|----|
| 1A             | 2  | OX. | $\Diamond$ | 3  | 1Y |
| 1B<br>2A       | 4  |     |            | 6  |    |
| 2R             | 5  |     |            |    | 2Y |
| 2B<br>3A       | 9  |     |            | 8  |    |
| 3R             | 10 |     |            | 0  | 3Y |
| 44             | 12 |     |            | 44 |    |
| 3B<br>4A<br>4B | 13 |     |            | 11 | 4Y |
| 4D             |    |     |            |    |    |

<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

Pin numbers shown are for the D, J, and N packages.

## logic diagram (positive logic)



## SN54ALS09, SN74ALS09 QUADRUPLE 2-INPUT POSITIVE-AND GATES WITH OPEN-COLLECTOR OUTPUTS

SDAS084B - APRIL 1982 - REVISED DECEMBER 1994

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage, V <sub>CC</sub>                     | <br>7 V            |
|-----------------------------------------------------|--------------------|
| Input voltage, V <sub>I</sub>                       | <br>7 V            |
| Off-state output voltage                            | <br>7 V            |
| Operating free-air temperature range, TA: SN54ALS09 | <br>-55°C to 125°C |
| SN74ALS09                                           | <br>0°C to 70°C    |
| Storage temperature range                           | <br>-65°C to 150°C |

## recommended operating conditions

|                 |                                | SN54ALS09 |     | SN74ALS09 |     |     | UNIT |      |
|-----------------|--------------------------------|-----------|-----|-----------|-----|-----|------|------|
|                 |                                | MIN       | NOM | MAX       | MIN | NOM | MAX  | UNIT |
| Vcc             | Supply voltage                 | 4.5       | 5   | 5.5       | 4.5 | 5   | 5.5  | V    |
| V <sub>IH</sub> | High-level input voltage       | 2         |     |           | 2   |     |      | V    |
| $V_{IL}$        | Low-level input voltage        |           |     | 0.7       |     |     | 0.8  | V    |
| Vон             | High-level output voltage      |           |     | 5.5       |     |     | 5.5  | V    |
| lOL             | Low-level output current       |           |     | 4         |     |     | 8    | mA   |
| TA              | Operating free-air temperature | -55       |     | 125       | 0   |     | 70   | °C   |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       | TEST CONDITIONS           |                         | SN54ALS09 |       | SN74   | UNIT                       |                 |
|-----------------|---------------------------|-------------------------|-----------|-------|--------|----------------------------|-----------------|
| PARAMETER       |                           |                         | MIN TYP   | MAX   | MIN TY | 'P <sup>‡</sup> M <i>A</i> | X               |
| VIK             | V <sub>CC</sub> = 4.5 V,  | I <sub>I</sub> = -18 mA |           | -1.5  |        | -1                         | .5 V            |
| VoL             | I VCC = 4.5 V             | I <sub>OL</sub> = 4 mA  | 0.2       | 0.4   | C      | .25 0                      | .4 V            |
| VOL             |                           | $I_{OL} = 8 \text{ mA}$ |           |       | C      | .35 0                      | .5 <sup>v</sup> |
| lį              | V <sub>CC</sub> = 5.5 V,  | $V_I = 7 V$             |           | 0.1   |        | 0                          | .1 mA           |
| lН              | V <sub>CC</sub> = 5.5 V,  | V <sub>I</sub> = 2.7 V  |           | 20    |        | 2                          | 20 μΑ           |
| I <sub>IL</sub> | V <sub>CC</sub> = 5.5 V,  | V <sub>I</sub> = 0.4 V  |           | -0.1  |        | -0                         | .1 mA           |
| IOH             | $V_{CC} = 4.5 \text{ V},$ | V <sub>OH</sub> = 5.5 V |           | 0.1   |        | 0                          | .1 mA           |
| Iссн            | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 4.5 V  | 1.3       | 5 2.4 | 1      | .35 2                      | .4 mA           |
| ICCL            | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 0      | 2.2       | 2 4   |        | 2.2                        | 4 mA            |

 $<sup>\</sup>ddagger$  All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.

## switching characteristics (see Figure 1)

| <u> </u>         |                 |                | _                                                                                    |      |       |      |      |
|------------------|-----------------|----------------|--------------------------------------------------------------------------------------|------|-------|------|------|
| PARAMETER        | FROM<br>(INPUT) | то<br>(оитрит) | $V_{CC}$ = 4.5 V to 5.5 V,<br>$C_L$ = 50 pF,<br>$R_L$ = 2 kΩ,<br>$T_A$ = MIN to MAX§ |      |       |      | UNIT |
|                  |                 |                | SN54A                                                                                | LS09 | SN74A | LS09 | 1    |
|                  |                 |                | MIN                                                                                  | MAX  | MIN   | MAX  |      |
| <sup>t</sup> PLH | A or B          | V              | 20                                                                                   | 69   | 23    | 54   | ns   |
| t <sub>PHL</sub> |                 | 1              | 5                                                                                    | 23   | 5     | 15   | 115  |

For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.



<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

SDAS084B - APRIL 1982 - REVISED DECEMBER 1994

#### PARAMETER MEASUREMENT INFORMATION SERIES 54ALS/74ALS AND 54AS/74AS DEVICES



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. When measuring propagation delay items of 3-state outputs, switch S1 is open.
- D. All input pulses have the following characteristics:  $PRR \le 1$  MHz,  $t_r = t_f = 2$  ns, duty cycle = 50%.
- E. The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuits and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated

# Copyright © Each Manufacturing Company.

All Datasheets cannot be modified without permission.

This datasheet has been download from:

www.AllDataSheet.com

100% Free DataSheet Search Site.

Free Download.

No Register.

Fast Search System.

www.AllDataSheet.com