SCAS682A - OCTOBER 2002

- Low Jitter Clock Multiplier by x4, x6, x8.
   Input Frequency Range (19 MHz to 125 MHz). Supports Output Frequency From 150 MHz to 500 MHz
- Low Jitter Clock Divider by /2, /3, /4. Input Frequency Range (50 MHz to 125 MHz).
   Supports Ranges of Output Frequency From 12.5 MHz to 62.5 MHz
- 2.6 mUI Programmable Bidirectional Delay Steps
- Typical 8.0-ps Phase Jitter (12 kHz to 20 MHz) @ 500 MHz
- Typical 2.1-ps RMS Period Jitter (Entire Frequency Band) @ 500 MHz
- One Single-Ended Input and One Differential Output Pair
- Output Can Drive LVPECL, LVDS, and LVTTL
- Three Power Operating Modes to Minimize Power
- Low Power Consumption (Typical 200 mW at 500 MHz)
- Packaged in a Shrink Small-Outline Package (DBQ)
- No External Components Required for PLL
- Spread Spectrum Clock Tracking Ability to Reduce EMI

- Applications: Video Graphics, Gaming Products, Datacom, Telecom
- Accepts LVCMOS, LVTTL Inputs for REFCLK Terminal
- Accepts Other Single-Ended Signal Levels at REFCLK Terminal by Programming Proper V<sub>DD</sub>REF Voltage Level (For Example, HSTL 1.5 if V<sub>DD</sub>REF = 1.6 V)
- Supports Industrial Temperature Range of -40°C to 85°C



NC - No internal connection

### description

The CDC5801 device provides clock multiplication and division from a single-ended reference clock (REFCLK) to a differential output pair (CLKOUT/CLKOUTB). The multiply and divide terminals (MULT/DIV0:1) provide selection for frequency multiplication and division ratios, generating CLKOUT/CLOUTKB frequencies ranging from 12.5 MHz to 500 MHz with a clock input reference (REFCLK) ranging from 19 MHz to 125 MHz. Please see Table 1 and Table 2 for detail frequency support.

The implemented phase aligner provides the possibility to phase align (zero delay) between CLKOUT/CLKOUTB and REFCLK or any other CLK in the system by feeding the clocks that need to be aligned to the DLYCTRL and the LEADLAG terminals.

The phase aligner also allows the user to delay or advance the CLKOUT/CLKOUTB with steps of 2.6 mUI (unit interval). For every rising edge on the DLYCTRL terminal the output clocks are delayed by 2.6-mUI step size as long as there is low on the LEADLAG terminal. Similarly for every rising edge on the DLYCTRL terminal the output clocks are advanced by 2.6-mUI step size as long as there is high on the LEADLAG terminal. As the phase between REFCLK and CLKOUT/CLKOUTB is random after power up, the application may implement a self calibration routine at power up to produce a certain phase start position, before programming a fixed delay with the clock on the DLYCTRL terminal.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SCAS682A - OCTOBER 2002

Depending on the selection of the mode terminals (P0:2), the device behaves as a multiplier (by 4, 6, or 8) with the phase aligner bypassed or as a multiplier or divider with programmable delay and phase aligner functionality. Through the select terminals (P0:2) user can also bypass the phase aligner and the PLL (test mode) and output the REFCLK directly on the CLKOUT/CLKOUTB terminals. Through P0:2 terminals the outputs could be in a high impedance state. This device has another unique capability to be able to function with a wide band of voltages on the REFCLK terminal by varying the voltage on the V<sub>DD</sub>REF terminal.

The CDC5801 device is characterized for operation over free-air temperatures of –40°C to 85°C.



## functional block diagram



### **FUNCTION TABLE**†

| MODE                                                               | P0 | P1 | P2 | CLKOUT/CLKOUTB                                                                                                                                              |
|--------------------------------------------------------------------|----|----|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Multiplication with programmable delay and phase alignment active‡ | 0  | 0  | 0  | REFCLK multiplied by ratio per Table 1 selected by MULT/DIV terminals. Outputs are delayed or advanced based on DLYCTRL and LEADLAG terminal configuration. |
| Division with programmable delay and phase alignment active ‡      | 0  | 0  | 1  | REFCLK divided by ratio per Table 2 selected by MULT/DIV terminals. Outputs are delayed or advanced based on DLYCTRL and LEADLAG terminal configuration.    |
| Multiplication only mode (phase aligner bypassed) §                | 1  | 0  | 0  | In this mode one can only multiply as per Table 1. Programmable delay capability and divider capability is deactivated. PLL is running.                     |
| Test mode                                                          | 1  | 1  | 0  | PLL and phase aligner both bypassed. REFCLK is directly channeled to output.                                                                                |
| Hi-Z mode                                                          | 0  | 1  | Х  | Hi-Z                                                                                                                                                        |

<sup>†</sup>X = don't care, Hi-Z = high impedance



<sup>‡</sup> Please see Table 4 and Table 5 for explanation for the programmability and phase alignment functions.

In this mode the DLYCTRL and LEADLAG terminals must be strapped high or low. Lowest possible jitter is achieved in this mode, but a delay of 200 ps to 2 ns expected typically from REFCLK to CLKOUT depending on the output frequency.

SCAS682A - OCTOBER 2002

### **Terminal Functions**

| TERMIN              | IAL    |     |                                                                                                                                                                                                                       |
|---------------------|--------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                | NO.    | 1/0 | DESCRIPTION                                                                                                                                                                                                           |
| CLKOUT              | 20     | 0   | Output clock                                                                                                                                                                                                          |
| CLKOUTB             | 18     | 0   | Output clock (complement)                                                                                                                                                                                             |
| DLYCTRL             | 7      | I   | Every rising edge on this terminal delays/advances the CLKOUT/CLKOUTB signal by 1/384th of the CLKOUT/CLKOUTB period. (e.g., for a 90 degree delay or advancement one needs to provide 96 rising edges). See Table 4. |
| GND                 | 5      |     | GND for V <sub>DD</sub> REF and V <sub>DD</sub> PD                                                                                                                                                                    |
| GNDO                | 17, 21 |     | GND for clock output terminals (CLKOUT, CLKOUTB)                                                                                                                                                                      |
| GNDP                | 4      |     | GND for PLL                                                                                                                                                                                                           |
| GNDPA               | 8      |     | GND for phase aligner                                                                                                                                                                                                 |
| LEADLAG             | 6      | ı   | Decides if the output clock is delayed or advanced with respect to REFCLK. See Table 4.                                                                                                                               |
| MULT0/DIV0          | 15     | ı   | PLL multiplier and divider select                                                                                                                                                                                     |
| MULT1/DIV1          | 14     | ı   | PLL multiplier and divider select                                                                                                                                                                                     |
| NC                  | 19     |     | Not used                                                                                                                                                                                                              |
| PWRDNB              | 12     | I   | Active low power down state, CLKOUT/CLKOUTB goes low                                                                                                                                                                  |
| P0                  | 24     | - 1 | Mode control, see Function Table                                                                                                                                                                                      |
| P1                  | 23     | I   | Mode control, see Function Table                                                                                                                                                                                      |
| P2                  | 13     | I   | Mode control, see Function Table                                                                                                                                                                                      |
| REFCLK              | 2      | I   | Reference input clock                                                                                                                                                                                                 |
| STOPB               | 11     | ı   | Active low output disabler, PLL and PA still running, CLKOUT and CLKOUTB goes to a dc value as per Table 3                                                                                                            |
| $V_{DD}PA$          | 9      | ı   | Supply voltage for phase aligner                                                                                                                                                                                      |
| $V_{DD}PD$          | 10     | I   | Reference voltage for the DLYCTRL, LEADLAG terminals and STOPB function                                                                                                                                               |
| V <sub>DD</sub> REF | 1      | I   | Reference voltage for REFCLK                                                                                                                                                                                          |
| $V_{DD}O$           | 16, 22 | I   | Supply voltage for the output terminals (CLKOUT, CLKOUTB)                                                                                                                                                             |
| $V_{DD}P$           | 3      | I   | Supply voltage for PLL                                                                                                                                                                                                |



### PLL divider/multiplier selection

Table 1 and Table 2 list the supported REFCLK and BUSCLK (CLKOUT/CLKOUTB) frequencies.

Table 1. Multiplication Ratios (P0:2 = 000 or 100)

| MULT0 | MULT1 | REFCLK<br>(MHZ) | MULTIPLICATION<br>RATIO | BUSCLK<br>(MHZ) |
|-------|-------|-----------------|-------------------------|-----------------|
| 0     | 0     | 38–125          | 4                       | 152–500         |
| 0     | 1     | 25-83.3         | 6                       | 150–500         |
| 1     | 1     | 19–62.5         | 8                       | 152-500         |

Table 2. Divider Ratio (P0:2 = 001)

| MULT0 | MULT1 | REFCLK<br>(MHZ) | DIVISION<br>RATIO | BUSCLK<br>(MHZ) |
|-------|-------|-----------------|-------------------|-----------------|
| 0     | 0     | 100–125         | 2                 | 50–62.5         |
| 1     | 0     | 75–93           | 3                 | 25–31           |
| 1     | 1     | 50–62           | 4                 | 12.5–15.5       |

**Table 3. Clock Output Driver States** 

| STATE     | PWRDNB | STOPB | CLKOUT                | CLKOUTB               |
|-----------|--------|-------|-----------------------|-----------------------|
| Powerdown | 0      | Х     | GND                   | GND                   |
| CLK stop  | 1      | 0     | VO, STOP              | VO, STOP              |
| Normal    | 1      | 1     | As per Function Table | As per Function Table |

**Table 4. Programmable Delay and Phase Alignment** 

| DLYCTRL           | LEADLAG | CLKOUT AND CLKOUTB                              |
|-------------------|---------|-------------------------------------------------|
| Each rising edge† | 1       | Will be advanced by one step size (see Table 5) |
| Each rising edge† | 0       | Will be delayed by one step size (see Table 5)  |

<sup>†</sup> For every 32<sup>nd</sup> edge, there are one or two edges the phase aligner does not update. Therefore, CLKOUT phase is not updated on every 32<sup>nd</sup> edge.

**Table 5. Clock Output Driver States** 

| FUNCTIONALITY       | STEP SIZE                                            |
|---------------------|------------------------------------------------------|
| Multiply by 4, 6, 8 | CLKOUT period/384 (for example, 6.5 ps @ 400 MHz)    |
| Divide by 2         | CLKOUT period/3072 (for example, 6.5 ps @ 50 MHz)    |
| Divide by 3         | CLKOUT period/6144 (for example, 6.5 ps @ 25 MHz)    |
| Divide by 4         | CLKOUT period/12288 (for example, 6.5 ps @ 12.5 MHz) |

NOTE: The frequency of the DLYCTRL terminal must always be equal or less than the frequency of the LEADLAG terminal.



SCAS682A - OCTOBER 2002

## absolute maximum ratings over operating free-air temperature (unless otherwise noted)†

| Supply voltage range, V <sub>DD</sub> (see Note 1)            | 0.5 V to 4 V                 |
|---------------------------------------------------------------|------------------------------|
| Output voltage range, V <sub>O</sub> , at any output terminal |                              |
| Input voltage range, V <sub>I</sub> , at any input terminal   |                              |
| Continuous total power dissipation                            | see Dissipation Rating Table |
| Operating free-air temperature range, T <sub>A</sub>          | –40°C to 85°C                |
| Storage temperature range, T <sub>stq</sub>                   |                              |
| Lead temperature 1.6 mm (1/16 inch) from case for 10 seconds  |                              |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **DISSIPATION RATING TABLE**

| PACKAGE | $T_{\mbox{\scriptsize A}} \le 25^{\circ}\mbox{\scriptsize C}$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C‡ | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|----------------------------------------------------------------------------|-------------------------------------------------|---------------------------------------|
| DBQ     | 1400 mW                                                                    | 11 mW/°C                                        | 740 mW                                |

<sup>&</sup>lt;sup>‡</sup> This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow.

### recommended operating conditions

|                                                                                            | MIN                    | NOM | MAX                    | UNIT |
|--------------------------------------------------------------------------------------------|------------------------|-----|------------------------|------|
| Supply voltage, V <sub>DD</sub> (V <sub>DD</sub> P, V <sub>DD</sub> PA, V <sub>DD</sub> O) | 3.0                    | 3.3 | 3.6                    | V    |
| High-level input voltage, V <sub>IH</sub> (CMOS)                                           | $0.7 \times V_{DD}$    |     |                        | V    |
| Low-level input voltage, V <sub>IL</sub> (CMOS)                                            |                        |     | $0.3 \times V_{DD}$    | V    |
| REFCLK low-level input voltage, V <sub>IL</sub>                                            |                        |     | $0.3 \times V_{DD}REF$ | V    |
| REFCLK high-level input voltage, VIH                                                       | $0.7 \times V_{DD}REF$ |     |                        | V    |
| Input signal low voltage, V <sub>IL</sub> (STOPB, DLYCTRL, LEADLAG)                        |                        |     | $0.3 \times V_{DD}PD$  | V    |
| Input signal high voltage, VIH (STOPB, DLYCTRL, LEADLAG)                                   | $0.7 \times V_{DD}PD$  |     |                        | V    |
| Input reference voltage for (REFCLK) (VDDREF)                                              | 1.235                  |     | $V_{DD}$               | V    |
| Input reference voltage for (DLYCTRL and LEADLAG) (VDDPD)                                  | 1.235                  |     | $V_{DD}$               | V    |
| High-level output current, IOH                                                             |                        |     | -16                    | mA   |
| Low-level output current, I <sub>OL</sub>                                                  |                        |     | 16                     | mA   |
| Operating free-air temperature, TA                                                         | -40                    |     | 85                     | °C   |

## timing requirements

|                                                                          | MIN | MAX  | UNIT |
|--------------------------------------------------------------------------|-----|------|------|
| Input frequency of modulation, f <sub>mod</sub> (if driven by SSC CLKIN) |     | 33   | kHz  |
| Modulation index (nonlinear maximum 0.5%)                                |     | 0.6% |      |
| Input slew rate, SR                                                      | 1   | 4    | V/ns |
| Input duty cycle on REFCLK                                               | 40% | 60%  |      |
| Input frequency on REFCLK                                                | 19  | 125  | MHz  |
| Allowable frequency on DLYCTRL                                           |     | 200  | MHz  |
| Allowable frequency on LEADLAG                                           |     | 400  | MHz  |
| Allowable duty cycle on DLYCTRL and LEADLAG                              | 25% | 75%  |      |



NOTE 1: All voltage values are with respect to the GND terminals.

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER                                           |                                     | TEST CON                                           | DITIONS <sup>†</sup>             | MIN                      | TYP <sup>‡</sup> | MAX                      | UNIT |
|----------------------|-----------------------------------------------------|-------------------------------------|----------------------------------------------------|----------------------------------|--------------------------|------------------|--------------------------|------|
| V <sub>O(STOP)</sub> | Output voltage durin mode                           | g CLK stop                          | See Figure 1                                       |                                  | 1.1                      |                  | 2                        | V    |
| V <sub>O</sub> X     | Output crossing-poir                                | it voltage                          | See Figure 1 and Figure 4                          |                                  | 0.5V <sub>DD</sub> O-0.2 |                  | 0.5V <sub>DD</sub> O+0.2 | V    |
| VO                   | Output voltage swing (VOH – VOL)                    |                                     | See Figure 1                                       |                                  | 1.7                      |                  | 2.9                      | V    |
| V <sub>IK</sub>      | Input clamp voltage                                 |                                     | $V_{DD} = 3.0 \text{ V},$                          | I <sub>I</sub> = -18 mA          |                          |                  | -1.2                     | V    |
|                      | LPak laval autovitual                               |                                     | See Figure 1, V <sub>DD</sub>                      | = 3 to 3.6 V                     | 2.0                      | 2.6              |                          | .,   |
| VOH                  | High-level output vol                               | tage                                | $V_{DD} = 3.0 \text{ V},$                          | $I_{OH} = -16 \text{ mA}$        | 2.2                      |                  |                          | V    |
| Vol                  | Low-level output voltage                            |                                     | See Figure 1, V <sub>DD</sub>                      | = 3 to 3.6 V                     |                          | 0.3              | 0.6                      | V    |
| V <sub>OL</sub>      | Low-level output voit                               | ay <del>e</del>                     | $V_{DD} = 3.0 V,$                                  | $I_{OH} = -16 \text{ mA}$        |                          |                  | 0.5                      | v    |
|                      | High-level output current                           |                                     | $V_{DD} = 3.135 \text{ V},$                        | V <sub>O</sub> = 1 V             | -32                      | -52              |                          | mA   |
| IOH                  |                                                     |                                     | $V_{DD} = 3.3 V,$                                  | $V_0 = 1.65 \text{ V}$           |                          | <b>–</b> 51      |                          |      |
|                      |                                                     |                                     | $V_{DD} = 3.465 \text{ V},$                        | $V_0 = 3.135 \text{ V}$          |                          | -14.5            | -21                      |      |
|                      | Low-level output current                            |                                     | $V_{DD} = 3.135 \text{ V},$                        | $V_0 = 1.95 \text{ V}$           | 43                       | 61.5             |                          |      |
| loL                  |                                                     |                                     | $V_{DD} = 3.3 \text{ V},$                          | $V_0 = 1.65 \text{ V}$           |                          | 65               |                          | mA   |
|                      |                                                     |                                     | $V_{DD} = 3.465 \text{ V},$                        | $V_0 = 0.4 V$                    |                          | 25.5             | 36                       |      |
| loz                  | High-impedance-state output current                 |                                     | P0 = 0, P1 = 1                                     |                                  |                          |                  | ±10                      | μΑ   |
| IOZ(STOP)            | High-impedance-state output current during CLK stop |                                     | Stop = $0$ , $V_O$ = GND or $V_{DD}$               |                                  |                          |                  | ±100                     | μΑ   |
| loz(PD)              | High-impedance-stacurrent in power-dov              |                                     | PWRDNB = $0$ ,<br>$V_O = GND \text{ or } V_{DD}$   |                                  | -10                      |                  | 100                      | μА   |
|                      |                                                     | REFCLK,<br>STOPB                    | V <sub>DD</sub> = 3.6 V,                           | V <sub>I</sub> = V <sub>DD</sub> |                          |                  | 10                       |      |
| ΙΗ                   | High-level input current                            | PWRDNB,<br>P0:2,<br>MULT/<br>DIV0:1 | V <sub>DD</sub> = 3.6 V,                           | V <sub>I</sub> = V <sub>DD</sub> |                          |                  | 10                       | μА   |
|                      |                                                     | REFCLK,<br>STOPB                    | V <sub>DD</sub> = 3.6 V,                           | V <sub>I</sub> = 0               |                          |                  | -10                      |      |
| I <sub>IL</sub>      | Low-level input current                             | PWRDNB,<br>P0:2,<br>MULT/<br>DIV0:1 | V <sub>DD</sub> = 3.6 V,                           | V <sub>I</sub> = 0               |                          |                  | -10                      | μΑ   |
| _                    | Output impedance                                    | High state                          | R <sub>I</sub> at I <sub>O</sub> –14.5 mA          | to –16.5 mA                      | 15                       | 35               | 50                       | _    |
| z <sub>O</sub>       | (single ended)                                      | Low state                           | R <sub>I</sub> at I <sub>O</sub> 14.5 mA to        | 16.5 mA                          | 11                       | 17               | 35                       | Ω    |
|                      | Defense                                             | V <sub>DD</sub> REF,                | V 0.0V                                             | PWRDNB = 0                       |                          |                  | 50                       | μΑ   |
|                      | Reference current                                   | V <sub>DD</sub> PD                  | V <sub>DD</sub> = 3.6 V                            | PWRDNB = 1                       |                          |                  | 0.5                      | mA   |
| Cl                   | Input capacitance                                   |                                     | $V_I = V_{DD}$ or GND                              |                                  |                          | 2                |                          | pF   |
| CO                   | Output capacitance                                  |                                     | $V_O = V_{DD}$ or GND                              |                                  |                          | 3                |                          | pF   |
| I <sub>DD(PD)</sub>  | Supply current in power-down state                  |                                     | REFCLK = 0 MHz to 100 MHz,<br>PWDNB = 0, STOPB = 1 |                                  |                          |                  | 100                      | μΑ   |
| IDD(CLKSTOP)         | Supply current in CL                                | K stop state                        | BUSCLK configure                                   | d for 500 MHz                    |                          |                  | 40                       | mA   |
| IDD(NORMAL)          | Supply current in no                                | mal state                           | BUSCLK = 500 MH<br>P0:2 = 000; load se             | łz                               |                          |                  | 70                       | mA   |

<sup>†</sup> V<sub>DD</sub> refers to any of the following; V<sub>DD</sub>PA, V<sub>DD</sub>PD, V<sub>DD</sub>REF, V<sub>DD</sub>O, and V<sub>DD</sub>P ‡ All typical values are at V<sub>DD</sub> = 3.3 V, T<sub>A</sub> = 25°C.



## jitter specification over recommended operating free-air temperature range and $V_{\mbox{CC}}$ (unless otherwise noted)

| PARAMETER                                                                                                                                     | CLKOUT  | TEST CONDITIONS                                                                                                                                                                                               | MIN TYP <sup>†</sup> MAX          | UNIT |
|-----------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------|
| <sup>t</sup> (jitter) (Multiplication only mode. Phase alignment and programmable delay features are not selected (PA bypass). See Figure 2.) | 155 MHz | Period RMS (1Σ jitter, full frequency band) Period p-p Phase jitter (accumulated, 12 kHz to 20 MHz) Cycle-to-cycle (+) Cycle-to-cycle (-)                                                                     | 6.0<br>40<br>50<br>27<br>27       | ps   |
|                                                                                                                                               | 200 MHz | Period RMS (1 $\Sigma$ jitter, full frequency band)<br>Period p-p<br>Phase jitter (accumulated, 12 kHz to 20 MHz)<br>Phase jitter (accumulated, 50 kHz to 80 MHz)<br>Cycle-to-cycle (+)<br>Cycle-to-cycle (-) | 5.5<br>36<br>36<br>36<br>23<br>23 | ps   |
|                                                                                                                                               | 312 MHz | Period RMS (1Σ jitter, full frequency band) Period p-p Phase jitter (accumulated, 12 kHz to 20 MHz) Phase jitter (accumulated, 50 kHz to 80 MHz) Cycle-to-cycle (+) Cycle-to-cycle (-)                        | 3.0<br>20<br>18<br>18<br>17<br>17 | ps   |
|                                                                                                                                               | 400 MHz | Period RMS (1 $\Sigma$ jitter, full frequency band)<br>Period p-p<br>Phase jitter (accumulated, 12 kHz to 20 MHz)<br>Phase jitter (accumulated, 50 kHz to 80 MHz)<br>Cycle-to-cycle (+)<br>Cycle-to-cycle (-) | 2.3<br>17<br>12<br>12<br>15<br>15 | ps   |
|                                                                                                                                               | 500 MHz | Period RMS (1Σ jitter, full frequency band) Period p-p Phase jitter (accumulated, 12 kHz to 20 MHz) Phase jitter (accumulated, 50 kHz to 80 MHz) Cycle-to-cycle (+) Cycle-to-cycle (-)                        | 2.1<br>16<br>8<br>8<br>14<br>14   | ps   |
| <sup>t</sup> (jitter) (Multiplication with phase alignment and programmable delay features selected. See Figure 2.)                           | 155 MHz | Period RMS (1Σ jitter, full frequency band) Period p-p Phase jitter (accumulated, 12 kHz to 20 MHz) Cycle-to-cycle (+) Cycle-to-cycle (-)                                                                     | 9.0<br>70<br>50<br>50<br>50       | ps   |
|                                                                                                                                               | 200 MHz | Period RMS (1Σ jitter, full frequency band) Period p-p Phase jitter (accumulated, 12 kHz to 20 MHz) Phase jitter (accumulated, 50 kHz to 80 MHz) Cycle-to-cycle (+) Cycle-to-cycle (-)                        | 7.0<br>55<br>36<br>36<br>40<br>40 | ps   |
|                                                                                                                                               | 312 MHz | Period RMS (1 $\Sigma$ jitter, full frequency band)<br>Period p-p<br>Phase jitter (accumulated, 12 kHz to 20 MHz)<br>Phase jitter (accumulated, 50 kHz to 80 MHz)<br>Cycle-to-cycle (+)<br>Cycle-to-cycle (-) | 4.0<br>35<br>18<br>18<br>30<br>30 | ps   |
|                                                                                                                                               | 400 MHz | Period RMS (1 $\Sigma$ jitter, full frequency band)<br>Period p-p<br>Phase jitter (accumulated, 12 kHz to 20 MHz)<br>Phase jitter (accumulated, 50 kHz to 80 MHz)<br>Cycle-to-cycle (+)<br>Cycle-to-cycle (-) | 3.1<br>27<br>13<br>13<br>25<br>25 | ps   |

<sup>†</sup> All typical values are at  $V_{DD} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .



## jitter specification over recommended operating free-air temperature range and $V_{CC}$ (unless otherwise noted) (continued)

| PARAMETER                                                                                                                        |                                        | CLKOUT   | TEST CONDITIONS                                                                                                                                                                        | MIN                             | TYP <sup>†</sup>            | MAX | UNIT |
|----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----------------------------|-----|------|
| <sup>t</sup> (jitter) (Multiplication with phase alignment and programmable delay features selected. See Figure 2.)              |                                        | 500 MHz  | Period RMS (1Σ jitter, full frequency band) Period p-p Phase jitter (accumulated, 12 kHz to 20 MHz) Phase jitter (accumulated, 50 kHz to 80 MHz) Cycle-to-cycle (+) Cycle-to-cycle (-) | 2.9<br>24<br>9<br>9<br>20<br>20 |                             |     | ps   |
| t(jitter) (Divider mode with phase aligner not active: DLYCTRL =LEADLAG = 0 or 1. See Figure 2.)                                 | MULT0:1 = 11                           | 12.5 MHz | Period RMS (1Σ jitter, full frequency band) Period p-p Cycle-to-cycle (+) Cycle-to-cycle (–)                                                                                           |                                 | 12.0<br>75<br>55<br>55      |     | ps   |
|                                                                                                                                  | (Divider ratio = 4)                    | 15.5 MHz | Period RMS (1Σ jitter, full frequency band) Period p-p Cycle-to-cycle (+) Cycle-to-cycle (–)                                                                                           |                                 | 8.0<br>50<br>38<br>38       |     | ps   |
|                                                                                                                                  | MULT0:1 = 10<br>(Divider<br>ratio = 3) | 25.0 MHz | Period RMS (1 $\Sigma$ jitter, full frequency band)<br>Period p-p<br>Cycle-to-cycle (+)<br>Cycle-to-cycle (-)                                                                          |                                 | 7.5<br>50<br>35<br>35       |     | ps   |
|                                                                                                                                  |                                        | 31.0 MHz | Period RMS (1 $\Sigma$ jitter, full frequency band)<br>Period p-p<br>Cycle-to-cycle (+)<br>Cycle-to-cycle (-)                                                                          |                                 | 5.5<br>30<br>23<br>23       |     | ps   |
|                                                                                                                                  | MULT0:1 = 00<br>(Divider<br>ratio = 2) | 50.0 MHz | Period RMS (1 $\Sigma$ jitter, full frequency band)<br>Period p-p<br>Phase jitter (accumulated, 12 kHz to 20 MHz)<br>Cycle-to-cycle (+)<br>Cycle-to-cycle (-)                          |                                 | 8.0<br>40<br>12<br>30<br>30 |     | ps   |
|                                                                                                                                  |                                        | 62.5 MHz | Period RMS (1Σ jitter, full frequency band) Period p-p Phase jitter (accumulated, 12 kHz to 20 MHz) Cycle-to-cycle (+) Cycle-to-cycle (-)                                              |                                 | 5.5<br>28<br>9<br>24<br>24  |     | ps   |
| <sup>t</sup> (jitter)<br>(Divider mode with<br>phase alignment and<br>programmable delay<br>features selected. See<br>Figure 2.) | MULT0:1 = 11<br>(Divider<br>ratio = 4) | 12.5 MHz | Period RMS (1Σ jitter, full frequency band) Period p-p Cycle-to-cycle (+) Cycle-to-cycle (–)                                                                                           |                                 | 12.5<br>80<br>55<br>55      |     | ps   |
|                                                                                                                                  |                                        | 15.5 MHz | Period RMS (1Σ jitter, full frequency band) Period p-p Cycle-to-cycle (+) Cycle-to-cycle (–)                                                                                           |                                 | 8.5<br>55<br>38<br>38       |     | ps   |
|                                                                                                                                  | MULT0:1 = 10                           | 25.0 MHz | Period RMS (1Σ jitter, full frequency band) Period p-p Cycle-to-cycle (+) Cycle-to-cycle (–)                                                                                           |                                 | 10.0<br>60<br>35<br>35      |     | ps   |
|                                                                                                                                  | (Divider<br>ratio = 3)                 | 31.0 MHz | Period RMS (1Σ jitter, full frequency band) Period p-p Cycle-to-cycle (+) Cycle-to-cycle (-)                                                                                           |                                 | 7.0<br>40<br>23<br>23       |     | ps   |



SCAS682A - OCTOBER 2002

## jitter specification over recommended operating free-air temperature range and $V_{CC}$ (unless otherwise noted) (continued)

| PARAMETER                                                  |                        | CLKOUT   | TEST CONDITIONS                                                                                                                                               | MIN | TYP <sup>†</sup>            | MAX | UNIT |
|------------------------------------------------------------|------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------------|-----|------|
| t(jitter) (Divider mode with phase alignment and           | MULT0:1 = 00           | 50.0 MHz | Period RMS (1Σ jitter, full frequency band) Period p-p Phase jitter (accumulated, 12 kHz to 20 MHz) Cycle-to-cycle (+) Cycle-to-cycle (–)                     |     | 9.0<br>50<br>13<br>35<br>35 |     | ps   |
| programmable delay<br>features selected. See<br>Figure 2.) | (Divider<br>ratio = 2) | 62.5 MHz | Period RMS (1 $\Sigma$ jitter, full frequency band)<br>Period p-p<br>Phase jitter (accumulated, 12 kHz to 20 MHz)<br>Cycle-to-cycle (+)<br>Cycle-to-cycle (-) |     | 6.5<br>30<br>10<br>26<br>26 |     | ps   |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $V_{DD} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

## switching characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                       |                                                                    | TEST CONDITIONS           | MIN | TYP† MAX | UNIT |
|---------------------------------|--------------------------------------------------------------------|---------------------------|-----|----------|------|
| t(DC)                           | Output duty cycle                                                  | See Figure 3              | 45% | 55%      | )    |
| t <sub>r</sub> , t <sub>f</sub> | Output rise and fall times (measured at 20%–80% of output voltage) | See Figure 5 and Figure 1 | 150 | 35       | ) ps |

<sup>†</sup> All typical values are at V<sub>DD</sub> = 3.3 V, T<sub>A</sub> = 25°C.



## state transition latency specifications

|                           | PARAMETER                                                                                                        | FROM            | то             | TEST<br>CONDITIONS | MIN | түр† | MAX | UNIT   |
|---------------------------|------------------------------------------------------------------------------------------------------------------|-----------------|----------------|--------------------|-----|------|-----|--------|
| <sup>t</sup> (powerup)    | Delay time, PWRDNB↑ to CLKOUT/<br>CLKOUTB output settled (excluding<br>t(DISTLOCK))                              | Powerdown       | Normal         | See Figure 6       |     |      | 3   | ms     |
|                           | Delay time, PWRDNB↑ to internal PLL and clock are on and settled                                                 |                 |                |                    |     |      | 3   |        |
|                           | Delay time, power up to CLKOUT/CLKOUTB output settled                                                            | V               | Normal         | See Figure 6       |     |      | 3   |        |
| <sup>t</sup> (VDDpowerup) | Delay time, power up to internal PLL and clock are on and settled                                                | V <sub>DD</sub> |                |                    |     |      | 3   | ms     |
| <sup>t</sup> (MULT)       | MULT0 and MULT1 change to CLKOUT/<br>CLKOUTB output resettled (excluding<br><sup>t</sup> (DISTLOCK))             | Normal          | Normal         | See Figure 7       |     |      | 1   | ms     |
| t(CLKON)                  | STOPB <sup>↑</sup> to CLKOUT/CLKOUTB glitch-free clock edges                                                     | CLK Stop        | Normal         | See Figure 8       |     |      | 10  | ns     |
| t(CLKSETL)                | STOPB <sup>↑</sup> to CLKOUT/CLKOUTB output<br>settled to within 50 ps of the phase before<br>STOPB was disabled | CLK Stop        | Normal         | See Figure 8       |     |      | 20  | cycles |
| <sup>t</sup> (CLKOFF)     | STOPB↓ to CLKOUT/CLKOUTB output disabled                                                                         | Normal          | CLK<br>Stop    | See Figure 8       |     |      | 5   | ns     |
| t(powerdown)              | Delay time, PWRDNB↓ to the device in the power-down mode                                                         | Normal          | Power-<br>down | See Figure 6       |     |      | 1   | ms     |
| t(STOP)                   | Maximum time in CLKSTOP (STOPB = 0) before reentering normal mode (STOPB = 1)                                    | STOPB           | Normal         | See Figure 8       |     |      | 100 | μs     |
| t(ON)                     | Minimum time in normal mode (STOPB = 1) before reentering CLKSTOP (STOPB = 0)                                    | Normal          | CLK<br>stop    | See Figure 8       | 100 |      |     | ms     |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $V_{DD} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

### PARAMETER MEASUREMENT INFORMATION



Figure 1. Test Load and Voltage Definitions ( $V_{O(STOP)}$ ,  $V_{OX}$ ,  $V_{OH}$ ,  $V_{OL}$ )



### PARAMETER MEASUREMENT INFORMATION



Figure 2. Cycle-to-Cycle Jitter



Figure 3. Output Duty Cycle



Figure 4. Crossing-Point Voltage



Figure 5. Voltage Waveforms



**Figure 6. PWRDNB Transition Timings** 



### PARAMETER MEASUREMENT INFORMATION



**Figure 7. MULT Transition Timings** 



NOTE A:  $V_{ref} = V_{O} \pm 200 \text{ mV}$ 

**Figure 8. STOPB Transition Timings** 



Figure 9. Using the CDC5801 Device as a Multiplier by 8 and Aligning Two Different Clocks



#### **MECHANICAL DATA**

### DBQ (R-PDSO-G\*\*)

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MO-137.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments Post Office Box 655303 Dallas, Texas 75265

Copyright © 2002, Texas Instruments Incorporated