# ID243E01 4MB Flash Memory Card (Model No.: ID243E01) Spec No.: EL093031 Issue Date: April 2, 1997 application areas, be sure to observe the precautions given in Paragraph (2). Never use the products for the equipment listed in Paragraph (3). - · Office electronics - · Instrumentation and measuring equipment - · Machine tools - · Audiovisual equipment - Home appliances - · Communication equipment other than for trunk lines - (2) Those contemplating using the products covered herein for the following equipment which demands high reliability, should first contact a sales representative of the company and then accept responsibility for incorporating into the design fail-safe operation, redundancy, and other appropriate measures for ensuring reliability and safety of the equipment and the overall system. - · Control and safety devices for airplanes, trains, automobiles, and other transportation equipment - Mainframe computers - · Traffic control systems - · Gas leak detectors and automatic cutoff devices - Rescue and security equipment - Other safety devices and safety equipment, etc. - (3) Do not use the products covered herein for the following equipment which demands extremely high performance in terms of functionality, reliability, or accuracy. - Aerospace equipment - Communications equipment for trunk lines - · Control equipment for the nuclear power industry - Medical equipment related to life support, etc. - (4) Please direct all queries and comments regarding the interpretation of the above three Paragraphs to a sales representative of the company. - Please direct all queries regarding the products covered herein to a sales representative of the company. | 5. | Signal | Description P. | 0 | |----|---------|------------------------------------|----| | 6. | LH28I | F008SC Control Logic | 7 | | | 6. 1 | Bus Operations | 7 | | | 6. 1. 1 | Read Array P. | 7 | | | 6. 1. 2 | Output Disable | 7 | | | 6. 1. 3 | Standby P. | 7 | | | 6. 1. 4 | Deep Power-Down | 7 | | | 6. 1. 5 | Read Identifier Codes Operation | 8 | | | 6. 1.6 | CUI Writes | 8 | | | 6. 2 | Smart Voltage Technology | 9 | | 7. | Card C | Control Logic | 9 | | | 7. 1 | Word Addressing | 9 | | | 7. 2 | Decode Logic P. | 9 | | | 7. 3 | Write Protect Switch | 9 | | | 7. 4 | Data Control | 10 | | 8. | Comm | and Definitions P. | 11 | | | 8. 1 | Read Array Command | 12 | | | 8. 2 | Read Identifier Codes Command | 12 | | | 8. 3 | Read Status Register Command | 12 | | | 8. 4 | Clear Status Register Command | 13 | | | 8. 5 | Block Erase Command | 13 | | | 8. 6 | Word Write Command | 13 | | | 8. 7 | Block Erase Suspend Command | 14 | | | 8. 8 | Word Write Suspend Command | 14 | | | 8. 9 | Set Block Lock-Bit Command | 15 | | | 8.10 | Clear Block Lock-Bits Command | 15 | | | 8.11 | Status Register | 16 | | | 8.12 | Automated Word Write Flowchart | 17 | | | 8 13 | Automated Block Frase Flowchart P. | 18 | | 19 | |----| | 20 | | 21 | | 21 | | 21 | | 22 | | 22 | | 22 | | 23 | | 24 | | 25 | | 26 | | 27 | | 27 | | 28 | | 29 | | | (Conforms to PCMCIA/JEIDA Type I mechanical specifications) Memory Capacity 2.2 2M words $\times$ 16 bits (4M words $\times$ 8 bits) Main Memory $5.0V \pm 5\%$ or $3.3V \pm 0.3V$ 2.3 Supply Voltage Erase Unit 2.4 64K word Blocks 2.5 Program/Erase Cycles 100,000 cycles per Block 2.6 Interface Parallel I/O Interface **Function Table** See Function Table in page. 10 2.7 External Dimensions $54.0 \times 85.6 \times 3.3 \text{ mm}$ 2.8 2.9 Pin Connections See Pin Connections in page. 5 2.10 Type of Connector Conforms to PCMCIA Rel. 2.0 Card Use Connector (Card connector: JC20-J68S-NB3 JAE or FCN-568J068-G/0 Fujitsu) 2.11 Average Weight 30g 0 to 60°C 2.12 Operating Temp. Range -20 to 65°C 2.13 Storage Temp. Range External appearance shall be free of any dirt, cratches and abnormalities that External Appearance could adversely affect sales. Manufacturer's Code The manufacturer's code shall be printed on the memory card directly or on the seal which is then attached to the memory card. The user's brand name will used. 2.16 Brand Name 2.17 Not designed for rated radiation hardened. | 7 | CE <sub>i</sub> # | I | Card Enable 1 | LOW | 41 | D <sub>15</sub> | I/O | Data Bit 15 | | |----|-------------------|-----|----------------|------|----|-------------------|-----|--------------------------|------| | 8 | A <sub>10</sub> | I | Address Bit 10 | | 42 | CE <sub>2</sub> # | I | Card Enable 2 | LOW | | 9 | OE# | I | Output Enable | LOW | 43 | VS <sub>1</sub> # | 0 | Voltage Sense 1 | LOW | | 10 | Aii | I | Address Bit 11 | | 44 | RFU | | Reserved | | | 11 | A9 | I | Address Bit 9 | | 45 | RFU | | Reserved | | | 12 | A <sub>8</sub> | I | Address Bit 8 | | 46 | A <sub>17</sub> . | I | Address Bit 17 | | | 13 | A <sub>13</sub> | I | Address Bit 13 | | 47 | A <sub>18</sub> | I | Address Bit 18 | | | 14 | A <sub>14</sub> | I | Address Bit 14 | | 48 | A <sub>19</sub> | I | Address Bit 19 | | | 15 | WE# | I | Write Enable | LOW | 49 | A <sub>20</sub> | I | Address Bit 20 | | | 16 | RDY/BSY# | 0 | Ready/Busy | ĿOW | 50 | A <sub>21</sub> | I | Address Bit 21 | | | 17 | V <sub>CC</sub> | | Supply Voltage | | 51 | V <sub>CC</sub> | | Supply Voltage | | | 18 | V <sub>PP1</sub> | | Supply Voltage | N.C. | 52 | V <sub>PP2</sub> | | Supply Voltage | N.C. | | 19 | A <sub>16</sub> | I | Address Bit 16 | | 53 | A <sub>22</sub> | I | Address Bit 22 | N.C. | | 20 | A <sub>15</sub> | I | Address Bit 15 | | 54 | A <sub>23</sub> | I | Address Bit 23 | N.C. | | 21 | A <sub>12</sub> | I | Address Bit 12 | | 55 | A <sub>24</sub> | I | Address Bit 24 | N.C. | | 22 | A <sub>7</sub> | I | Address Bit 7 | | 56 | A <sub>25</sub> | I | Address Bit 25 | N.C. | | 23 | A <sub>6</sub> | I | Address Bit 6 | | 57 | VS <sub>2</sub> # | 0 | Voltage Sense 2 | N.C. | | 24 | A <sub>5</sub> | I | Address Bit 5 | | 58 | RESET | I | Reset | HIGH | | 25 | A <sub>4</sub> | I | Address Bit 4 | | 59 | WAIT# | 0 | Extend Bus Cycle | LOW | | 26 | A <sub>3</sub> | I | Address Bit 3 | | 60 | RFU | | Reserved | | | 27 | $A_2$ | I | Address Bit 2 | | 61 | REG# | I | Attribute Memory Select | N.C. | | 28 | $A_1$ | I | Address Bit 1 | | 62 | BVD <sub>2</sub> | 0 | Battery Voltage Detect 2 | | | 29 | $A_0$ | I | Address Bit 0 | N.C. | 63 | BVD <sub>1</sub> | 0 | Battery Voltage Detect 1 | | | 30 | $D_0$ | I/O | Data Bit 0 | | 64 | $D_8$ | I/O | Data Bit 8 | | | 31 | D <sub>1</sub> | I/O | Data Bit 1 | | 65 | D <sub>9</sub> | I/O | Data Bit 9 | | | 32 | $D_2$ | I/O | Data Bit 2 | | 66 | D <sub>10</sub> | I/O | Data Bit 10 | | | 33 | WP | 0 | Write Protect | HIGH | 67 | CD <sub>2</sub> # | 0 | Card Detect 2 | LOW | | 34 | GND | | Ground | | 68 | GND | | Ground | | | | | | | | | | | e <sup>i</sup> | | | | OUTPUT | bus. D <sub>15</sub> is the most significant bit. | |--------------------------------------|--------|---------------------------------------------------------------------------------------------------------| | CE <sub>1</sub> #, CE <sub>2</sub> # | INPUT | CARD ENABLE 1 & 2: CE <sub>1</sub> # enables EVEN byte accesses on D <sub>0-7</sub> , CE <sub>2</sub> # | | | | enables ODD byte accesses on D <sub>8-15</sub> . Cannot access Odd Bytes on D <sub>0-7</sub> . | | OE# | INPUT | OUTPUT ENABLE: Active low signal gating read data from the memory card. | | WE# | INPUT | WRITE ENABLE: Active low signal gating write data to the memory card. | | RDY/BSY# | OUTPUT | READY/BUSY OUTPUT: Indicates status of internally timed erase or | | | | write activities. A high output indicates the memory card is ready to accept | | | | accesses. | | CD <sub>1</sub> #, | OUTPUT | CARD DETECT 1 & 2: These signals provide for card insertion detection. | | CD <sub>2</sub> # | | The signals are connected to ground internally on the memory card, and will be | | | | forced low whenever a card is placed in the socket. The host socket interface | | | | circuitry shall supply 10K or larger pull-up resistors on these signal pins. | | WP | OUTPUT | WRITE PROTECT: Write Protect reflects the status of the Write Protect | | | | switch on the memory card. WP set to high = write protected. | | V <sub>PP1</sub> , V <sub>PP2</sub> | N.C. | WRITE/ERASE POWER SUPPLY 1 & 2: These power signals are not con- | | | | nected for the single supply. | | Vcc | | CARD POWER SUPPLY: 3.3V or 5.0V for all internal circuitry. | | GND | | GROUND for all internal circuitry. | | REG# | N.C. | REGISTER SELECT: The memory card has no separate attribute memory. | | | | REG# is unconnected on the card. | | RESET | INPUT | RESET: Active high signal for placing card in Power-On Default State. RE- | | | | SET can be used as a POWER-DOWN signal for the memory array. | | WAIT# | OUTPUT | WAIT: (Extended Bus Cycle) This signal is pulled high for compatibility. | | BVD <sub>1</sub> , | OUTPUT | BATTERY VOLTAGE DETECT 1 & 2: These signals are pulled high to | | BVD <sub>2</sub> | | maintain SRAM card compatibility. | | VS <sub>1</sub> #, | OUTPUT | VOLTAGE SENSE 1 & 2: Notifies the host socket of the card's V <sub>CC</sub> require- | | VS <sub>2</sub> # | | ments. VS <sub>1</sub> # is pulled down to ground and VS <sub>2</sub> # is left open to indicate a 3.3V | | | | capable card has been inserted. | | RFU | | RESERVED FOR FUTURE USE | | N.C. | | NO INTERNAL CONNECTION TO CARD pin may be driven or left floating. | be logically active to obtain 16 data bits at the outputs. The Card Enables (CE1# and CE2#) are used to select the addressed devices. Output Enable (OE#) is the data input/output (D0-D15) direction control, and when active, drives data from the selected memory onto the data bus. WE# must be driven to V<sub>IH</sub> during a read access. # 6. 1. 2 Output Disable With OE# at a logic-high level (V<sub>IH</sub>), the device outputs are disabled. Outputs (D0-D15) are placed in a high-impedance state. # 6. 1. 3 Standby CE1# and CE2# at a logic-high level (V<sub>IH</sub>) places the card in standby mode. Standby operation disables much of the card's circuitry and substantially reduces device power consumption. The outputs (D0–D15) are placed in a high-impedance state independent of the status of OE#. If the host deselects the card during a write or erase, the card continues to function and consume normal active power until the operation completes. # 6. 1. 4 Deep Power-Down RESET at V<sub>IH</sub> initiates the deep power-down mode. During reads, an active RESET deselects the memory, places output drivers in a high-impedance state, and turns off all internal circuits. RESET must be held high for a minimum of 100 ns. After returning from deep power-down, the host must wait before initial memory access outputs are valid, as determined by tphqv. After this wake-up interval, the host can resume normal operations to the card. Card reset forces the CUI to reset to read array mode and sets the status register to 80H. During block erase, byte write, or lock-bit configuration modes, an active RESET will abort the operation. RDY/BSY# remains low until the reset operation completes. Memory contents being altered are no longer valid; the data may be partially erased or written. The host must wait after RESET goes to logic-Low (V<sub>IL</sub>) before it can write another command, as determined by t<sub>PHWL</sub>. It is important to assert RESET to the card during a system reset. If a CPU reset occurs without a card reset, the host will not be able to read from the card if that card is in a different mode when the system reset occurs. For example, if an end-user initiates a host reset when the card is in read status register mode, the host will attempt to read code from the card, but will actually read status register data. Sharp's ID243 Series Flash Memory Card Figure 1. Device Identifier Code Memory Map # 6. 1. 5 Read Identifier Codes Operation The read identifier codes operation outputs the manufacturer code (Block 0), device code (Block 0), and block lock configuration codes (for each block), see Figure 1. Using the manufacturer and device codes, the system CPU can automatically match the device with its proper algorithms. The block lock codes identify locked and unlocked blocks. # 6. 1. 6 CUI Writes Writes to the CUI enable reading of device data and intelligent identifiers. They also control inspection and clearing of the Status Register. The contents of the interface register serves as input to the internal state machine on each component. The CUI itself does not occupy an addressable memory location. The interface register is a latch used to store the command, address and data information needed to execute the command. Erase Setup and Erase Confirm commands require both appropriate command data and an address within the block to be erased. The Write Setup command requires both appropriate command data and the address of the location to be written, while the Write command consists of the data to be written and the address of the location to be written. the device. # 7. Card Control Logic # 7. 1 Word Addressing Sharp's ID243 Series Flash Memory Card uses two $\times$ 8 devices in parallel to form the Memory card $\times$ 16 data bus. If the host writes a command to the card, it must make sure that it writes the command to both devices in the card. For example, a component write command is 40H, so a card write command must be 4040H. This same procedure must be followed when reading from the status register. A component status register is only 8 bits and may return 80H when read. However, the card status register is 16 bits and may return 8080H. # 7. 2 Decode Logic The decode logic enables the appropriate component device pair during a read or write access. Unused upper addresses for the ID243 Series Flash Memory Card will not be decoded. The address decoding will wrap around at the card's density. #### 7. 3 Write Protect Switch The ID243 Series Flash Memory Card has a write protect switch on the back of the card. When the switch is in the write protect position, the card blocks all writes to the card (see Figure 2). #### NOTE When the write protect switch is in the write protect position, all writes are disabled to the flash array including all commands to the CUI. NOTE: The write protect switch is represented by the solid black rectangle. Figure 2. Write Protect Switch | Mode | RESET | CE <sub>2</sub> # | CE <sub>1</sub> # | OE# | WE# | $A_1$ | $V_{PP}$ | D <sub>8-15</sub> | D <sub>0-7</sub> | RY/BY# | Notes | |-----------------|-----------------|-------------------|-------------------|-----------------|-----------------|-----------------|----------|-------------------|------------------|-----------------|-------| | Even Byte-Read | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | $V_{IH}$ | × | × | High-Z | Even | × | 1.2.3 | | Odd Byte-Read | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | × | × | Odd | High-Z | × | 1.2.3 | | Word-Read | V <sub>IL</sub> | VIL | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | × | × | Odd | Even | × | 1.2.3 | | Even Byte-Write | V <sub>IL</sub> | V <sub>IH</sub> | VıL | $V_{IH}$ | V <sub>IL</sub> | × | × | xxx | Even | V <sub>OL</sub> | 3.4 | | Odd Byte-Write | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | $V_{IH}$ | V <sub>IL</sub> | × | × | Odd | xxx | $V_{OL}$ | 3.4 | | Word-Write | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | $V_{IL}$ | × | × | Odd | Even | V <sub>OL</sub> | 3.4 | | Manufacturer ID | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | $V_{1\!L}$ | $V_{IH}$ | $V_{IL}$ | × | 89H | 89H | V <sub>OH</sub> | | | Device ID | VıL | $V_{IL}$ | $V_{IL}$ | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | × | A6H | A6H | V <sub>OH</sub> | 5 | | Standby | V <sub>IL</sub> | $V_{IH}$ | V <sub>IH</sub> | × | × | × | × | High-Z | High-Z | × | | | Output Disable | VIL | × | × | ViH | $V_{IH}$ | × | × | High-Z | High-Z | × | | | Power-Down | V <sub>IH</sub> | × | × | × | × | × | × | High-Z | High-Z | × | | Table 1. Function Table - 1. Refer to DC Characteristics. - 2. $\times$ can be $V_{IL}$ or $V_{IH}$ for control pins and address. - 3. RDY/BSY# is V<sub>OL</sub> when the WSM is executing internal byte write or block erase algorithms. It is V<sub>OH</sub> when the WSM is not busy, in erase suspend mode, or deep power-down mode. - 4. Refer to Table 2 for valid $D_{\text{IN}}$ during a write operation. - 5. The device code can be A6H or AAH. Software should check for all two cases for compatibility with future cards. | - I | Bus Cycles | | Fir | st Bus Cy | cle | Second Bus Cycle | | | |-----------------------|------------|----------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------| | Command | Req'd. | Notes | Oper <sup>(1)</sup> | Addr <sup>(2)</sup> | Data <sup>(3)</sup> | Oper <sup>(1)</sup> | Addr <sup>(2)</sup> | Data <sup>(3)</sup> | | Read Array/Reset | 1 | _ | Write | × | FFFFH | | | | | Read Identifier Codes | ≥2 | 4 | Write | × | 9090H | Read | IA | ID | | Read Status Register | 2 | | Write | × | 7070H | Read | × | SRD | | Clear Status Register | 1 | <u> </u> | Write | × | 5050H | | | _ | | Block Erase | 2 | _ | Write | BA | 2020H | Write | BA | D0D0H | | Word Write | 2 | 5 | Write | WA | 4040H | Write | WA | WD | | | | | | | or | | | | | • | | İ | | | 1010H | | | | | Block Erase and Word | 1 | _ | Write | × | вовон | | _ | | | Write Suspend | | | | | | | | | | Block Erase and Word | 1 | _ | Write | × | D0D0H | _ | _ | | | Write Resume | | | | | | | | | | Set Block Lock-Bit | 2 | | Write | BA | 6060H | Write | BA | 0101H | | Clear Block Lock-Bits | 2 | | Write | × | 6060H | Write | × | D0D0H | - 1. Bus operations are defined in Table 1. - 2. $\times$ = Any valid address within the device. - IA = Identifier Code Address: see Figure 1. - BA = Address within the block being erased or locked. - WA = Address of memory location to be written. - 3. SRD = Data read from status register. See Table 4 for a description of the status register bits. - WD = Data to be written at location WA. Data is latched on the rising edge of WE# or CE# (Whichever goes high first). - ID = Data read from identifier codes. - 4. Following the Read Identifier Codes command, read operations access manufacturer, device and block lock configuration codes. See Section 8.2 for read identifier code data. - 5. Either 40H or 10H are recognized by the WSM as the byte write setup. - 6. Commands other than those shown above are reserved for future device implementations and should not be used. The host initiates the identifier code operation by writing the Read Identifier Codes command. Following the command write, read cycles from addresses shown in Figure 1 retrieve the manufacturer, device and block lock configuration codes (see Table 3 for identifier code data). To terminate the operation, write another valid command. Although Table 3 lists the device code as A6A6, this family of Sharp's ID243 Series Flash Memory Card could also have device codes AAAA. Host software should check for all two cases for compatibility with future cards. Table 3. Identifier Codes | Code | Address | Data <sup>(2)</sup> | |---------------------------|-----------------------|-----------------------| | Manufacture Code | 00000 | 8989 | | Device Code | 00001 | A6A6 | | Block Lock Configuration | × 0002 <sup>(1)</sup> | | | Block is Unlocked | | $D_{0,8} = 0$ | | Block is Locked | | $D_{0,8} = 1$ | | • Reserved for Future Use | | D <sub>1-7,9-15</sub> | #### NOTES: - 1. × selects the specific block lock configuration code to be read. See Figure 1 for the device identifier code memory map. - 2. The addresses listed are word addresses and store 16 bits of data. # 8. 3 Read Status Register Command The LH28F008SC components on the ID243 Series Flash Memory Card each contain a Status Register which may be read to determine when a write, block erase, or lock bit configuration is complete, and whether that operation completed successfully (see Table 4). The host may read the Status Register at any time by writing the Read Status Register command to the CUI. After writing this command, all subsequent read operations output data from the Status Register, until the host writes another valid command to the CUI. The flash components latch the contents of the Status Register on the falling edge of OE# or CE#, whichever occurs first. OE# or CE# must be toggled to VIH before further reads to update the Status Register latch. #### NOTE: The ID243 Series Flash Memory Card arranges two LH28F008SC devices in parallel to from a $\times 16$ bus. Both status registers need to be checked when determining the status of a $\times 16$ erase/write operation. 10 I L. If $V_{PP}$ has not been turned on, the WSM sets the $V_{PP}$ status bit. However, the ID243 Series Flash Memory Card ties $V_{PP}$ and $V_{CC}$ on the LH28F008SC devices together so if $V_{CC}$ is on then $V_{PP}$ will also be on. If for some reason the WSM sets the $V_{PP}$ Status bit, the host must clear the status register before it attempts further writes or block erases. # 8.5 Block Erase Command The host executes an erase command one block at a time using a two-cycle command. The host writes a block erase setup command first, followed by a block erase confirm command. These two commands require appropriate sequencing and an address within the block to complete (erase changes all block data to FFH). The WSM handles block preconditioning, erase, and verify internally (invisible to the system). After the host writes the two-cycle block erase sequence, the device automatically outputs status register data when read. The CPU can detect block erase completion by analyzing the output data of the RDY/BSY# signal or status register bit SR.7. When the block erase completes, status register bit SR.5 should be checked. If a block erase error is detected, the host should clear the status register before system software attempts corrective actions. The CUI remains in read status register mode until the host issues a new command. This two-step command sequence of set-up followed by execution ensures that block contents are not accidentally erased. An invalid Block Erase command sequence will result in the WSM setting status register bits SR.4 and SR.5 to "1". Successful block erase requires that the corresponding block lock-bits is not set. If the host attempts a block erase when the corresponding block lock-bit is set, the WSM will set SR.1 and SR.5 to "1". #### 8.6 Word Write Command The host executes a word write by a two-cycle command sequence. The host writes word write setup (standard 4040H or alternate 1010H) first, followed by a second write that specifies the address and data (latched on the rising edge of WE#). The WSM then takes over, controlling the word write and write verify algorithms internally. After the host writes the word write sequence, the device automatically output status register data when read. The CPU can detect the completion of the byte write event by analyzing the RDY/BSY# pin or status register bit SR.7. When the WSM completes the word writes, the host should check status register bit SR.4. If the host detects a write error, it should clear the status register. The internal WSM verify only detects errors for "1"s that do not Suspend command, the host should then write the Read Status Register command. Polling status register bits SR.7 and SR.6 can determine when the WSM suspends the block erase operation (both will be set to "1"). RDY/BSY# will also transition to V<sub>OH</sub> Specification t<sub>WHRH2</sub> defines the block erase suspend latency. It is also possible that the block erase completes before the device has an opportunity to suspend. The host should also check for this condition. After the block erase has been suspended, the host can issue a read array command or a word write command to any block except the one that has been suspended. Using the Word Write Suspend command (see Section 8.8), a word write operation can also be suspended. During a word write operation with block erase suspended, status register bit SR.7 will return to "0" and the RDY/BSY# output will transition to Vol. However, SR.6 will remain "1" to indicate block erase suspend status. The only other valid commands while block erase is suspended are Read Status Register and Block Erase Resume. After the host writes a Block Erase Resume command to the flash memory, the WSM will continue the block erase process. Status register bits SR.6 and SR.7 will automatically clear and RDY/BSY# will return to Vol. After the host writes the Erase Resume command, the device automatically outputs status register data when read. Block erase cannot resume until word write operation initiated during block erase suspend have completed. # 8. 8 Word Write Suspend Command The Word Write Suspend command allows word write interruption to read data in other flash memory locations. Once the word write process starts, writing the Word Write Suspend command requests that the WSM suspend the word write sequence at a predetermined point in the algorithm. After the host writes the Word Write Suspend command, it should write the Read Status Register command. Polling status register bits SR.7 and SR.2 can determine when the WSM suspends the byte write operation (both will be set to "1"). RDY/BSY# will also transition to V<sub>OH</sub>. Specification t<sub>WHRH1</sub> defines the word write suspend latency. It is also possible that the word write completes before the device has an opportunity to suspend. The host should also check for this condition. After the word write has been suspended, the host can write the Read Array command to read data from any location except the suspended location. The only other valid commands while word write is suspended are Read Status Register and Word Write Resume. After the host writes a Word Write Resume to the CUI, the WSM will continue the word write process. Status register bits SR.2 and SR.7 will automatically clear and RDY/BSY# will return to Vol. After the host writes the Word Write Resume command, the device automatically outputs status register data when read. The CPU can detect the completion of the set lock-bit event by analyzing the RDY/BSY# pin output or status register bit SR.7. When the WSM completes the set lock-bit operation, the host should check status register bit SR.4. If the host detects an error it should clear the status register. The CUI will remain in read status register mode until the host issues a new command. This two-step sequence of set-up followed by execution ensures that the host does not accidentally set the lock-bits. An invalid Set Block Lock-Bit command will result in the WSM setting status register bits SR.4 and SR.5 to "1". # 8.10 Clear Block Lock-Bits Command The host clears all set block lock-bits in parallel using the Clear Block Lock-Bits command. The host is free to clear block lock-bits using the Clear Block Lock-Bits command. The host executes the clear block lock-bits operation using a two-cycle command sequence. The host must first issue a Clear Block Lock-Bits setup command. This command is followed by a confirm command. After the host completes the two-cycle command sequence, the device automatically outputs status register data when read. The CPU can detect completion of the clear block lock-bits event by analyzing the RDY/BSY# pin output or status register bit SR.7. When the WSM completes the operation, the host should check status register bit SR.5. If the host detects a clear block lock-bit error, the host should clear the status register. The CUI will remain in read status register mode until the host issues another command. This two-step sequence of set-up followed by execution ensures that the host does not accidentally clear block lock-bits. An invalid Clear Block Lock-Bits command sequence will result in the WSM setting status register bits SR.4 and SR.5 to "1". If a clear block lock-bits operation is aborted due to V<sub>CC</sub> transitioning out of valid range or RESET active transition, block lock-bit values are left in an undetermined state. The host must repeat the clear block lock-bits command to initialize block lock-bit contents to known values. Table 4. Status negister Delinition #### SR. 7 = WRITE STATE MACHINE STATUS - 1 = Ready - 0 = Busy #### SR. 6 = ERASE SUSPEND STATUS - 1 = Block Erase Suspended - 0 = Block Erase in Progress/Completed #### SR. 5 = ERASE AND CLEAR LOCK-BITS STATUS - 1 = Error in Block Erasure or Clear Lock-Bits - 0 = Successful Block Erase or Clear Lock-Bits #### SR. 4 = BYTE WRITE AND SET LOCK-BIT STATUS - 1 = Error in Byte Write or Set Block Lock-Bit - 0 = Successful Byte Write or Set Block Lock-Bit #### SR. $3 = V_{PP}$ STATUS - $1 = V_{PP}$ Low Detect, Operation Abort - $0 = V_{PP} OK$ #### SR. 2 = BYTE WRITE SUSPEND STATUS - 1 = Byte Write Suspended - 0 = Byte Write in Progress/Completed #### SR. 1 = DEVICE PROTECT STATUS - 1 = Block Lock-Bit and/or RP# Lock Detected,Operation Abort - 0 = Unlock - SR. 0 = RESERVED FOR FUTURE ENHANCEMENTS #### NOTES: Check RDY/BSY# or SR.7 to determine block erase, byte write, or lock-bit configuration completion. SR.6-0 are invalid while SR.7 = "0". If both SR.5 and SR.4 are "1"s after a block erase or lock-bit configuration attempt, an improper command sequence was entered. SR.3 indicates the $V_{PP}$ status. However, the Memory Card internally ties $V_{PP}$ to $V_{CC}$ so this bit should not be set to "1". If for some reason this bit is set, the host should write the Clear Status Register command. SR.1 does not provide a continuous indication of block lock-bit values. The WSM interrogates the block lock-bit, and RP# only after Block Erase, Byte Write, or Lock-Bit configuration command sequences. It informs the system, depending on the attempted operation, if the block lock-bit is set, and/or RP# is not V<sub>HH</sub>. Reading the block lock configuration codes after writing the Read Identifier Codes command indicates block lock-bit status. SR.0 is reserved for future use and should be masked out when polling the status register. #### Word Access × 16 bits Odd Byte device Even Byte device Note) \*1. Write FFFFH after the last word write operation to reset the device to Read Array Mode. \*2. If error is detected, clear the Status Register before attempting retry or other error recovery. Note) \*1. Write FFFFH after the last block erase operation to reset the device to Read Array Mode. \*2. If error is detected, clear the Status Register before attempting retry or other error recovery. - 1. Operating temperature is for commercial product defined by this specification. - 2. All specified voltages are with respect to GND. - 3. Output shorted for no more than one second. No more than one output shorted at a time. # 9. 2 Recommended Operating Conditions | PARAMETER | SYMBOL | MINIMUM | MAXMUM | UNIT | |-----------------------|------------------|---------|--------|------| | Operating Temperature | T <sub>OPR</sub> | 0 | 60 | °C | | Supply Voltage 1 | V <sub>CC1</sub> | 3.0 | 3.6 | V | | Supply Voltage 2 | V <sub>CC2</sub> | 4.75 | 5.25 | V | # 9.3 Capacitance Ta = 25°C, f = 1MHz | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | CONDITION | |--------------------------|-----------------|-----|-----|-----|------|------------------| | Input Capacitance | C <sub>IN</sub> | _ | 24 | 32 | pF | $V_{IN} = 0.0V$ | | Input/Output Capacitance | C <sub>IO</sub> | | 16 | 24 | pF | $V_{OUT} = 0.0V$ | # 9. 4 AC Input/Output Test Conditions Figure 5. Transient Input/Output Reference Waveform for $V_{CC} = 3.3V \pm 0.3V$ and $V_{CC} = 5.0V \pm 5\%$ (Standard Testing Configuration) AC test inputs are driven at 3.0V for a Logic "1" and 0.0V for a Logic "0". Input timing begins, and output timing ends, at 1.5V. Input rise and fall times (10% to 90%) < 10ns. | Input Leakage Current | I <sub>LI4</sub> | 1 | -45 | 2 | <b>-</b> 65 | 4 | μА | $V_{CC} = V_{CC} Max,$ | |--------------------------------------|------------------|---------|-----|-----|-------------|-----|----|---------------------------------------------------------| | (OE#) | | | | | | | | $V_{IN} = V_{CC}$ or GND | | Output Leakage Current | I <sub>LO</sub> | 1 | _ | ±1 | | ±20 | μА | $V_{CC} = V_{CC} Max,$ | | (D0-D15) | | | | | | | | $V_{IN} = V_{CC}$ or GND | | V <sub>CC</sub> Standby Current | Iccs | 1, 3 | _ | 590 | _ | 590 | μΑ | $V_{CC} = V_{CC} Max,$ | | | | | | | | | | CE1#,CE2# = $V_{CC} \pm 0.2V$ , | | | | | | | | | | RESET = GND $\pm 0.2V$ | | V <sub>CC</sub> Deep Power-Down | I <sub>CCD</sub> | 1, 3 | | 200 | | 215 | μА | RESET = $V_{CC} \pm 0.2V$ , | | Current | | | | | | | | I <sub>OUT</sub> (RDY/BSY#)=0 mA | | V <sub>CC</sub> Read Current | I <sub>CCR</sub> | 1, 3, | | 25 | _ | 75 | mA | V <sub>CC</sub> = V <sub>CC</sub> Max, CE1#,CE2#= | | | | 4, 5 | - | | | | | GND ±0.2V,tcycle=150ns@3.3V, | | | : | | | | | | | t <sub>cycle</sub> = 100ns@5.0V, I <sub>OUT</sub> = 0mA | | V <sub>CC</sub> Word Write or Set | I <sub>CCW</sub> | 1, 5 | | 115 | _ | 150 | mA | | | Lock-Bit Current | | | | | | | | | | V <sub>CC</sub> Block Erase or Clear | I <sub>CCE</sub> | 1, 5 | | 75 | | 100 | mA | | | Lock-Bit Current | | | | | | | | | | V <sub>CC</sub> Word Write or Block | Iccws | 1, 2, 5 | | 12 | _ | 20 | mA | $CE1# = CE2# = V_{IH}$ | | Erase Suspend Current | ICCES | | | | | | | | | PARAMETER | SYMBOL | NOTES | $V_{CC} = 3.3V$ | | $V_{CC} = 5.0V$ | | UNIT | TEST | | |---------------------------------|------------------|-------|----------------------|-----|----------------------|-----------------|------|---------------------------------------------------------------------------------------------|--| | PARAMETER | SIMBOL | NOTES | MIN | MAX | MIN | MAX | UNII | CONDITIONS | | | Input Low Voltage | V <sub>IL</sub> | | 0 | 0.8 | 0 | 0.8 | V | | | | Input High Voltage | V <sub>IH</sub> | | 0.7 V <sub>CC</sub> | Vcc | 0.7 V <sub>CC</sub> | V <sub>CC</sub> | V | | | | Output Low Voltage | V <sub>OL</sub> | | | 0.4 | _ | 0.45 | V | V <sub>CC</sub> =V <sub>CC</sub> Min,I <sub>OL</sub> =4mA@5.0V<br>I <sub>OL</sub> =2mA@3.3V | | | Output High Voltage | V <sub>OH</sub> | | V <sub>CC</sub> -0.4 | | V <sub>CC</sub> -0.4 | | V | $V_{CC} = V_{CC} Min$<br>$I_{OH} = -100 \mu A$ | | | V <sub>CC</sub> Lockout Voltage | V <sub>LKO</sub> | | 2.0 | l — | 2.0 | | V | | | - 1. All currents are in RMS unless otherwise noted. - 2. I<sub>CCWS</sub> and I<sub>CCES</sub> are specified with the device de-selected. If read or byte written while in erase suspend mode, the device's current draw is the sum of I<sub>CCWS</sub> or I<sub>CCES</sub> and I<sub>CCR</sub> or I<sub>CCW</sub>, respectively. - 3. CMOS inputs are either $V_{CC} \pm 0.2V$ or GND $\pm 0.2V$ . - 4. Automatic Power Savings (APS) reduces typical I<sub>CCR</sub> to 2mA at 5V V<sub>CC</sub> and 6 mA at 3.3V V<sub>CC</sub> in static operation (addresses not switching). - 5. All values are based on word accesses. Values for byte accesses are 50% of the specification listed. | DAD ALGEBRA | S | YMBOL | V <sub>CC</sub> = | = 3.3V | V <sub>CC</sub> = | UNIT | | |-------------------------------------|-------------------|-----------------------|-------------------|--------|-------------------|------|------| | PARAMETER | IEEE | PCMCIA | MIN | MAX | MIN | MAX | UNII | | Read Cycle Time | t <sub>AVAV</sub> | t <sub>cR</sub> | 150 | | 100 | | | | Address Access Time | $t_{AVQV}$ | t <sub>a</sub> (A) | | 150 | | 100 | | | Card Enable Access Time | t <sub>ELQV</sub> | t <sub>a</sub> (CE) | _ | 150 | <del></del> | 100 | | | Output Enable Access Time | t <sub>GLQV</sub> | t <sub>a</sub> (OE) | | 75 | | 50 | ı | | Output Disable Time from CE#* | t <sub>EHQV</sub> | t <sub>dis</sub> (CE) | | 75 | | 50 | ns | | Output Disable Time from OE#* | t <sub>GHQZ</sub> | t <sub>dis</sub> (OE) | _ | 75 | | 50 | | | Output Enable Time from CE# | tELQNZ | t <sub>en</sub> (CE) | 5 | | 5 | | | | Output Enable Time from OE# | tGLQNZ | t <sub>en</sub> (OE) | 5 | _ | 5 | _ | | | Data Valid from Address Change | t <sub>AXQX</sub> | t <sub>v</sub> (A) | 0 | | 0 | | | | Power-Down Recovery to Output Delay | t <sub>PHQV</sub> | | | 800 | | 530 | | <sup>\*</sup> Time until output becomes floating. (The output voltage is not defined.) # 11.2 AC Waveforms for Read Operations Note) 1. WE# = "HIGH", during a read cycle. - 2. Either "HIGH" or "LOW" in diagonal areas. - 3. The output data becomes valid when last interval, ta (A), ta (CE) or ta (OE) have concluded. | Data Scrap Time for WE | 1DA MU | tsu (D W Dil) | 30 | | 70 | | | |--------------------------------------|-------------------|--------------------------|----------|----------|----|-----|----| | Data Hold Time | twHDX | th (D) | 20 | | 15 | | ns | | Output Enable Hold from WE# | twHGL | th (OE-WE) | 10 | | 10 | | | | Card Enable Setup time for WE# | t <sub>ELWH</sub> | t <sub>su</sub> (CE-WEH) | 100 | | 70 | | | | Address Setup for WE# | t <sub>AVWH</sub> | t <sub>su</sub> (A-WEH) | 100 | | 70 | | | | Write Pulse Width | twLWH | t <sub>w</sub> (WE) | 80 | <u> </u> | 60 | | | | WE# High to RDY/BSY# Going Low | twhrl | | <u> </u> | 300 | | 150 | | | Power-Down Recovery to WE# Going Low | tpHWL | | 1 | _ | 1 | | μs | # 11. 3. 2 CE# Controlled Write Operations $(Ta = 0~60^{\circ}C)$ | PARAMETER | S | YMBOL | MBOL $V_{CC} = 3.3V$ V | | V <sub>CC</sub> = | 5.0V | LINITE | |--------------------------------------|-------------------|--------------------------|------------------------|-----|-------------------|------|--------| | | IEEE | PCMCIA | MIN | MAX | MIN | MAX | UNIT | | Write Cycle Time | t <sub>AVAV</sub> | t <sub>cW</sub> | 150 | | 100 | | | | Address Setup Time | t <sub>AVEL</sub> | t <sub>su</sub> (A) | 20 | | 10 | _ | | | Write Recovery Time | t <sub>ehax</sub> | t <sub>rec</sub> (CE) | 20 | | 15 | | | | Data Setup Time for CE# | t <sub>DVEH</sub> | t <sub>su</sub> (D-CEH) | 50 | | 40 | | | | Data Hold Time | tehdx | th (D) | 20 | | 15 | | ns | | Output Enable Hold from CE# | tengl | th (OE-CE) | 10 | _ | 10 | | | | Write Enable Setup time for CE# | twleh | t <sub>su</sub> (WE-CEH) | 100 | | 70 | | | | Address Setup for CE# | taveh | t <sub>su</sub> (A-CEH) | 100 | _ | 70 | | | | Card Enable Pulse Width | teleh | tw (CE) | 80 | | 60 | | | | CE# High to RDY/BSY# Going Low | tehrl | | | 300 | | 150 | | | Power-Down Recovery to CE# Going Low | t <sub>PHEL</sub> | | 1 | | 1 | | μs | Note) While the data signal is in output mode, do not apply an opposite phase input signal. Note) While the data signal is in output mode, do not apply an opposite phase input signal. | Set Lock-Bit Time | t <sub>WHQV3</sub> | 2 | 18 | 21 | | 9.5 | 12 | <del></del> . | μs | |----------------------------|--------------------|-------------|-----|------|----|-----|-----|---------------|----| | - | t <sub>EHQV3</sub> | | | | | | | | | | Clear Block Lock-Bits Time | t <sub>WHQV4</sub> | 2 | 1.5 | 1.8 | _ | 0.9 | 1.1 | | s | | | t <sub>EHQV4</sub> | | | | | | | | | | Byte Write Suspend Latency | twhrhi | <del></del> | | 6 | 7 | | 5 | 6 | μs | | Time to Read | t <sub>EHRH1</sub> | | | | | | | | | | Erase Suspend Latency | twhRH2 | _ | _ | 16.2 | 20 | _ | 9.6 | 12 | μs | | Time to Read | t <sub>EHRH2</sub> | | | | | | | | | - 1. Typical values measured at Ta = 25°C and norminal voltages. Assumes corresponding lock-bits are not set. Subject to change based on device characterization. - 2. Excludes system-level overhead. - 3. Sampled but not 100% tested. | CE# Recover Time | $t_{rec}(V_{CC})$ | _ | 1.0 | | μs | |------------------------------|-----------------------------|-------------|-----|-----|----| | V <sub>CC</sub> Rising Time | t <sub>pr</sub> | 2 | 0.1 | 300 | ms | | V <sub>CC</sub> Falling Time | t <sub>pf</sub> | 2 | 3.0 | 300 | ms | | RESET Width | tw (RESET) | _ | 10 | | μs | | RESET Width | t <sub>h</sub> (Hi–Z RESET) | | 1 | _ | ms | | RESET Width | t <sub>s</sub> (Hi–Z RESET) | <del></del> | 0 | _ | ms | - 1. $V_{iMAX}$ means Absolute Maximum Voltage for input in the period of 0.0V < $V_{CC}$ < 2.0 V, Vi (CE#) is only 0.00V- $V_{iMAX}$ - 2. The t<sub>pr</sub> and t<sub>pf</sub> are defined as "linear waveforms" in the period of 10% to 90%, or vice-versa. Even if the waveform is not a "liner waveform," its rising and falling time must meet this specification. Power-Up/Down Timing fot Systems Supporting RESET nemory card. - Avoid allowing the memory card connectors to come in contact with metals and avoid touching the connectors, as the internal circuits can be damaged by static electricity. - Avoid storing in direct sunlight, high temperatures (do not place near heaters or radiators), high humidity and dusty areas. - Avoid subjecting the memory card to strong physical abuse. Dropping, bending, smashing or throwing the card can result in loss of function. - When the memory card is not being used, return it to its protective case. - Do not allow the memory card to come in contact with fire. # FLASH MEMORY FLASH NON-VOLATILE MEMORY FLASH E2ROM FLASH ROM READ ONLY MEMORY ETOX ID243E01 4M PC Card conforms to PCMCIA Rel. 2.0