## OXmPCI952 DATA SHEET Integrated High Performance Dual UARTs, 8-bit Local Bus/Parallel Port. 3.3v PCI/miniPCI interface. #### **FEATURES** - Dual 16C950 High performance UART channels - 8-bit Pass-through Local Bus (*PCI Bridge*) - IEEE1284 Compliant SPP/EPP/ECP parallel port (with external transceiver) - Efficient 32-bit, 33MHz, Multi-function target-only PCI controller, fully compliant to PCI Local Bus specification 3.0, and PCI Power Management Specification 1.1 - PCI and miniPCI Modes (with CLKRUN# and PME# generation in the D3cold state, in miniPCI mode) - UARTs fully software compatible with 16C550-type devices. - UART operation up to 60 MHz via external clock source. Up to 20MHz with the crystal oscillator. - Baud rates up to 60Mbps in external 1x clock mode and 15Mbps in asynchronous mode. - 128-byte deep FIFO per transmitter and receiver - Flexible clock prescaler, from 1 to 31.875 - Automated in-band flow control using programmable Xon/Xoff in both directions - Automated out-of-band flow control using CTS#/RTS# and/or DSR#/DTR# - Arbitrary trigger levels for receiver and transmitter FIFO interrupts and automatic in-band and out-of-band flow control - Infra-red (IrDA) receiver and transmitter operation - 9-bit data framing, as well as 5,6,7 and 8 bits - Detection of bad data in the receiver FIFO - Global Interrupt Status and readable FIFO levels to facilitate implementation of efficient device drivers. - Local registers to provide status/control of device functions. - 11 multi-purpose I/O pins, which can be configured as input interrupt pins or 'wake-up'. - Auto-detection of a wide range of Microwire<sup>TM</sup> compatible EEPROMs, to configure device parameters. - Function access, to pre-configure each function prior to handover to generic device drivers. - Operation via IO or memory mapping. - 3.3V operation (5v tolerance on selected I/Os) - Extended Operating Temp. Range: -40C to 105C - 160-pin LQFP/176-pin BGA package #### DESCRIPTION The OXmPCI952 is a single chip solution for PCI and mini-PCI based serial and parallel expansion add-in cards. It is a dual function PCI device, where function 0 offers two ultra-high performance OX16C950 UARTs, and function 1 is configurable either as an 8-bit Local Bus or a bi-directional parallel port. Each UART channel in the OXmPCI952 is the fastest available PC-compatible UART, offering data rates up to 15Mbps and 128-byte deep transmitter and receiver FIFOs. The deep FIFOs reduce CPU overhead and allow utilisation of higher data rates. Each UART channel is software compatible with the widely used industry-standard 16C550 devices (and compatibles), as well as the OX16C95x family of high performance UARTs. In addition to increased performance and FIFO size, the UARTs also provide the full set of OX16C95x enhanced features including automated in-band flow control, readable FIFO levels etc. To enhance device driver efficiency and reduce interrupt latency, internal UARTs have multi-port features such as shadowed FIFO fill levels, a global interrupt source register and Good-Data Status, readable in four adjacent DWORD registers visible to logical functions in I/O space and memory space. Expansion of serial cards beyond two channels is possible using the 8-bit pass-through Local Bus function. The addressable space can be increased up to 256 bytes, and divided into four chip-select regions. This flexible expansion scheme caters for cards with up to 18 serial ports using external 16C950, 16C952, 16C954 or compatible devices, or composite applications such as combined serial and parallel port expansion cards. The parallel port is an IEEE 1284 compliant SPP/EPP/ECP parallel port that fully supports the existing Centronics interface. The parallel port can be enabled in place of the Local Bus. An external bus transceiver is required for 5V parallel port operation. The configuration register values are programmed using an external Microwire™ compatible serial EEPROM. This EEPROM can also be used to provide *function access*, to pre-configure each UART into enhanced modes or pre-configure devices on the local bus/parallel port, prior to any PCI configuration accesses and before control is handed to (generic) device drivers. Oxford Semiconductor Ltd. External—Free Release © Oxford Semiconductor 2005 OXmPCI952 DataSheet DS-0020 – June 2005 25 Milton Park, Abingdon, Oxon, OX14 4SH, UK Tel: +44 (0)1235 824900 Fax: +44(0)1235 821141 ## **REVISION HISTORY** | REV | DATE | REASON FOR CHANGE / SUMMARY OF CHANGE | | | | | |----------|------------|------------------------------------------------------------------|--|--|--|--| | 1.0 | 05/09/2003 | Initial DataSheet | | | | | | Jan 2005 | 25/1/2005 | Revisions for additional 176-pin BGA layout | | | | | | Jun 2005 | 8/6/2005 | Revision for additional green order code for 160-pin LQFP layout | | | | | ## TABLE OF CONTENTS | 1 | BLOCK DIAGRAM | 8 | |----------------|-----------------------------------------|----| | 2 | PIN INFORMATION—160-PIN LQFP | 9 | | 2.1 | PINOUTS | | | 2.2 | PIN DESCRIPTIONS | 10 | | 2 | PIN INFORMATION—176-PIN BGA | 1/ | | 3 | | | | 3.1<br>3.2 | PINOUTSPIN DESCRIPTIONS | | | | | | | 4 | CONFIGURATION & OPERATION | | | 5 | PCI TARGET CONTROLLER | 23 | | 5.1 | OPERATION | | | 5.2 | CONFIGURATION SPACE | | | 5.2.1 | | | | 5.3 | ACCESSING LOGICAL FUNCTIONS | | | 5.3.1 | | | | 5.3.2 | | | | 5.3.3 | | | | 5.4 | ACCESSING LOCAL CONFIGURATION REGISTERS | | | 5.4.1 | | | | 5.4.2 | | | | 5.4.3 | , | | | 5.4.4<br>5.4.5 | · · · · · · · · · · · · · · · · · · · | | | 5.4.6 | · · · · · · · · · · · · · · · · · · · | | | 5.4.7 | , | | | 5.4.8 | | | | 5.5 | PCI INTERRUPTS | | | 5.6 | POWER MANAGEMENT | | | 5.6.1 | | | | 5.6.2 | | | | 5.7 | MINIPCI SUPPORT | | | 5.8 | DEVICE DRIVERS | | | 6 | INTERNAL OX16C950 UARTS | Δ7 | | 6.1 | OPERATION - MODE SELECTION | | | 6.1.1 | | | | 6.1.2 | | | | 6.1.3 | | | | 6.1.4 | | | | 6.1.5 | | | | 6.1.6 | 5 950 MODE | 48 | | 6.2 | REGISTER DESCRIPTION TABLES | | | 6.3 | RESET CONFIGURATION | 53 | | 6.3.1 | 1 HARDWARE RESET | 53 | | 6.3.2 | | | | 6.4 | TRANSMITTER AND RECEIVER FIFOS | | | 6.4.1 | | | | 6.5 | LINE CONTROL & STATUS | | | 6.5.1 | | | | 6.5.2 | | | | 6.5.3 | 3 LINE STATUS REGISTER 'LSR' | 56 | | 6.6 | INTERRUPTS & SLEEP MODE | 57 | |---------|-----------------------------------------|----| | 6.6.1 | INTERRUPT ENABLE REGISTER 'IER' | 57 | | 6.6.2 | INTERRUPT STATUS REGISTER 'ISR' | 58 | | 6.6.3 | INTERRUPT DESCRIPTION | 58 | | 6.6.4 | SLEEP MODE | 59 | | 6.7 | MODEM INTERFACE | 59 | | 6.7.1 | MODEM CONTROL REGISTER 'MCR' | 59 | | 6.7.2 | MODEM STATUS REGISTER 'MSR' | 60 | | 6.8 | OTHER STANDARD REGISTERS | | | 6.8.1 | DIVISOR LATCH REGISTERS 'DLL & DLM' | | | 6.8.2 | SCRATCH PAD REGISTER 'SPR' | 60 | | 6.9 | AUTOMATIC FLOW CONTROL | 61 | | 6.9.1 | ENHANCED FEATURES REGISTER 'EFR' | | | 6.9.2 | SPECIAL CHARACTER DETECTION | | | 6.9.3 | AUTOMATIC IN-BAND FLOW CONTROL | 62 | | 6.9.4 | AUTOMATIC OUT-OF-BAND FLOW CONTROL | | | 6.10 | BAUD RATE GENERATION | | | 6.10.1 | GENERAL OPERATION | 63 | | 6.10.2 | CLOCK PRESCALER REGISTER 'CPR' | 63 | | 6.10.3 | TIMES CLOCK REGISTER 'TCR' | 63 | | 6.10.4 | EXTERNAL 1X CLOCK MODE | 65 | | 6.10.5 | CRYSTAL OSCILLATOR CIRCUIT | 65 | | 6.11 | ADDITIONAL FEATURES | 65 | | 6.11.1 | ADDITIONAL STATUS REGISTER 'ASR' | 65 | | 6.11.2 | FIFO FILL LEVELS 'TFL & RFL' | | | 6.11.3 | ADDITIONAL CONTROL REGISTER 'ACR' | 66 | | 6.11.4 | TRANSMITTER TRIGGER LEVEL 'TTL' | | | 6.11.5 | RECEIVER INTERRUPT. TRIGGER LEVEL 'RTL' | | | 6.11.6 | FLOW CONTROL LEVELS 'FCL' & 'FCH' | | | 6.11.7 | DEVICE IDENTIFICATION REGISTERS | | | 6.11.8 | CLOCK SELECT REGISTER 'CKS' | | | 6.11.9 | NINE-BIT MODE REGISTER 'NMR' | | | 6.11.10 | MODEM DISABLE MASK 'MDM' | 69 | | 6.11.11 | READABLE FCR 'RFC' | 69 | | 6.11.12 | GOOD-DATA STATUS REGISTER 'GDS' | 69 | | 6.11.13 | PORT INDEX REGISTER 'PIX' | | | 6.11.14 | CLOCK ALTERATION REGISTER 'CKA' | 70 | | 7 L( | OCAL BUS | 71 | | | OVERVIEW | | | | OPERATION | | | 7.2 | CONFIGURATION & PROGRAMMING | | | | | | | | IDIRECTIONAL PARALLEL PORT | 73 | | 8.1 | OPERATION AND MODE SELECTION | | | 8.1.1 | SPP MODE | | | 8.1.2 | PS2 MODE | | | 8.1.3 | EPP MODE | | | 8.1.4 | ECP MODE | | | | PARALLEL PORT INTERRUPT | | | 8.3 | REGISTER DESCRIPTION | | | 8.3.1 | PARALLEL PORT DATA REGISTER 'PDR' | | | 8.3.2 | ECP FIFO ADDRESS / RLE | | | 8.3.3 | DEVICE STATUS REGISTER 'DSR' | | | 8.3.4 | DEVICE CONTROL REGISTER 'DCR' | | | 8.3.5 | EPP ADDRESS REGISTER 'EPPA' | | | 8.3.6 | EPP DATA REGISTERS 'EPPD1-4' | /6 | ## OXFORD SEMICONDUCTOR LTD. | 8.3.7 | ECP DATA FIFO | 76 | |--------|------------------------------------------------------|-----| | 8.3.8 | TEST FIFO | | | 8.3.9 | CONFIGURATION A REGISTER | 76 | | 8.3.10 | CONFIGURATION B REGISTER | | | 8.3.11 | EXTENDED CONTROL REGISTER 'ECR' | 77 | | 9 SI | ERIAL EEPROM | 78 | | 9.1 | SPECIFICATION | 78 | | 9.1.1 | ZONE 0: HEADER | 79 | | 9.1.2 | ZONE 1: LOCAL CONFIGURATION REGISTERS | 80 | | 9.1.3 | ZONE 2: IDENTIFICATION REGISTERS | 81 | | 9.1.4 | ZONE 3: PCI CONFIGURATION REGISTERS | 81 | | 9.1.5 | ZONE 4 : POWER MANAGEMENT DATA (AND DATA_SCALE ZONE) | | | 9.1.6 | ZONE 5 : FUNCTION ACCESS | | | 9.1.7 | MINIMUM PROGRAMMING REQUIREMENTS. | 83 | | 10 | OPERATING CONDITIONS | 84 | | 10.1 | DC ELECTRICAL CHARACTERISTICS | 84 | | 11 | AC ELECTRICAL CHARACTERISTICS | 86 | | | PCI BUS | | | 11.2 | LOCAL BUS | | | 11.3 | SERIAL PORTS | 88 | | 12 | TIMING WAVEFORMS | 90 | | 12 | TIIVIIIVG WAVEFORWS | 07 | | 13 | PACKAGE INFORMATION | 104 | | 13.1 | 160-PIN LQFP PACKAGE | 104 | | 13.2 | 176-PIN BGA PACKAGE | 105 | | 14 | ORDERING INFORMATION | 106 | | | | | ## PERFORMANCE COMPARISON | Feature | OXmPCI952 | 16C552 +<br>PCI Bridge | 16C652 +<br>PCI Bridge | |------------------------------------------------------------------|-----------|------------------------|------------------------| | Internal serial channels | 2 | 0 | 0 | | Integral IEEE 1284 EPP/ECP parallel port | yes | no | no | | Multi-function PCI device | yes | no | no | | Support for PCI Power Management | yes | no | no | | Zero wait-state write operation | yes1 | no | no | | No. of available Local Bus interrupt pins | 11 | 2 | 2 | | DWORD access to UART Interrupt Source<br>Registers & FIFO Levels | yes | no | no | | Good-Data status | yes | no | no | | Full Plug and Play with external EEPROM | yes | yes | yes | | External 1x baud rate clock | yes | no | no | | Max baud rate in normal mode | 15 Mbps | 115 Kbps | 1.5 Mbps | | Max baud rate in 1x clock mode | 60 Mbps | n/a | n/a | | FIFO depth | 128 | 16 | 64 | | Sleep mode | yes | no | yes | | Auto Xon/Xoff flow | yes | no | yes | | Auto CTS#/RTS# flow | yes | no | yes | | Auto DSR#/DTR# flow | yes | no | no | | No. of Rx interrupt thresholds | 128 | 4 | 4 | | No. of Tx interrupt thresholds | 128 | 1 | 4 | | No. of flow control thresholds | 128 | n/a | 4 | | Transmitter empty interrupt | yes | no | no | | Readable status of flow control | yes | no | no | | Readable FIFO levels | yes | no | no | | Clock prescaler options | 248 | n/a | 2 | | Rx/Tx disable | yes | no | no | | Software reset | yes | no | no | | Device ID | yes | no | no | | 9-bit data frames | yes | no | no | | RS485 buffer enable | yes | no | no | | Infra-red (IrDA) | yes | no | yes | Table 1: OXmPCI952 performance compared with PCI Bridge + generic UART combinations Note 1: Zero wait-state applies only to the internal UARTs (after the assertion of DEVSEL#). Read operation incurs 1 wait state. #### Improvements of the OXmPCI952 over discrete solutions #### Higher degree of integration: The OXmPCI952 device offers two internal 16C950 high-performance UARTs and an 8-bit Local Bus or a Bi-directional parallel port. #### Multi-function device: The OXmPC1952 is a multi-function device to enable users to load individual device drivers for the internal serial ports, drivers for the peripheral devices connected to the Local Bus or drivers for the internal parallel port. #### Dual Internal OX16C950 UARTs The OXmPCI952 device contains two ultra-high performance UARTs, which can increase driver efficiency by using features such as the 128-byte deep transmitter & receiver FIFOs, flexible clock options, automatic flow control, programmable interrupt and flow control trigger levels and readable FIFO levels. Data rates are up to 60Mbps. #### Improved access timing: Access to the internal UARTs, require zero or one PCI wait states. A PCI read transaction from an internal UART can complete within five PCI clock cycles and a write transaction to an internal UART can complete within four PCI clock cycles. #### Reduces interrupt latency: The OXmPCI952 device offers shadowed FIFO levels and Interrupt status registers of the internal UARTs, and the MIO pins. This reduces the device driver interrupt latency. #### Power management: The OXmPCI952 device complies with the *PCI Power Management Specification 1.1* and the Microsoft *Communications Device-class Power Management Specification 2.0 (2000)*. Both functions offer the extended capabilities for Power Management. This achieves significant power savings by enabling device drivers to power down the PCI functions. For function 0, this is through switching off the channel clock, in power state D3. Wake-up (PME# generation) can be requested by either functions. For function 0, this is via the RI# inputs of the UARTs in the power-state D3 or any modem line and SIN inputs of the UARTs in power-state D2. For function 1, this is via the MIO[2] input. #### **External EEPROM:** The OXmPCl952 device is configured from an external EEPROM, to meet the end-user's requirements. An overrun detection mechanism built into the eeprom controller prevents the PCI system from 'hanging' due to an incorrectly programmed eeprom. An eeprom is required for this device to meet the *minimum programming requirements*. See Section 10.1.7 ## 1 BLOCK DIAGRAM **OXmPCI952 Block Diagram** #### 2 PIN INFORMATION—160-PIN LQFP #### 2.1 Pinouts #### Dual UARTs + 8-BIT Local Bus (Mode = 0) # #### Dual UARTs + Parallel Port (Mode = 1) ## 2.2 Pin Descriptions For the actual pinouts of the OXmPCI952 device for this package type, please refer to section 2.1 Pinouts. | PCI / mini-PCI Interface | PCI / mini-PCI Interface | | | | | | | |-----------------------------|--------------------------|------------|-----------------------------------------------------------|--|--|--|--| | Mode 0, Mode 1 | Dir <sup>1</sup> | Name | Description | | | | | | 139, 140, 141, 143, 144, | P_I/O | AD[31:0] | Multiplexed PCI Address/Data bus | | | | | | 145, 147, 148, 151, 152, | | | | | | | | | 155, 156, 157, 160, 1, 2, | | | | | | | | | 14, 15, 18, 19, 20, 23, 24, | | | | | | | | | 26, 28, 29, 32, 33, 34, 36, | | | | | | | | | 37, 38 | | | | | | | | | 149, 3, 13, 27 | P_I | C/BE[3:0]# | PCI Command/Byte enable | | | | | | 137 | P_I | CLK | PCI system clock | | | | | | 4 | P_I | FRAME# | Cycle Frame | | | | | | 7 | P_0 | DEVSEL# | Device Select | | | | | | 5 | P_I | IRDY# | Initiator ready | | | | | | 6 | P_0 | TRDY# | Target ready | | | | | | 9 | P_0 | STOP# | Target Stop request | | | | | | 12 | P_I/O | PAR | Parity | | | | | | 11 | P_0 | SERR# | System error | | | | | | 10 | P_I/O | PERR# | Parity error | | | | | | 150 | P_I | IDSEL | Initialisation device select | | | | | | 135 | P_I | RST# | PCI system reset | | | | | | 133 | P_OD | INTA# | Default PCI Interrupt Line. For Function 0 and Function 1 | | | | | | 134 | P_OD | INTB# | Optional PCI interrupt Line ( <i>PCI Mode</i> ) | | | | | | 134 | P_I/O | CLKRUN# | ClockRun# Line ( <i>mini-PCI mode</i> ) | | | | | | 138 | P_OD | PME# | Power management event | | | | | | Serial port pins | Serial port pins | | | | | | |------------------|------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Mode 0, Mode 1 | Dir <sup>1</sup> | Name | Description | | | | | 46 | I | FIFOSEL | FIFO select. For backward compatibility with 16C550, 16C650 and 16C750 devices the UARTs' FIFO depth is 16 when FIFOSEL is low. The FIFO size is increased to 128 when FIFOSEL is high. The unlatched state of this pin is readable by software. The FIFO size may also be set to 128 by setting FCR[5] when LCR[7] is set, or by putting the device into enhanced mode. | | | | | 55, 54 | O(h) | SOUT[1:0] IrDA_Out[1:0] | UART serial data outputs UART IrDA data output when MCR[6] of the corresponding channel is set in enhanced mode | | | | | 68, 47 | I(h)<br>I(h) | SIN[1:0]<br>IrDA_In[1:0] | UART serial data inputs UART IrDA data input when IrDA mode is enabled (see above) | | | | | 66, 49 | I(h) | DCD[1:0]# | Active-low modem data-carrier-detect input | | | | | Serial port pins | | | | | | |------------------|------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Mode 0, Mode 1 | Dir <sup>1</sup> | Name | Description | | | | 59, 52 | O(h) | DTR[1:0]# | Active-low modem data-terminal-ready output. If automated DTR# flow control is enabled, the DTR# pin is asserted and deasserted if the receiver FIFO reaches or falls below the programmed thresholds, respectively. | | | | | O(h) | 485_En[1:0] | In RS485 half-duplex mode, the DTR# pin may be programmed to reflect the state of the transmitter empty bit to automatically control the direction of the RS485 transceiver buffer (see register ACR[4:3]) | | | | | O(h) | Tx_Clk_Out[1:0] | Transmitter 1x clock (baud rate generator output). For isochronous applications, the 1x (or Nx) transmitter clock may be asserted on the DTR# pins (see register CKS[5:4]) | | | | 58, 53 | O(h) | RTS[1:0]# | Active-low modem request-to-send output. If automated RTS# flow control is enabled, the RTS# pin is deasserted and reasserted whenever the receiver FIFO reaches or falls below the programmed thresholds, respectively. | | | | 60, 51 | I(h) | CTS[1:0]# | Active-low modem clear-to-send input. If automated CTS# flow control is enabled, upon deassertion of the CTS# pin, the transmitter will complete the current character and enter the idle mode until the CTS# pin is reasserted. Note: flow control characters are transmitted regardless of the state of the CTS# pin. | | | | 61, 50 | I(h) | DSR[1:0]# | Active-low modem data-set-ready input. If automated DSR# flow control is enabled, upon deassertion of the DSR# pin, the transmitter will complete the current character and enter the idle mode until the DSR# pin is reasserted. Note: flow control characters are transmitted regardless of the state of the DSR# pin | | | | | I(h) | Rx_Clk_In[1:0] | External receiver clock for isochronous applications. The Rx_Clk_In is selected when CKS[1:0] = '01'. | | | | 67, 48 | I(h) | RI[1:0]# | Active-low modem Ring-Indicator input | | | | | I(h) | Tx_Clk_In[1:0] | External transmitter clock. This clock can be used by the transmitter (and indirectly by the receiver) when CKS[6]='1'. | | | | 64 | 0 | XTLO | Crystal oscillator output | | | | 63 | I | XTLI | Crystal oscillator input up to 20MHz. External clock pin up to 60MHz. | | | | 8-bit local bus | | | | | | |------------------------------------------|------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Mode 0 | Dir <sup>1</sup> | Name | Description | | | | 71 | 0 | UART_Clk_Out | Buffered crystal output. This clock can drive external UARTs connected to the local bus. Can be enabled / disabled by software. | | | | 123 | O(h) | LBRST | Local bus active-high reset | | | | 124 | 0 | LBRST# | Local bus active-low reset | | | | 102 | 0 | LBDOUT | Local bus data out enable. This pin can be used by external transceivers; it is high when LBD[7:0] are in output mode and low when they are in input mode. | | | | 108 | 0 | LBCLK | Buffered PCI clock. Can be enabled / disabled by software | | | | 113, 114, 115, 116 | O(h) O(h) | LBCS[3:0]#<br>LBDS[3:0]# | Local bus active-low Chip-Select (Intel mode) Local bus active-low Data-Strobe (Motorola mode) | | | | 111 | 0 | LBWR# | Local Bus active-low write-strobe (Intel mode) Local Bus Read-not-Write control (Motorola mode) | | | | 112 | O<br>Z | LBRD#<br>Hi-Z | Local Bus active-low read-strobe (Intel mode) Permanent high impedance (Motorola mode) | | | | 104, 105, 106, 107<br>119, 120, 121, 122 | O(h) | LBA[7:0] | Local bus address signals | | | | 92, 93, 94, 95<br>98, 99, 100, 101 | I/O(h) | LBD[7:0] | Local bus data signals | | | | Parallel port | | | | | | |---------------|------------------|----------|-------------------------------------------------------------------------------------------------------------------------------|--|--| | Mode 1 | Dir <sup>1</sup> | Name | Description | | | | 123 | I(h) | ACK# | Acknowledge (SPP mode). ACK# is asserted (low) by the peripheral to indicate that a successful data transfer has taken place. | | | | | I(h) | INTR# | Identical function to ACK# (EPP mode). | | | | 122 | I(h) | PE | Paper Empty. Activated by printer when it runs out of paper. | | | | 121 | I(h) | BUSY | Busy (SPP mode). BUSY is asserted (high) by the peripheral when it is not ready to accept data | | | | | I(h) | WAIT# | Wait (EPP mode). Handshake signal for interlocked IEEE 1284 compliant EPP cycles. | | | | 107 | OD(h) | SLIN# | Select (SPP mode). Asserted by host to select the peripheral | | | | | O(h) | ADDRSTB# | Address strobe (EPP mode) provides address read and write strobe | | | | 120 | I(h) | SLCT | Peripheral selected. Asserted by peripheral when selected. | | | | 119 | I(h) | ERR# | Error. Held low by the peripheral during an error condition. | | | | 106 | OD(h) | INIT# | Initialise (SPP mode). Commands the peripheral to initialise. | | | | | O(h) | INIT# | Initialise (EPP mode). Identical function to SPP mode. | | | | 105 | OD(h) | AFD# | Auto Feed (SPP mode, open-drain) | | | | | O(h) | DATASTB# | Data strobe (EPP mode) provides data read and write strobe | | | | Parallel port | | | | | | |------------------------------------|------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Mode 1 | Dir <sup>1</sup> | Name | Description | | | | 104 | OD(h) | STB# | Strobe (SPP mode). Used by peripheral to latch data currently available on PD[7:0] | | | | | O(h) | WRITE# | Write (EPP mode). Indicates a write cycle when low and a read cycle when high | | | | 92, 93, 94, 95<br>98, 99, 100, 101 | I/O(h) | PD[7:0] | Parallel data bus | | | | 102 | 0 | PDOUT | Parallel Port data out enable. This pin should be used by external transceivers for 5V signalling; it is high when PD[7:0] are in output mode and low when they are in input mode. | | | | Multi-purpose & E | Multi-purpose & External interrupt pins | | | | | | | |-------------------|-----------------------------------------|------------------|-----------|-----------------------------------------------------------------------------------------------------|--|--|--| | | | Dir <sup>1</sup> | Name | Description | | | | | Mode 0 | Mode 1 | | | | | | | | 132 | - | I/O(h) | MIO0 | Multi-purpose I/O 0. Can drive high or low, or assert a PCI interrupt | | | | | - | 132 | 0 | NC | Output Driving '0'. Can be left as a No-connect. | | | | | 131 | 131 | I/O(h) | MIO1 | Multi-purpose I/O 1. Can drive high or low, or assert a PCI interrupt (as long as LCC[6:5] = "00"). | | | | | 131 | 131 | 0 | NC | Output Driving '0' (when LCC[6:5] $\neq$ '00') Can be left as a No-Connect. | | | | | 130 | 130 | I/O(h) | MIO2 | Multi-purpose I/O 2. When LCC[7] = 0, this pin can drive high or low, or assert a PCI interrupt. | | | | | 130 | 130 | l | PME_In | Input power management event. When LCC[7] is set this input pin can assert a function 1 PME#. | | | | | | 89, 90, 91 | | MIO[10:3] | Multi-purpose I/O pins. Can drive high or low, or assert a PCI | | | | | 125, 126, 127 | , 128, 129 | | | interrupt | | | | | EEPROM pins | | | | |----------------|------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Mode 0, Mode 1 | Dir <sup>1</sup> | Name | Description | | 41 | 0 | EE_CK | EEPROM clock | | 39 | 0 | EE_CS | EEPROM active-high Chip Select | | 42 | IU(h) | EE_DI | EEPROM data in, with internal pull-up. When the serial EEPROM is connected, this pin should be pulled up using a 1-10k resistor. <i>Pin to be connected to the external EEPROM's EE DO pin</i> | | 40 | 0 | EE_DO | EEPROM data out. Pin to be connected to the external EEPROM's EE_DI pin. | | Miscellaneous pins | | | | | | | |--------------------|------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | Dir <sup>1</sup> | Name | Description | | | | | 45 | ı | MODE | Mode selection Pin O: Function 0: Dual UART. Function 1: 8-bit Local Bus 1: Function 0: Dual UART. Function 1: Parallel Port. | | | | | 88 | I(h) | PCI/miniPCI | PCI/miniPCI selection Pin. | | | | | | .() | | Tied Low for PCI mode. Tied High for miniPCI mode. | | | | | Power and ground | | | | |--------------------------------------------------------------------------------------------|---|-----|--------------------------| | 17, 22, 31, 43, 57, 65, 69, 72, 73, 74, 75, 76, 83, 84, 85, 86, 87, 97, 110, 118, 154, 158 | V | VDD | Power Supply (3.3V) | | 8, 16, 21, 25, 30, 35, 44, 56, 62,<br>70, 96, 103, 109, 117, 136, 142,<br>146, 153, 159 | G | GND | Power Supply Ground (0V) | Table 2: Pin Descriptions ## Note 1: I/O Direction key: | P_I | PCI input | 3.3v Only | |-------|---------------------------|-----------| | P_0 | PCI output / PCITristates | 3.3v Only | | P_I/O | PCI bi-directional | 3.3v Only | | P_OD | PCI open drain | 3.3v Only | | I Input | LVTTL level | |---------|-------------| Input I(h) LVTTL level, 5v tolerant Input with internal pull-up IU(h) LVTTL level, 5v tolerant I/O(h) Bi-Directional LVTTL level, 5v tolerant 0 Output Standard Output Output Open drain Open drain O(h) OD 5v tolerant (High Voltage BI-Direct in output mode) Standard Open-drain Output 5v tolerant (High Voltage BI-Direct in open-drain mode) OD(h) NC No connect G Ground ٧ 3.3V power ## 3 PIN INFORMATION—176-PIN BGA #### 3.1 Pinouts ### Dual UARTs + 8-BIT Local Bus (Mode = 0) | L | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |---|--------|-------|-------|---------|--------|-------|-------|-------|-------|-------------------|------|--------|--------|--------|-----------------| | Α | GND | AD19 | AD21 | AD22 | C/BE3# | AD26 | NC | AD30 | CLK | INTB#/<br>CLKRUN# | MIO1 | MIO4 | MIO7 | LBRST | LBA3 | | В | C/BE2# | AD18 | VDD | AD20 | VDD | IDSEL | GND | NC | AD29 | GND | MIO0 | MIO5 | LBRST# | NC | LBCS0# | | C | FRAME# | AD16 | NC | NC | GND | AD24 | AD27 | AD28 | AD31 | RST# | MIO2 | MIO6 | LBA1 | LBA2 | LBCS1# | | D | TRDY# | IRDY# | AD17 | NC | AD23 | AD25 | NC | GND | PME# | INTA# | MIO3 | LBA0 | NC | GND | LBRD# | | Ε | STOP# | PERR# | GND | DEVSEL# | | | | | - | | | LBCS3# | LBCS2# | VDD | GND | | F | C/BE1# | AD15 | PAR | SERR# | | | | | | | | LBCLK | VDD | LBWR# | LBA5 | | G | VDD | AD13 | GND | AD14 | | | | | | | | LBA7 | LBA6 | LBA4 | GND | | Н | GND | AD11 | AD12 | VDD | | | | | | | | LBD2 | LBD0 | LBDOUT | LBD1 | | J | AD9 | AD8 | GND | AD10 | | | | | | | | LBD4 | GND | LBD3 | VDD | | K | AD7 | GND | AD6 | C/BE0# | | | | | | | | MIO9 | LBD7 | LBD6 | LBD5 | | L | VDD | GND | AD4 | AD5 | | | | | | | | NC | VDD | MIO10 | MIO8 | | М | AD3 | AD0 | NC | EE_CS | NC | CTS0# | SOUT1 | DTR1# | GND | RI1# | VDD | NC | VDD | VDD | PCI/<br>miniPCI | | N | AD2 | EE_DO | NC | GND | SIN0 | DTR0# | GND | CTS1# | VDD | VDD | NC | NC | NC | NC | VDD | | Р | AD1 | NC | EE_DI | FIFOSEL | DCD0# | SOUT0 | RTS1# | DSR1# | DCD1# | UART_Ck<br>_Out | VDD | NC | NC | NC | VDD | | R | EE_CK | VDD | Mode0 | RI0# | DSR0# | RTS0# | VDD | XTLI | XTLO | SIN1 | GND | VDD | VDD | VDD | NC | 22 NC—Do not connect these pins: C3,D4,P2,M3,N3,M5,M12,N12,N13,P14,B14,D13,A7,B8,D7,C4,N11,L12,N14,P12,P13,R15 #### Dual UARTs + Parallel Port (Mode = 1) | L | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |---|--------|-------|-------|---------|--------|-------|-------|-------|-------|-------------------|------|------|------|-------|-----------------| | Α | GND | AD19 | AD21 | AD22 | C/BE3# | AD26 | NC | AD30 | CLK | INTB#/<br>CLKRUN# | MIO1 | MIO4 | MIO7 | ACK# | ERR# | | В | C/BE2# | AD18 | VDD | AD20 | VDD | IDSEL | GND | NC | AD29 | GND | NC | MIO5 | NC | NC | NC | | С | FRAME# | AD16 | NC | NC | GND | AD24 | AD27 | AD28 | AD31 | RST# | MIO2 | MIO6 | BUSY | SLCT | NC | | D | TRDY# | IRDY# | AD17 | NC | AD23 | AD25 | NC | GND | PME# | INTA# | MIO3 | PE | NC | GND | NC | | Е | STOP# | PERR# | GND | DEVSEL# | | | | | | | | NC | NC | VDD | GND | | F | C/BE1# | AD15 | PAR | SERR# | | | | | | | | NC | VDD | NC | INIT# | | G | VDD | AD13 | GND | AD14 | | | | | | | | STB# | AFD# | SLIN# | GND | | Н | GND | AD11 | AD12 | VDD | | | | | | | | PD2 | PD0 | PDOUT | PD1 | | | AD9 | AD8 | GND | AD10 | | | | | | | | PD4 | GND | PD3 | VDD | | К | AD7 | GND | AD6 | C/BE0# | | | | | | | | MIO9 | PD7 | PD6 | PD5 | | | VDD | GND | AD4 | AD5 | | | | | | | | NC | VDD | MIO10 | MIO8 | | М | AD3 | AD0 | NC | EE_CS | NC | CTS0# | SOUT1 | DTR1# | GND | RI1# | VDD | NC | VDD | VDD | PCI/<br>miniPCI | | N | AD2 | EE_DO | NC | GND | SIN0 | DTR0# | GND | CTS1# | VDD | VDD | NC | NC | NC | NC | VDD | | Р | AD1 | NC | EE_DI | FIFOSEL | DCD0# | SOUT0 | RTS1# | DSR1# | DCD1# | Uart_Ck<br>_Out | VDD | NC | NC | NC | VDD | | R | EE_CK | VDD | Mode0 | RI0# | DSR0# | RTS0# | VDD | XTLI | XTLO | SIN1 | GND | VDD | VDD | VDD | NC | 31 NC—Do not connect these pins: C3,D4,P2,M3,N3,M5,M12,N12,N13,P14,B14,D13,A7,B8,D7,C4,N11,L12,N14,P12,B13,P13,R15,B11,E12,F12,E13,F14,B15,C15,D15 ## 3.2 Pin Descriptions For the actual pinouts of the OXmPCI952 device for this package type, please refer to section 3.1 Pinouts. | PCI / mini-PCI Interface | PCI / mini-PCI Interface | | | | | | | | |--------------------------|--------------------------|------------|-----------------------------------------------------------|--|--|--|--|--| | Mode 0, Mode 1 | Dir <sup>1</sup> | Name | Description | | | | | | | C9,A8,B9,C8,C7,A6,D6,C6, | P_I/O | AD[31:0] | Multiplexed PCI Address/Data bus | | | | | | | D5,A4,A3,B4,A2,B2,D3,C2, | | | | | | | | | | F2,G4,G2,H3,H2,J4,J1,J2, | | | | | | | | | | K1,K3,L4,L3,M1,N1,P1,M2 | | | | | | | | | | A5,B1,F1,K4 | P_I | C/BE[3:0]# | PCI Command/Byte enable | | | | | | | A9 | P_I | CLK | PCI system clock | | | | | | | C1 | P_I | FRAME# | Cycle Frame | | | | | | | E4 | P_0 | DEVSEL# | Device Select | | | | | | | D2 | P_I | IRDY# | Initiator ready | | | | | | | D1 | P_0 | TRDY# | Target ready | | | | | | | E1 | P_0 | STOP# | Target Stop request | | | | | | | F3 | P_I/O | PAR | Parity | | | | | | | F4 | P_0 | SERR# | System error | | | | | | | E2 | P_I/O | PERR# | Parity error | | | | | | | B6 | P_I | IDSEL | Initialisation device select | | | | | | | C10 | P_I | RST# | PCI system reset | | | | | | | D10 | P_OD | INTA# | Default PCI Interrupt Line. For Function 0 and Function 1 | | | | | | | A10 | P_OD | INTB# | Optional PCI interrupt Line ( <i>PCI Mode</i> ) | | | | | | | A10 | P_I/O | CLKRUN# | ClockRun# Line ( <i>mini-PCI mode</i> ) | | | | | | | D9 | P_OD | PME# | Power management event | | | | | | | Serial port pins | Serial port pins | | | | | | | | | |------------------|------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Mode 0, Mode 1 | Dir <sup>1</sup> | Name | Description | | | | | | | | P4 | I | FIFOSEL | FIFO select. For backward compatibility with 16C550, 16C650 and 16C750 devices the UARTs' FIFO depth is 16 when FIFOSEL is low. The FIFO size is increased to 128 when FIFOSEL is high. The unlatched state of this pin is readable by software. The FIFO size may also be set to 128 by setting FCR[5] when LCR[7] is set, or by putting the device into enhanced mode. | | | | | | | | M7,P6 | O(h) | SOUT[1:0] IrDA_Out[1:0] | UART serial data outputs UART IrDA data output when MCR[6] of the corresponding channel is set in enhanced mode | | | | | | | | R10,N5 | I(h)<br>I(h) | SIN[1:0]<br>IrDA_In[1:0] | UART serial data inputs UART IrDA data input when IrDA mode is enabled (see above) | | | | | | | | P9,P5 | I(h) | DCD[1:0]# | Active-low modem data-carrier-detect input | | | | | | | | Serial port pins | | | | | | | | | |------------------|------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Mode 0, Mode 1 | Dir <sup>1</sup> | Name | Description | | | | | | | M8,N6 | O(h) | DTR[1:0]# | Active-low modem data-terminal-ready output. If automated DTR# flow control is enabled, the DTR# pin is asserted and deasserted if the receiver FIFO reaches or falls below the programmed thresholds, respectively. | | | | | | | | O(h) | 485_En[1:0] | In RS485 half-duplex mode, the DTR# pin may be programmed to reflect the state of the transmitter empty bit to automatically control the direction of the RS485 transceiver buffer (see register ACR[4:3]) | | | | | | | | O(h) | Tx_Clk_Out[1:0] | Transmitter 1x clock (baud rate generator output). For isochronous applications, the 1x (or Nx) transmitter clock may be asserted on the DTR# pins (see register CKS[5:4]) | | | | | | | P7,R6 | O(h) | RTS[1:0]# | Active-low modem request-to-send output. If automated RTS# flow control is enabled, the RTS# pin is deasserted and reasserted whenever the receiver FIFO reaches or falls below the programmed thresholds, respectively. | | | | | | | N8,M6 | I(h) | CTS[1:0]# | Active-low modem clear-to-send input. If automated CTS# flow control is enabled, upon deassertion of the CTS# pin, the transmitter will complete the current character and enter the idle mode until the CTS# pin is reasserted. Note: flow control characters are transmitted regardless of the state of the CTS# pin. | | | | | | | P8,R5 | l(h) | DSR[1:0]# | Active-low modem data-set-ready input. If automated DSR# flow control is enabled, upon deassertion of the DSR# pin, the transmitter will complete the current character and enter the idle mode until the DSR# pin is reasserted. Note: flow control characters are transmitted regardless of the state of the DSR# pin | | | | | | | | I(h) | Rx_Clk_In[1:0] | External receiver clock for isochronous applications. The Rx_Clk_In is selected when CKS[1:0] = '01'. | | | | | | | M10,R4 | I(h) | RI[1:0]# | Active-low modem Ring-Indicator input | | | | | | | | I(h) | Tx_Clk_In[1:0] | External transmitter clock. This clock can be used by the transmitter (and indirectly by the receiver) when CKS[6]='1'. | | | | | | | R9 | 0 | XTLO | Crystal oscillator output | | | | | | | R8 | l | XTLI | Crystal oscillator input up to 20MHz. External clock pin up to 60MHz. | | | | | | | 8-bit local bus | | | | |-------------------------------------|------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | Mode 0 | Dir <sup>1</sup> | Name | Description | | P10 | 0 | UART_Clk_Out | Buffered crystal output. This clock can drive external UARTs connected to the local bus. Can be enabled / disabled by software. | | A14 | O(h) | LBRST | Local bus active-high reset | | B13 | 0 | LBRST# | Local bus active-low reset | | H14 | 0 | LBDOUT | Local bus data out enable. This pin can be used by external transceivers; it is high when LBD[7:0] are in output mode and low when they are in input mode. | | F12 | 0 | LBCLK | Buffered PCI clock. Can be enabled / disabled by software | | E12,E13,C15,B15 | O(h) | LBCS[3:0]# | Local bus active-low Chip-Select (Intel mode) | | F14 | O(h) | LBDS[3:0]#<br>LBWR# | Local bus active-low Data-Strobe (Motorola mode) | | | 0 | LBRDWR# | Local Bus active-low write-strobe (Intel mode) Local Bus Read-not-Write control (Motorola mode) | | D15 | O<br>Z | LBRD#<br>Hi-Z | Local Bus active-low read-strobe (Intel mode) Permanent high impedance (Motorola mode) | | G12,G13,F15,G14,A15,C14,<br>C13,D12 | O(h) | LBA[7:0] | Local bus address signals | | K13,K14,K15,J12,J14,H12,<br>H15,H13 | I/O(h) | LBD[7:0] | Local bus data signals | | Parallel port | | | | |---------------|-------------------|----------|------------------------------------------------------------------------------------------------------------------| | · | D: <sub>r</sub> 1 | Nomes | Description | | Mode 1 | Dir <sup>1</sup> | Name | Description | | A14 | I(h) | ACK# | Acknowledge (SPP mode). ACK# is asserted (low) by the peripheral to indicate that a successful data transfer has | | | | | taken place. | | | I(h) | INTR# | Identical function to ACK# (EPP mode). | | D12 | I(h) | PE | Paper Empty. Activated by printer when it runs out of paper. | | C13 | I(h) | BUSY | Busy (SPP mode). BUSY is asserted (high) by the peripheral when it is not ready to accept data | | | | | | | | I(h) | WAIT# | Wait (EPP mode). Handshake signal for interlocked IEEE | | | | | 1284 compliant EPP cycles. | | G14 | OD(h) | SLIN# | Select (SPP mode). Asserted by host to select the peripheral | | | O(h) | ADDRSTB# | Address strobe (EPP mode) provides address read and write strobe | | C14 | I(h) | SLCT | Peripheral selected. Asserted by peripheral when selected. | | A15 | I(h) | ERR# | Error. Held low by the peripheral during an error condition. | | F15 | OD(h) | INIT# | Initialise (SPP mode). Commands the peripheral to initialise. | | | 0 (1) | | | | | O(h) | INIT# | Initialise (EPP mode). Identical function to SPP mode. | | G13 | OD(h) | AFD# | Auto Feed (SPP mode, open-drain) | | | O(h) | DATASTB# | Data strobe (EPP mode) provides data read and write strobe | | Parallel port | Parallel port | | | | | | |-------------------------------------|------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Mode 1 | Dir <sup>1</sup> | Name | Description | | | | | G12 | OD(h) | STB# | Strobe (SPP mode). Used by peripheral to latch data currently available on PD[7:0] | | | | | | O(h) | WRITE# | Write (EPP mode). Indicates a write cycle when low and a read cycle when high | | | | | K13,K14,K15,J12,J14,H12,<br>H15,H13 | I/O(h) | PD[7:0] | Parallel data bus | | | | | H14 | 0 | PDOUT | Parallel Port data out enable. This pin should be used by external transceivers for 5V signalling; it is high when PD[7:0] are in output mode and low when they are in input mode. | | | | | Multi-purpose & E | Multi-purpose & External interrupt pins | | | | | | |------------------------|-----------------------------------------|------------------|-----------|-----------------------------------------------------------------------------------------------------|--|--| | | | Dir <sup>1</sup> | Name | Description | | | | Mode 0 | Mode 1 | | | | | | | B11 | - | I/O(h) | MIO0 | Multi-purpose I/O 0. Can drive high or low, or assert a PCI interrupt | | | | - | B11 | 0 | NC | Output Driving '0'. Can be left as a No-connect. | | | | A11 | A11 | I/O(h) | MIO1 | Multi-purpose I/O 1. Can drive high or low, or assert a PCI interrupt (as long as LCC[6:5] = "00"). | | | | A11 | A11 | 0 | NC | Output Driving '0' (when LCC[6:5] $\neq$ '00') Can be left as a No-Connect. | | | | C11 | C11 | I/O(h) | MIO2 | Multi-purpose I/O 2. When LCC[7] = 0, this pin can drive high or low, or assert a PCI interrupt. | | | | C11 | C11 | I | PME_In | Input power management event. When LCC[7] is set this input pin can assert a function 1 PME#. | | | | L14,K12,L15,A<br>A12,D | | I/O(h) | MIO[10:3] | Multi-purpose I/O pins. Can drive high or low, or assert a PCI interrupt | | | | EEPROM pins | | | | |----------------|------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Mode 0, Mode 1 | Dir <sup>1</sup> | Name | Description | | R1 | 0 | EE_CK | EEPROM clock | | M4 | 0 | EE_CS | EEPROM active-high Chip Select | | P3 | IU(h) | EE_DI | EEPROM data in, with internal pull-up. When the serial EEPROM is connected, this pin should be pulled up using a 1-10k resistor. <i>Pin to be connected to the external EEPROM's EE_DO pin</i> | | N2 | 0 | EE_DO | EEPROM data out. Pin to be connected to the external EEPROM's EE_DI pin. | | Miscellaneous pins | Miscellaneous pins | | | | | | |--------------------|--------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | Dir <sup>1</sup> | Name | Description | | | | | R3 | I | MODE | Mode selection Pin O: Function 0: Dual UART. Function 1: 8-bit Local Bus 1: Function 0: Dual UART. Function 1: Parallel Port. | | | | | M15 | I(h) | PCI/miniPCI | PCI/miniPCI selection Pin. | | | | | | -(.,) | | Tied Low for PCI mode. Tied High for miniPCI mode. | | | | | Power and ground | | | | |-----------------------------------------------------------------------------------------|---|-----|--------------------------| | G1,H4,L1,R2,R7,N9,N10,M11,R12,<br>P11,R13,R14,M13,P15,N15,M14,L<br>13,J15,F13,E14,B5,B3 | V | VDD | Power Supply (3.3V) | | H1,K2,L2,N4,R11,G15,E15,D14,<br>B10,B7,A1 | G | GND | Power Supply Ground (0V) | Table 3: Pin Descriptions #### Note 1: I/O Direction key: | P_I | PCI input | 3.3v Only | |-------|---------------------------|-----------| | P_0 | PCI output / PCITristates | 3.3v Only | | P_I/O | PCI bi-directional | 3.3v Only | | P_OD | PCI open drain | 3.3v Only | I Input LVTTL level I(h)InputLVTTL level, 5v tolerantIU(h)Input with internal pull-upLVTTL level, 5v tolerantI/O(h)Bi-DirectionalLVTTL level, 5v tolerant O Output Standard Output O(h) Output 5v tolerant (High Voltage BI-Direct in output mode) OD Open drain Standard Open-drain Output OD(h) Open drain 5v tolerant (High Voltage BI-Direct in open-drain mode) NC No connect G Ground V 3.3V power #### 4 CONFIGURATION & OPERATION The OXmPCI952 is a multi-function, target-only PCI device, compliant with the PCI Local Bus Specification Revision 3.0, and PCI Power Management Specification Revision 1.1. The OXmPCI952 affords maximum configuration flexibility by treating the internal UART's, the Local Bus and the Parallel Port as separate logical functions. Each function has its own configuration space and is therefore recognised and configured by the PCI BIOS separately. The functions used are configured by the Mode Selection Pin (pin 45). The OXmPCI952 is configured by system start-up software during the bootstrap process that follows bus reset. The system scans the bus and reads the vendor and device identification codes from any devices it finds. It then loads device-driver software according to this information and configures the I/O, memory and interrupt resources. Device drivers can then access the functions at the assigned addresses in the usual fashion, with the improved data throughput provided by PCI. Each function operates as though it was a separate device. However there are a set of Local Configuration Registers that can be used to enable signals and interrupts, configure timings, and improve the efficiency of multi-port drivers. This architecture enables separate drivers to be installed for each function. Generic port drivers can be hooked to use the functions individually, or more efficient multi-port drivers can hook both functions, accessing the Local Configuration Registers from either. All registers default after reset to suitable values for typical applications such a 2/6 port serial, or combo 2-port serial/1-port parallel add-in cards. However, all identification, control and timing registers can be redefined using the external serial EEPROM. #### 5 PCI TARGET CONTROLLER #### 5.1 Operation The OXmPCI952 responds to the following PCI transactions:- - Configuration access: The OXmPCI952 responds to type 0 configuration reads and writes if the IDSEL signal is asserted and the bus address is selecting the configuration registers for function 0 or 1. The device will respond to the configuration transaction by asserting DEVSEL#. Data transfer then follows. Any other configuration transaction will be ignored by the OXmPCI952. - IO reads/writes: The address is compared with the addresses reserved in the I/O Base Address Registers (BARs). If the address falls within one of the assigned ranges, the device will respond to the IO transaction by asserting DEVSEL#. Data transfer follows this address phase. For the UARTs and 8-bit Local Bus controller, only byte accesses are possible. For IO accesses to these regions, the controller compares AD[1:0] with the byte-enable signals as defined in the PCI specification. The access is always completed; however if the correct BE signal is not present the transaction will have no effect. - Memory reads/writes: These are treated in the same way as I/O transactions, except that the memory ranges are used. Memory access to single-byte regions is always expanded to DWORDs in the OXmPCI952. In other words, OXmPCI952 reserves a DWORD per byte in single-byte regions. The device allows the user to define the active byte lane using LCC[4:3] so that in Big-Endian systems the hardware can swap the byte lane automatically. For Memory mapped access in single-byte regions, the OXmPCI952 compares the asserted byte-enable with the selected byte-lane in LCC[4:3] and completes the operation if a match occurs, otherwise the access will complete normally on the PCI bus, but it will have no effect on either the internal UARTs or the local bus controller. - All other cycles (64-bit, special cycles, reserved encoding etc.) are ignored. The OXmPCI952 will complete all transactions as disconnect-with-data, i.e. the device will assert the STOP# signal alongside TRDY#, to ensure that the Bus Master does not continue with a burst access. The exception to this is Retry, which will be signalled in response to any access while the OXmPCI952 is reading from the serial EEPROM. The OXmPCI952 performs medium-speed address decoding as defined by the PCI specification. It asserts the DEVSEL# bus signal two clocks after FRAME# is first sampled low on all bus transaction frames which address the chip. The internal UARTs are accessed with zero wait states inserted. Fast back-to-back transactions are supported by the OXmPCI952 as a target, so a bus master can perform faster sequences of write transactions to the UARTs or local bus when an inter-frame turn-around cycle is not required. The device supports any combination of byte-enables to the PCI Configuration Registers and the Local Configuration Registers. If a byte-enable is not asserted, that byte is unaffected by a write operation and undefined data is returned upon a read. The OXmPCI952 performs parity generation and checking on all PCI bus transactions as defined by the standard. Note this is entirely unrelated to serial data parity which is handled within the UART functional modules themselves. If a parity error occurs during the PCI bus address phase, the device will report the error in the standard way by asserting the SERR# bus signal. However if that address/command combination is decoded as a valid access, it will still complete the transaction as though the parity check was correct. The OXmPCI952 does not support any kind of caching or data buffering in addition to that already provided within the UARTs by the transmit and receive data FIFOs. In general, registers in the UARTs and on the local bus can not be prefetched because there may be side-effects on read. #### 5.2 Configuration space The OXmPCl952 is a dual-function device, where each logical function has its own configuration space. All required fields in the standard header are implemented, plus the Power Management Extended Capability register set. The format of the configuration space is shown in the following tables. In general, writes to any registers that are not implemented are ignored, and all reads from unimplemented registers return 0. ## 5.2.1 PCI Configuration Space Register map ## **Predefined PCI Region** | | Configuration Register Description | | | | | | |---------------------------------|------------------------------------|---------------|----------------|---------|--|--| | 31 | 16 | 15 | 0 | Address | | | | Device II | ) | Ven | idor ID | 00h | | | | Status | | Con | nmand | 04h | | | | | Class Code | | Revision ID | 08h | | | | BIST | Header Type | Reserved | Reserved | 0Ch | | | | | Base Address Regist | er 0 (BAR 0) | | 10h | | | | | Base Address Regist | er 1 (BAR 1) | | 14h | | | | Base Address Register 2 (BAR 2) | | | | | | | | Base Address Register 3 (BAR 3) | | | | | | | | Base Address Register 4 (BAR 4) | | | | | | | | Base Address Register 5 (BAR 5) | | | | | | | | Reserved | | | | | | | | Subsystem | Subsystem ID Subsystem Vendor ID | | | | | | | Reserved | | | | | | | | | 34h | | | | | | | | Reserved | | • | 38h | | | | Reserved | Reserved | Interrupt Pin | Interrupt Line | 3Ch | | | ## **User Defined Region** | Power Management Capabilities (PMC) | | Next Ptr | Cap_ID | 40h | |-------------------------------------|----------|-------------------|--------------------|-----| | Data | Reserved | PMC Control/Statu | s Register (PMCSR) | 44h | <u>PCI Configuration Space Default Values</u> Following use of the external eeprom. See "Minimum Programming Requirements". Section 10.1.7 | Register Name | Mod | e 0 | Mod | e 1 | | | |------------------|------------|-----------------------|------------|------------|----------|--------| | J | Function 0 | Function 1 | Function 0 | Function 1 | EEPROM | PCI | | | DUAL UART | 8-Bit LOCAL BUS | DUAL UART | PARALLEL | | | | | | | | PORT | | | | Vendor ID | | 0x1415 | | | W | R | | Device ID | 0x9505 | 0x9511 | 0x9505 | 0x9513 | W | R | | Command | | 0x0000 | | | - | R/W | | Status | | 0x0290 | | | W(Bit 4) | R/W | | Revision ID | | 0x00 | | | - | R | | Class Code | 0x070006 | 0x068000 | 0x070006 | 0x070101 | W | R | | Header | | 0x80 | | | - | R | | BAR 0 | 0x0000001 | 0x0000001 | 0x00000001 | 0x00000001 | - | R | | BAR 1 | 0x0000001 | 0x00000000 | 0x00000001 | 0x00000001 | - | R | | BAR 2 | Unused | 0x0000001 | Unused | 0x00000001 | - | R | | BAR 3 | Unused | 0x00000000 | Unused | 0x00000000 | - | R | | BAR 4 | 0x0000001 | Unused | 0x00000001 | Unused | - | R | | BAR 5 | 0x00000000 | Unused | 0x00000000 | Unused | - | R | | Subsystem | | 0x1415 | | | W | R | | Vendor ID | | | | | | | | Subsystem ID | | 0x0000 | | | W | R | | Cap. Ptr | | 0x40 | | | - | R | | Interrupt Line | | 0x00 | | | - | R | | Interrupt Pin | | 0x01 | | | W | R<br>R | | Cap ID | | 0x01 | | | | | | Next Ptr | | - | R | | | | | PM Capabilities | | W | R | | | | | | | 0xEC02 (MiniPCI mode) | | | | | | PMC | | 0x0000 | | | | | | Control/Status | | | | | | | | Register | | | | | Scale) | | | PM Data Register | | 0x00 (Implem | ented) | | W | R | Page 25 DS-0020 Jun 05 #### 5.3 Accessing logical functions Access to the two UARTs, the Local Bus and the Parallel Port is achieved via standard I/O and Memory mapping, at addresses defined by the Base Address Registers (BARs) in the PCI configuration space. The BARs are configured by the system to allocate blocks of I/O and Memory space to the logical functions, according to the size required by the function. The addresses allocated can then be used to access the functions. The mapping of these BARs, which is dependent upon the mode of the device, is shown by the following tables. | BAR | Function 0 | |-----|---------------------------------------------------------------| | | Dual UARTs (Mode 0, Mode 1) | | 0 | Internal UARTO (I/O Mapped) | | 1 | Internal UART1 (I/O Mapped) | | 2 | Unused | | 3 | Unused | | 4 | Local configuration registers (I/O mapped) | | 5 | Internal UARTs/ Local configuration registers (Memory mapped) | | BAR | Function 1 | | | | | |-----|------------------------------------------------------------|------------------------------|--|--|--| | | Local bus (Mode 0) | Parallel port (Mode 1) | | | | | 0 | Local bus (I/O mapped) | Parallel port base registers | | | | | 1 | Local bus (Memory mapped) Parallel port extended registers | | | | | | 2 | Local configuration registers (I/O mapped) | | | | | | 3 | Local configuration registers (Memory mapped) | | | | | | 4 | Unused | | | | | | 5 | | Unused | | | | #### 5.3.1 PCI access to internal UARTs 10 and Memory Space BAR0 and BAR1 are used to address the two UARTs individually in I/O space, and BAR5 is used to address the UARTs in Memory Space. The function reserves an 8-byte block of I/O space for BAR0 and BAR1, and a 4K byte block of memory space for BAR5. Once the I/O access and the Memory access enable bits in the Command register (configuration space) are set, the UARTs can accessed according to the following tables. | UART<br>Address | PCI Offset from UARTs Base Address for Function0 in IO space (hex) | | | | | |-----------------|--------------------------------------------------------------------|--------|--|--|--| | (hex) | UARTO | UART1 | | | | | | (BAR0) | (BAR1) | | | | | 000 | 00 | 00 | | | | | 001 | 01 | 01 | | | | | 002 | 02 | 02 | | | | | 003 | 03 | 03 | | | | | 004 | 04 | 04 | | | | | 005 | 05 | 05 | | | | | 006 | 06 | 06 | | | | | 007 | 07 | 07 | | | | | UART<br>Address | PCI Offset from Base Address 5 for Function0 in Memory space (hex) UART0 UART1 | | | | |-----------------|----------------------------------------------------------------------------------|----|--|--| | 000 | 00 | 20 | | | | 001 | 04 | 24 | | | | 002 | 08 | 28 | | | | 003 | 0C | 2C | | | | 004 | 10 | 30 | | | | 005 | 14 | 34 | | | | 006 | 18 | 38 | | | | 007 | 1C | 3C | | | Note that the local registers in memory space occupy the same Base Address Register (BAR5) as the internal Dual UARTs in Memory Space. Bit 7 selects the region to be accessed. Access to addresses 00h to 3Ch will be directed to the internal UARTs, and access to addresses 80h to FCh will be directed to the local registers. When accessing the local registers via BAR5 (bit 7 set) Fields 6:2 Define the BYTE offset for the local registers. Eg 00000b for the LCC register, 00100b for the MIC register) In both cases, fields 1:0 are not utilised and are to be set to zeros. This is because a DWORD is used to hold a single Byte, in Memory Space #### 5.3.2 PCI access to 8-bit local bus When the local bus is enabled (mode = 0), access to the bus works in a similar fashion to the internal UARTs. The function reserves a block of I/O space and a block of memory space. The I/O block size is user definable in the range of 4 to 256 bytes, and the memory range is fixed at 4K bytes. #### I/O space In order to minimise the usage of IO space, the block size for BAR0 of Function1 is user definable in the range of 4 to 256 bytes. Having assigned the address range, the user can define two adjacent address bits to decode up to four chip selects internally. This facility allows glueless implementation of the local bus connecting to four external peripheral chips. The address range and the lower address bit for chip-select decoding (Lower-Address-CS-Decode) are defined in the Local Bus Configuration register (see LT2 [26:20] in section 5.4). The 8-bit Local Bus has eight address lines (LBA[7:0]) that correspond to the maximum I/O address space. If the maximum allowable block size is allocated to the I/O space (i.e. 256 bytes), then as access in I/O space is byte aligned, LBA[7:0] equal PCI AD[7:0] respectively. When the user selects an address range which is less than 256 bytes, the corresponding upper address lines will be set to logic zero. The region can be divided into four chip-select regions when the user selects the second uppermost non-zero address bit for chip-select decoding. For example if 32-bytes of I/O space are reserved, the local bus address lines A[4:0] are active and the remaining address lines are set to zero. To generate four chip-selects the user should select A3 as the Lower-Address-CS-Decode. In this case A[4:3] will be used internally to decode chip-selects, asserting LBCS0# when the address offset is 00-07h, LBCS1# when the offset is 08-0Fh, LBCS2# when the offset is 10-17h, and LBCS3# when the offset is 18-1Fh. The region can be divided into two chip-select regions by selecting the uppermost address bit to decode chip selects. In the above example, the user can select A4 as the Lower-Address-CS-Decode, thus using A[5:4] internally to decode chip selects. As in this example LBA5 is always zero, only chip-select lines LBCS0# and LBCS1# will be decoded into, asserting LBCS0# when address offset is 00-0Fh and LBCS1# when offset is 10-1Fh. The region can be allocated to a single chip-select region by assigning an address bit beyond the selected range to Lower-Address-CS-Decode (but not above A8). In the above example, if the user selects A5 as the Lower-Address-CS-Decode, A[6:5] will be used to internally decode chip-selects. As in this example LBA[7:5] are always zero, only the chip select line LBCS0# may be selected. In this case address offset 00-1Fh asserts LBCS0# and the other chip-select lines remain inactive permanently. #### Memory Space: The memory base address registers have an allocated fixed size of 4K bytes in the address space. Since the Local Bus has 8 address lines and the OXmPCI952 only implements DWORD aligned accesses in memory space, the 256 bytes of addressable space per chip select is expanded to 1K. Unlike an I/O access, for a memory access the upper address lines are always active and the internal chip-select decoding logic ignores the user setting for Lower-Address-CS-Decode (LT2[26:23]) and uses PCI AD[11:10] to decode into 4 chip-select regions. When the Local Bus is accessed in memory space, A[9:2] are asserted on LBA[7:0]. The chip-select regions are defined below. | Local Bus<br>Chip-Select | PCI Offset from BAR 1 in Function1 (Memory space) | | | | | | |--------------------------|---------------------------------------------------|-------------|--|--|--|--| | (Data-Strobe) | Lower Address | Upper Limit | | | | | | LBCS0# (LBDS0#) | 000h | 3FCh | | | | | | LBCS1# (LBDS1#) | 400h | 7FCh | | | | | | LBCS2# (LBDS2#) | 800h | BFCh | | | | | | LBCS3# (LBDS3#) | C00h | FFCh | | | | | Table 4: PCI address map for local bus (memory) Note: The description given for I/O and memory accesses is for an Inteltype configuration for the Local Bus. For Motorola-type configuration, the chip select pins are redefined as data strobe pins. In this mode the Local Bus offers up to 8 address lines and four data-strobe pins. #### 5.3.3 PCI access to parallel port When the parallel port is enabled (*mode* = 1), access to the Parallel Port works via BAR definitions as usual, except that there are two I/O BARs corresponding to the two sets of registers defined to operate an IEEE1284 EPP/ECP and bi-directional Parallel Port. The user can change the I/O space block size of BAR0 by over-writing the default values in LT2[25:20] using the serial EEPROM (see section 5.4). For example the user can reduce the allocated space for BAR0 to 4 bytes by setting LT2[22:20] to '001'. The I/O block size allocated to BAR1 is fixed at 8 Bytes. Legacy parallel ports expect the upper register set to be mapped 0x400 above the base block, therefore if the BARs are fixed with this relationship, generic parallel port drivers can be used to operate the device in all modes. Example: BAR0 = 0x00000379 (8 bytes at address 0x378) BAR1 = 0x00000779 (8 bytes at address 0x778) If this relationship is not used, custom drivers will be needed. #### 5.4 Accessing Local configuration registers The local configuration registers are a set of device specific registers which can be accessed from either function. The local configuration registers exist behind BAR4 and BAR5 for function 0, and behind BAR2 and BAR3 for function 1. For I/O transactions, access is limited to byte reads/writes. For Memory Transactions, accesses can be Word or Dword accesses, however on little-endian systems such as Intel 80x86 the byte order will be reversed. The following table lists the definitions of the local registers, with the offsets (from the Base Address Register) defined for each local register. #### 5.4.1 Local Configuration and Control register 'LCC' (Offset 0x00) This register defines control of ancillary functions such as Power Management, external clock reference signals and the serial EEPROM. The individual bits are described below. | Bits | Description | Read/Wi | rite | Reset | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|-------| | | | EEPROM | PCI | | | 0 | Mode Status. This bit returns the state of the Mode pin. | - | R | Χ | | 1 | Reserved. | - | R | 0 | | 2 | Enable UART clock output. When this bit is set, a buffered version of the UART clock is output on the pin "UART_Clk_Out". When this bit is low, the UART_Clk_Out is permanently low. | W | RW | 0 | | 4:3 | Endian Byte-Lane Select for memory access to 8-bit peripherals. 00 = Select Data[7:0] | W | RW | 00 | | 6:5 | Power-down filter time. These bits define a value of an internal filter time for a power-down interrupt request in power management circuitry in Function0. Once Function0 is ready to go into power down mode, OXmPCI952 will wait for the specified filter time and if Function0 is still in power-down request mode, it can assert a PCI interrupt (see section 5.6). 00 = power-down request disabled 10 = 129 seconds 01 = 4 seconds 11 = 518 seconds | W | RW | 00 | | 7 | Function1 MIO2_PME Enable. A value of '1' enables MIO2 pin to set the PME_Status in PMCSR register, and hence assert the PME# pin if enabled. A value of '0' disables MIO2 from setting the PME_Status bit (see section 5.6). | W | RW | 0 | | 23:8 | <b>Reserved</b> . These bits are used for test purposes. The device driver must write zeros to these bits. | - | R | 0000h | | 24 | <b>EEPROM Clock</b> . For PCI read or write to the EEPROM, toggle this bit to generate an EEPROM clock (EE_CK pin). | - | W | 0 | | 25 | <b>EEPROM Chip Select</b> . When 1 the EEPROM chip-select pin EE_CS is activated (high). When 0 EE_CS is de-active (low). | - | W | 0 | | 26 | <b>EEPROM Data Out</b> . For writes to the EEPROM, this output bit is the input-data for the EEPROM. This bit is output on EE_DO and clocked into the EEPROM by EE_CK. | - | W | 0 | | 27 | <b>EEPROM Data In</b> . For reads from the EEPROM, this input bit is the output-data of the EEPROM connected to EE_DI pin. | - | R | Х | | 28 | EEPROM Valid. A 1 indicates that a valid EEPROM program is present | - | R | Χ | | Bits | Description Read/V | | rite | Reset | |------|------------------------------------------------------------------------|--------|------|-------| | | | EEPROM | PCI | | | 29 | Reload configuration from EEPROM. Writing a 1 to this bit re-loads the | - | W | 0 | | | configuration from EEPROM. This bit is self-clearing after EEPROM read | | | | | 30 | EEPROM Overrun Indication (when set). | - | R | 0 | | | In conjunction with Bit 28 (Valid EEPROM) this bit indicates whether a | | | | | | successful eeprom download had taken place. Successful download will | | | | | | have EEPROM_VALID = 1 and EEPROM OVERRUN = 0. | | | | | 31 | Reserved. | - | R | 1 | ## 5.4.2 Multi-purpose I/O Configuration register 'MIC' (Offset 0x04) This register configures the operation of the multi-purpose I/O pins 'MIO[10:0], as well as providing further device controls and status, as follows. | Bits | Description | Read/\ | Write | Reset | | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|-------|--| | | | EEPROM | PCI | | | | 1:0 | MIOO Configuration Register (When Device Mode ≠ '001'/'101'). 00 -> MIOO is a non-inverting input pin 01 -> MIOO is an inverting input pin 10 -> MIOO is an output pin driving '0' 11 -> MIOO is an output pin driving '1' | W | RW | 00 | | | | When Parallel Port is enabled, (Device Mode = '001'/'101'), MIO[0] pin is unused and will remain in forcing output mode. | | | | | | 3:2 | MIO1 Configuration Register (When LCC[6:5] = '00'). 00 -> MIO1 is a non-inverting input pin 01 -> MIO1 is an inverting input pin 10 -> MIO1 is an output pin driving '0' 11 -> MIO1 is an output pin driving '1' When power-down mode in Function 0 is enabled (LCC[6:5] ≠'00'), MIO1 pin is unused and will remain in forcing output mode. | W | RW | 00 | | | 5:4 | MIO2 Configuration Register (When LCC[7]='0'). 00 -> MIO2 is a non-inverting input pin 01 -> MIO2 is an inverting input pin 10 -> MIO2 is output pin driving '0' 11 -> MIO2 is output pin driving '1' When LCC[7] is set, the MIO2 pin is re-defined to a PME_Input. Its polarity will be controlled by MIC[4]. It sets the sticky PME_Status bit in Function1. | W | RW | 00 | | | 7:6 | MIO3 Configuration Register. 00 -> MIO3 is a non-inverting input pin 01 -> MIO3 is an inverting input pin 10 -> MIO3 is an output pin driving '0' 11 -> MIO3 is an output pin driving '1' | W | RW | 00 | | | 9:8 | MIO4 Configuration Register. 00 -> MIO4 is a non-inverting input pin 01 -> MIO4 is an inverting input pin 10 -> MIO4 is an output pin driving '0' 11 -> MIO4 is an output pin driving '1' | W | RW | 00 | | | The content of | Bits | Description | | Write | Reset | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------------------------------------------------------------------|---|-------|-------| | 00 -> MIOS is an one-inverting input pin 10 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 1' 13:12 MIOS is an output pin driving 1' 13:12 MIOS is an output pin driving 1' 10 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin driving 0' 11 -> MIOS is an output pin d | 2.1.0 | 2 - Co | | | | | 00 > MIOS is a non-inverting input pin 10 > MIOS is an inverting input pin 10 > MIOS is an output pin driving 0° 11 > MIOS is an output pin driving 1° 11 > MIOS is an output pin driving 1° 11 > MIOS is an output pin driving 1° 10 > MIOS is an output pin driving 1° 10 > MIOS is an inverting input pin 10 > MIOS is an output pin driving 0° 11 > MIOS is an output pin driving 0° 11 > MIOS is an output pin driving 1° 11 > MIOS is an output pin driving 1° 11 > MIOS is an output pin driving 1° 11 > MIO7 is an inverting input pin 10 > MIO7 is an inverting input pin 10 > MIO7 is an output pin driving 0° 11 > MIO7 is an output pin driving 0° 11 > MIO7 is an output pin driving 1° 11 > MIOS configuration Register 00 > MIOS is an output pin driving 1° 11 > MIOS is an output pin driving 0° 11 > MIOS is an output pin driving 0° 11 > MIOS is an output pin driving 0° 11 > MIOS is an output pin driving 0° 11 > MIOS is an output pin driving 0° 11 > MIOS is an output pin driving 0° 11 > MIOS is an output pin driving 0° 11 > MIOS is an output pin driving 0° 11 > MIOS is an output pin driving 0° 11 > MIOS is an output pin driving 0° 11 > MIOS is an output pin driving 0° 11 > MIOS is an output pin driving 0° 11 > MIOS is an output pin driving 0° 11 > MIOS is an output pin driving 0° 11 > MIOS is an output pin driving 0° 11 > MIOS is an output pin driving 0° 11 > MIOS is an output pin driving 0° 11 > MIOS is an output pin driving 0° 11 > MIOS is an output pin driving 0° 11 > MIOS is an output pin driving 0° 11 > MIOS is an output pin driving 0° 11 > MIOS is an output pin driving 0° 11 > MIOS is an output pin driving 0° 11 > MIOS is an output pin driving 0° 11 > MIOS is an output pin driving 0° 11 > MIOS is an output pin driving 0° 11 > MIOS is an output pin driving 0° 11 > MIOS is an output pin driving 0° 11 > MIOS is an output pin driving 0° 11 > MIOS is an output pin driving 0° 11 > MIOS is an output pin driving 0° 11 > MIOS is an | 11:10 | MIO5 Configuration Register. | W | | 00 | | 01 -> MIOS is an inverting input pin 10 -> MIOS is an output pin driving '0' 11 -> MIOS is an output pin driving '1' 11 -> MIOS is an output pin driving '1' 11 -> MIOS is an output pin driving '1' 11 -> MIOS is an inverting input pin 10 -> MIOS is an inverting input pin 10 -> MIOS is an output pin driving '1' 11 -> MIOS is an output pin driving '1' 11 -> MIOS is an output pin driving '1' 11 -> MIOS is an output pin driving '1' 11 -> MIOS is an output pin driving '1' 11 -> MIOS is an output pin driving '1' 11 -> MIOS is an output pin driving '0' 11 -> MIOS is an output pin driving '0' 11 -> MIOS is an output pin driving '0' 11 -> MIOS is an output pin driving '0' 11 -> MIOS is an output pin driving '1' 17 -> MIOS is an output pin driving '1' 17 -> MIOS is an output pin driving '0' 11 -> MIOS is an output pin driving '0' 11 -> MIOS is an output pin driving '0' 11 -> MIOS is an output pin driving '0' 11 -> MIOS is an output pin driving '1' 19 -> MIOS is an output pin driving '1' 10 -> MIOS is an output pin driving '1' 10 -> MIOS is an inverting input pin output pin driving '1' 11 -> MIOS is an output pin driving '1' 11 -> MIOS is an output pin driving '1' 11 -> MIOS is an output pin driving '1' 11 -> MIOS is an output pin driving '1' 11 -> MIOS | | | | | | | 10 -> MIOS is an output pin driving '0' 11 -> MIOS is an output pin driving '1' 13:12 | | | | | | | 11 MIOS is an output pin driving '1' | | | | | | | 13:12 MIG6 Configuration Register 00 > MIG0 is a non-inverting input pin 10 > MIG0 is an inverting input pin 10 > MIG0 is an output pin driving: 0' 1 1 > MIG0 is an output pin driving: 0' 1 1 > MIG0 is an output pin driving: 0' 1 1 > MIG0 is an output pin driving: 0' 1 1 > MIG0 is an output pin driving: 0' 1 1 > MIG0 is an output pin driving: 0' 1 1 > MIG0 is an output pin driving: 0' 1 1 > MIG0 is an output pin driving: 0' 1 1 > MIG0 is an output pin driving: 0' 1 1 > MIG0 is an output pin driving: 0' 1 1 > MIG8 configuration Register. | | | | | | | 00 -> MIO6 is a non-inverting input pin 10 -> MIO6 is an output pin driving '0' 11 -> MIO6 is an output pin driving '0' 11 -> MIO6 is an output pin driving '0' 11 -> MIO7 configuration Register. W RW 00 00 -> MIO7 is a non-inverting input pin 10 -> MIO7 is an output pin driving '0' 11 -> MIO7 is an output pin driving '0' 11 -> MIO7 is an output pin driving '0' 11 -> MIO7 is an output pin driving '1' W RW 00 OO -> MIO8 is a non-inverting input pin 00 -> MIO8 is a non-inverting input pin 01 -> MIO8 is an inverting input pin 01 -> MIO8 is an inverting input pin 01 -> MIO8 is an inverting input pin 01 -> MIO8 is an output pin driving '0' 11 -> MIO8 is an output pin driving '0' 11 -> MIO8 is an inverting input pin 01 -> MIO9 is an inverting input pin 01 -> MIO9 is an inverting input pin 01 -> MIO9 is an output pin driving '0' 11 -> MIO9 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '1' 21:20 MIO10 configuration Register. W RW 00 | 13:12 | MIO6 Configuration Register. | W | RW | 00 | | 10 -> MIO6 is an output pin driving '0' 11 -> MIO6 is an output pin driving '1' 15:14 MIO7 Configuration Register. 00 -> MIO7 is a non-inverting input pin 10 -> MIO7 is an output pin driving '0' 11 -> MIO7 is an output pin driving '0' 11 -> MIO7 is an output pin driving '0' 11 -> MIO7 is an output pin driving '0' 11 -> MIO8 configuration Register. 00 -> MIO8 is a non-inverting input pin 01 -> MIO8 is an output pin driving '0' 11 -> MIO8 is an output pin driving '0' 11 -> MIO8 is an output pin driving '0' 11 -> MIO8 is an output pin driving '1' 11 -> MIO9 is an output pin driving '1' 11 -> MIO9 is an output pin driving '1' 11 -> MIO9 is an output pin driving '1' 12 -> MIO9 is an output pin driving '0' 11 -> MIO9 is an output pin driving '0' 11 -> MIO9 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MI | | | | | | | 10 -> MIO6 is an output pin driving '0' 11 -> MIO6 is an output pin driving '1' 15:14 MIO7 Configuration Register. 00 -> MIO7 is a non-inverting input pin 10 -> MIO7 is an output pin driving '0' 11 -> MIO7 is an output pin driving '0' 11 -> MIO7 is an output pin driving '0' 11 -> MIO7 is an output pin driving '0' 11 -> MIO8 configuration Register. 00 -> MIO8 is a non-inverting input pin 01 -> MIO8 is an output pin driving '0' 11 -> MIO8 is an output pin driving '0' 11 -> MIO8 is an output pin driving '0' 11 -> MIO8 is an output pin driving '1' 11 -> MIO9 is an output pin driving '1' 11 -> MIO9 is an output pin driving '1' 11 -> MIO9 is an output pin driving '1' 12 -> MIO9 is an output pin driving '0' 11 -> MIO9 is an output pin driving '0' 11 -> MIO9 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '0' 11 -> MI | | | | | | | 11 -> MIO6 is an output pin driving '1' W RW 00 | | 10 -> MIO6 is an output pin driving '0' | | | | | 00 -> MIO7 is an inverting input pin 01 -> MIO7 is an inverting input pin 10 -> MIO7 is an output pin driving '0' 11 -> MIO7 is an output pin driving '0' 11 -> MIO8 is an output pin driving '1' 17:16 | | | | | | | 01 -> MIO7 is an inverting input pin 10 -> MIO7 is an output pin driving '0' 11 -> MIO9 Tis an output pin driving '1' 1 17:16 | 15:14 | MIO7 Configuration Register. | W | RW | 00 | | 10 -> MIO7 is an output pin driving 10' 11 -> MIO8 Configuration Register. 00 -> MIO8 is a non-inverting input pin 01 -> MIO8 is an inverting input pin 10 -> MIO8 is an inverting input pin 10 -> MIO8 is an inverting input pin 10 -> MIO8 is an output pin driving 10' 11 -> MIO9 is an output pin driving 11' 19:18 | | 00 -> MIO7 is a non-inverting input pin | | | | | 11-> MIO8 Configuration Register. 17:16 | | 01 -> MIO7 is an inverting input pin | | | | | 17:16 | | 10 -> MIO7 is an output pin driving '0' | | | | | 00 -> MIO8 is a non-inverting input pin 01 -> MIO8 is an inverting input pin 10 -> MIO8 is an output pin driving '0' 11 -> MIO9 san output pin driving '1' 19:18 | | 11 -> MIO7 is an output pin driving '1' | | | | | 01 -> MIO8 is an inverting input pin 10 -> MIO8 is an output pin driving '0' 11 -> MIO8 is an output pin driving '1' | 17:16 | | W | RW | 00 | | 10 -> MIO8 is an output pin driving '0' 11 -> MIO8 is an output pin driving '1' 19:18 | | 00 -> MIO8 is a non-inverting input pin | | | | | 11 -> MIO8 is an output pin driving '1' 19:18 | | | | | | | 19:18 | | 10 -> MIO8 is an output pin driving '0' | | | | | 00 -> MIO9 is a non-inverting input pin 01 -> MIO9 is an inverting input pin 10 -> MIO9 is an output pin driving '0' 11 -> MIO9 is an output pin driving '1' 21:20 | | 11 -> MIO8 is an output pin driving '1' | | | | | 01 -> MIO9 is an inverting input pin 10 -> MIO9 is an output pin driving '0' 11 -> MIO9 is an output pin driving '1' 21:20 | 19:18 | | W | RW | 00 | | 10 -> MIO9 is an output pin driving '0' 11 -> MIO9 is an output pin driving '1' 21:20 | | 00 -> MIO9 is a non-inverting input pin | | | | | 11 -> MIO09 is an output pin driving '1' 21:20 | | 01 -> MIO9 is an inverting input pin | | | | | MIO10 Configuration Register. W RW 00 | | | | | | | 00 -> MIO10 is a non-inverting input pin 01 -> MIO10 is an inverting input pin 10 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '1' Bit 23:22 Reserved. The device driver must write zeros to these bits. W R/W 00 Bit 25:24 Reserved. The device driver must write zeros to these bits. W R/W 0 Bit 26 Reserved. Any PCI write transactions must not affect the status of this bit. W R/W 1 (following use of eeprom) Bit 27 MiniPCI Mode Status When set, indicates that the device is operating in the miniPCI mode. When clear, device is operating in the PCI mode. Bit 28 Reserved - R X Bit 29 Clock Control Handling via Power Management When set (1), the clock control circuitry handling the CLKRUN# line is controlled by the power management states of function 0 and function 1. This bit is only relevant for the miniPCI mode of operation. Bit 30 Disable Clock Control Circuitry (CLKRUN#) When set (1), the clock control circuitry handling the CLKRUN# line is disabled, allowing the host to stop the PCI_CLK at the next available opportunity. Circuitry Is enabled by default to prevent clock stopping. | | | | | | | 01 -> MIO10 is an inverting input pin 10 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '1' Bit 23:22 Reserved. The device driver must write zeros to these bits. W RW 00 Bit 25:24 Reserved. The device driver must write zeros to these bits. W RW 0 Bit 26 Reserved. Any PCI write transactions must not affect the status of this bit. W RW 1 (following use of eeprom) Bit 27 MiniPCI Mode Status When set, indicates that the device is operating in the miniPCI mode. When clear, device is operating in the PCI mode. Bit 28 Reserved - R 1 Bit 29 Clock Control Handling via Power Management When set (1), the clock control circuitry handling the CLKRUN# line is controlled by the power management states of function 0 and function 1. This bit is only relevant for the miniPCI mode of operation. Bit 30 Disable Clock Control Circuitry (CLKRUN#) When set (1), the clock control circuitry handling the CLKRUN# line is disabled, allowing the host to stop the PCI_CLK at the next available opportunity. Circuitry Is enabled by default to prevent clock stopping. | 21:20 | | W | RW | 00 | | 10 -> MIO10 is an output pin driving '0' 11 -> MIO10 is an output pin driving '1' Reserved. The device driver must write zeros to these bits. W R/W 00 | | | | | | | Bit 23:22 Reserved. The device driver must write zeros to these bits. W R/W 00 Bit 25:24 Reserved. The device driver must write zeros to these bits. W R/W 0 Bit 25:24 Reserved. The device driver must write zeros to these bits. W R/W 0 Bit 26 Reserved. Any PCI write transactions must not affect the status of this bit. W R/W 1 (following use of eeprom) Bit 27 MiniPCI Mode Status When set, indicates that the device is operating in the miniPCI mode. When clear, device is operating in the PCI mode. Bit 28 Reserved - R 1 Bit 29 Clock Control Handling via Power Management When set (1), the clock control circuitry handling the CLKRUN# line is controlled by the power management states of function 0 and function 1. This bit is only relevant for the miniPCI mode of operation. Bit 30 Disable Clock Control Circuitry (CLKRUN#) When set (1), the clock control circuitry handling the CLKRUN# line is disabled, allowing the host to stop the PCI_CLK at the next available opportunity. Circuitry Is enabled by default to prevent clock stopping. | | | | | | | Bit 23:22 Reserved. The device driver must write zeros to these bits. Bit 25:24 Reserved. The device driver must write zeros to these bits. Bit 26 Reserved. Any PCI write transactions must not affect the status of this bit. Bit 27 MiniPCI Mode Status When set, indicates that the device is operating in the miniPCI mode. When clear, device is operating in the PCI mode. Bit 28 Reserved Clock Control Handling via Power Management When set (1), the clock control circuitry handling the CLKRUN# line is controlled by the power management states of function 0 and function 1. This bit is only relevant for the miniPCI mode of operation. Bit 30 Disable Clock Control Circuitry (CLKRUN#) When set (1), the clock control circuitry handling the CLKRUN# line is disabled, allowing the host to stop the PCI_CLK at the next available opportunity. Circuitry Is enabled by default to prevent clock stopping. | | | | | | | Bit 25:24 Reserved. The device driver must write zeros to these bits. Bit 26 Reserved. Any PCI write transactions must not affect the status of this bit. Bit 27 MiniPCI Mode Status When set, indicates that the device is operating in the miniPCI mode. When clear, device is operating in the PCI mode. Bit 28 Reserved Bit 29 Clock Control Handling via Power Management When set (1), the clock control circuitry handling the CLKRUN# line is controlled by the power management states of function 0 and function 1. This bit is only relevant for the miniPCI mode of operation. Bit 30 Disable Clock Control Circuitry (CLKRUN#) When set (1), the clock control circuitry handling the CLKRUN# line is disabled, allowing the host to stop the PCI_CLK at the next available opportunity. Circuitry Is enabled by default to prevent clock stopping. | | | | | | | Bit 26 Reserved. Any PCI write transactions must not affect the status of this bit. W R/W 1 (following use of eeprom) Bit 27 MiniPCI Mode Status When set, indicates that the device is operating in the miniPCI mode. When clear, device is operating in the PCI mode. Bit 28 Reserved - R 1 Bit 29 Clock Control Handling via Power Management When set (1), the clock control circuitry handling the CLKRUN# line is controlled by the power management states of function 0 and function 1. This bit is only relevant for the miniPCI mode of operation. Bit 30 Disable Clock Control Circuitry (CLKRUN#) When set (1), the clock control circuitry handling the CLKRUN# line is disabled, allowing the host to stop the PCI_CLK at the next available opportunity. Circuitry Is enabled by default to prevent clock stopping. | | | | | 00 | | Bit 27 MiniPCI Mode Status When set, indicates that the device is operating in the miniPCI mode. When clear, device is operating in the PCI mode. When clear, device is operating in the PCI mode. Bit 28 Reserved - R 1 R 1 Clock Control Handling via Power Management When set (1), the clock control circuitry handling the CLKRUN# line is controlled by the power management states of function 0 and function 1. This bit is only relevant for the miniPCI mode of operation. Bit 30 Disable Clock Control Circuitry (CLKRUN#) When set (1), the clock control circuitry handling the CLKRUN# line is disabled, allowing the host to stop the PCI_CLK at the next available opportunity. Circuitry Is enabled by default to prevent clock stopping. | | | | | | | Bit 27 MiniPCI Mode Status When set, indicates that the device is operating in the miniPCI mode. When clear, device is operating in the PCI mode. Bit 28 Reserved Clock Control Handling via Power Management When set (1), the clock control circuitry handling the CLKRUN# line is controlled by the power management states of function 0 and function 1. This bit is only relevant for the miniPCI mode of operation. Bit 30 Disable Clock Control Circuitry (CLKRUN#) When set (1), the clock control circuitry handling the CLKRUN# line is disabled, allowing the host to stop the PCI_CLK at the next available opportunity. Circuitry Is enabled by default to prevent clock stopping. | Bit 26 | Reserved. Any PCI write transactions must not affect the status of this bit. | W | R/W | | | Bit 27 MiniPCI Mode Status When set, indicates that the device is operating in the miniPCI mode. When clear, device is operating in the PCI mode. Bit 28 Reserved Clock Control Handling via Power Management When set (1), the clock control circuitry handling the CLKRUN# line is controlled by the power management states of function 0 and function 1. This bit is only relevant for the miniPCI mode of operation. Bit 30 Disable Clock Control Circuitry (CLKRUN#) When set (1), the clock control circuitry handling the CLKRUN# line is disabled, allowing the host to stop the PCI_CLK at the next available opportunity. Circuitry Is enabled by default to prevent clock stopping. | | | | | | | Bit 27 MiniPCI Mode Status When set, indicates that the device is operating in the miniPCI mode. When clear, device is operating in the PCI mode. Bit 28 Reserved Clock Control Handling via Power Management When set (1), the clock control circuitry handling the CLKRUN# line is controlled by the power management states of function 0 and function 1. This bit is only relevant for the miniPCI mode of operation. Bit 30 Disable Clock Control Circuitry (CLKRUN#) When set (1), the clock control circuitry handling the CLKRUN# line is disabled, allowing the host to stop the PCI_CLK at the next available opportunity. Circuitry Is enabled by default to prevent clock stopping. | | | | | | | When set, indicates that the device is operating in the <i>miniPCI</i> mode. When clear, device is operating in the PCI mode. Bit 28 Reserved Clock Control Handling via Power Management When set (1), the clock control circuitry handling the CLKRUN# line is controlled by the power management states of function 0 and function 1. This bit is only relevant for the miniPCI mode of operation. Bit 30 Disable Clock Control Circuitry (CLKRUN#) When set (1), the clock control circuitry handling the CLKRUN# line is disabled, allowing the host to stop the PCI_CLK at the next available opportunity. Circuitry Is enabled by default to prevent clock stopping. | Bit 27 | MiniPCI Mode Status | - | R | | | When clear, device is operating in the PCI mode. Bit 28 Reserved - R 1 Bit 29 Clock Control Handling via Power Management W R/W 0 When set (1), the clock control circuitry handling the CLKRUN# line is controlled by the power management states of function 0 and function 1. This bit is only relevant for the miniPCI mode of operation. Bit 30 Disable Clock Control Circuitry (CLKRUN#) When set (1), the clock control circuitry handling the CLKRUN# line is disabled, allowing the host to stop the PCI_CLK at the next available opportunity. Circuitry Is enabled by default to prevent clock stopping. | | | | | | | Bit 28 | | | | | | | Bit 29 Clock Control Handling via Power Management When set (1), the clock control circuitry handling the CLKRUN# line is controlled by the power management states of function 0 and function 1. This bit is only relevant for the miniPCI mode of operation. Bit 30 Disable Clock Control Circuitry (CLKRUN#) When set (1), the clock control circuitry handling the CLKRUN# line is disabled, allowing the host to stop the PCI_CLK at the next available opportunity. Circuitry Is enabled by default to prevent clock stopping. | Bit 28 | | - | R | 1 | | When set (1), the clock control circuitry handling the CLKRUN# line is controlled by the power management states of function 0 and function 1. This bit is only relevant for the miniPCI mode of operation. Bit 30 Disable Clock Control Circuitry (CLKRUN#) When set (1), the clock control circuitry handling the CLKRUN# line is disabled, allowing the host to stop the PCI_CLK at the next available opportunity. Circuitry Is enabled by default to prevent clock stopping. | | | W | | 0 | | controlled by the power management states of function 0 and function 1. This bit is only relevant for the miniPCI mode of operation. Bit 30 Disable Clock Control Circuitry (CLKRUN#) When set (1), the clock control circuitry handling the CLKRUN# line is disabled, allowing the host to stop the PCI_CLK at the next available opportunity. Circuitry Is enabled by default to prevent clock stopping. | | | | | | | This bit is only relevant for the miniPCI mode of operation. Bit 30 Disable Clock Control Circuitry (CLKRUN#) When set (1), the clock control circuitry handling the CLKRUN# line is disabled, allowing the host to stop the PCI_CLK at the next available opportunity. Circuitry Is enabled by default to prevent clock stopping. | | | | | | | Bit 30 Disable Clock Control Circuitry (CLKRUN#) When set (1), the clock control circuitry handling the CLKRUN# line is disabled, allowing the host to stop the PCI_CLK at the next available opportunity. Circuitry Is enabled by default to prevent clock stopping. | | | | | | | When set (1), the clock control circuitry handling the CLKRUN# line is disabled, allowing the host to stop the PCI_CLK at the next available opportunity. Circuitry Is enabled by default to prevent clock stopping. | Bit 30 | | W | R/W | 0 | | disabled, allowing the host to stop the PCI_CLK at the next available opportunity. Circuitry Is enabled by default to prevent clock stopping. | | | | | | | opportunity. Circuitry Is enabled by default to prevent clock stopping. | | | | | | | | | | | | | | I his bit is only relevant for the miniPCI mode of operation. | | This bit is only relevant for the miniPCI mode of operation. | | | | | Bits | Description | Read/\ | Write | Reset | |--------|-----------------------------------------------------------------------------|--------|-------|-------| | | | EEPROM | PCI | | | Bit 31 | Parallel Port Filter Disable | W | R/W | 0 | | | When set (1) disables the noise filters on the parallel port data lines and | | | | | | status lines. Filters are enabled by default. | | | | | | This bit is only relevant for the parallel port. | | | | #### 5.4.3 Local Bus Timing Parameter register 1 'LT1' (Offset 0x08): The Local Bus Timing Parameter registers (LT1 and LT2) define the operation and timing parameters used by the Local Bus. The timing parameters are programmed in 4-bit registers to define the assertion/de-assertion of the Local Bus control signals. The value programmed in these registers defines the number of PCI clock cycles after a Reference Cycle when the events occur, where the reference Cycle is defined as two clock cycles after the master asserts the IRDY# signal. The following arrangement provides a flexible approach for users to define the desired bus timing of their peripheral devices. The timings refer to I/O or Memory mapped access to BAR0 and BAR1 of Function1. | Bits | Description | Read/Wr | ite | Reset | | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----|---------------------------------|--| | | | EEPROM | PCI | | | | 3:0 | Read Chip-select Assertion (Intel-type interface). Defines the number of clock cycles after the Reference Cycle when the LBCS[3:0]# pins are asserted (low) during a read operation from the Local Bus. <sup>1</sup> These bits are unused in Motorola-type interface. | W | RW | 0h | | | 7:4 | Read Chip-select De-assertion (Intel-type interface). Defines the number of clock cycles after the Reference Cycle when the LBCS[3:0]# pins are de-asserted (high) during a read from the Local Bus. <sup>1</sup> These bits are unused in Motorola-type interface. | W | RW | 3h<br>(2h for<br>parallel port) | | | 11:8 | Write Chip-select Assertion (Intel-type interface). Defines the number of clock cycles after the Reference Cycle when the LBCS[3:0]# pins are asserted (low) during a write operation to the Local Bus. These bits are unused in Motorola-type interface. | W | RW | 0h | | | 15:12 | Write Chip-select De-assertion (Intel-type interface). Defines the number of clock cycles after the reference cycle when the LBCS[3:0]# pins are de-asserted (high) during a write operation to the Local Bus. <sup>1</sup> Read-not-Write De-assertion during write cycles (Motorola-type interface). Defines the number of clock cycles after the reference cycle when the LBRDWR# pin is de-asserted (high) during a write to the Local Bus. <sup>1</sup> | W | RW | 2h | | | 19:16 | Read Control Assertion (Intel-type interface). Defines the number of clock cycles after the Reference Cycle when the LBRD# pin is asserted (low) during a read from the Local Bus. Read Data-strobe Assertion (Motorola-type interface). Defines the number of clock cycles after the Reference Cycle when the LBDS[3:0]# pins are asserted (low) during a read from the Local Bus. 1 | W | RW | Oh<br>(1h for<br>parallel port) | | | 23:20 | Read Control De-assertion (Intel-type interface). Defines the number of clock cycles after the Reference Cycle when the LBRD# pin is deasserted (high) during a read from the Local Bus. Read Data-strobe De-assertion (Motorola-type interface). Defines the number of clock cycles after the Reference Cycle when the LBDS[3:0]# pins are de-asserted (high) during a read from the Local Bus. 1 | W | RW | 3h<br>(2h for<br>parallel port) | | | Bits | Description | Read/Wri | te | Reset | | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----|---------------------------------|--| | | | EEPROM | PCI | | | | 27:24 | Write Control Assertion (Intel-type interface). Defines the number of clock cycles after the Reference Cycle when the LBWR# pin is asserted (low) during a write to the Local Bus. <sup>1</sup> | W | RW | 0h<br>(1h for<br>parallel port) | | | | <b>Write Data-strobe Assertion</b> (Motorola-type interface). Defines the number of clock cycles after the Reference Cycle when the LBDS[3:0]# pins are asserted (low) during a write to the Local Bus. <sup>1</sup> | | | | | | 31:28 | <b>Write Control De-assertion</b> (Intel-type interface). Defines the number of clock cycles after the Reference Cycle when the LBWR# pin is deasserted (high) during a write to the Local Bus. <sup>1</sup> | W | RW | 2h | | | | Write Data-strobe De-assertion (Motorola-type interface). Defines the number of clock cycles after the Reference Cycle when the LBDS[3:0]# pins are de-asserted (high) during a write cycle to the Local Bus. <sup>1</sup> | | | | | Note 1: Only values in the range of 0h to Ah (0-10 decimal) are valid. Other values are reserved. See notes in the following page. ## 5.4.4 Local Bus Timing Parameter register 2 'LT2' (Offset 0x0C): | Bits | Description | Read/Wi | rite | Reset | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|-------------------------------------------| | | | EEPROM | PCI | | | 3:0 | <b>Write Data Bus Assertion</b> . This register defines the number of clock cycles after the Reference Cycle when the LBD pins actively drive the data bus during a write operation to the Local Bus. <sup>1</sup> | W | RW | 0h | | 7:4 | Write Data Bus De-assertion. This register defines the number of clock cycles after the Reference Cycle when the LBD pins go high-impedance during a write operation to the Local Bus. 1,2 | W | RW | Fh | | 11:8 | <b>Read Data Bus Assertion</b> . This register defines the number of clock cycles after the Reference Cycle when the LBD pins actively drive the data bus at the end of a read operation from the Local Bus. <sup>1</sup> | W | RW | 4h<br>(2h for<br>parallel<br>port) | | 15:12 | Read Data Bus De-assertion. This register defines the number of clock cycles after the Reference Cycle when the LBD pins go high-impedance during at the beginning of a read cycle from the Local Bus. <sup>1</sup> | W | RW | 0h | | 19:16 | Reserved. | - | R | 0h | | 22:20 | IO Space Block Size of BAR0 in Function1. 000 = Reserved 100 = 32 Bytes 001 = 4 Bytes 101 = 64 Bytes 010 = 8 Bytes 110 = 128 Bytes 011 = 16 Bytes 111 = 256 Bytes | W | R | '100'<br>(='010'<br>for parallel<br>port) | | Bits | Description | Read/Wr | ite | Reset | |-------|------------------------------------------------------------------------------------------|---------|-----|--------------| | | | EEPROM | PCI | | | 26:23 | Local Bus Chip-select Parameter 'Lower-Address-CS-Decode'. 2 | W | RW | '0001' | | | IO space in 8-bit Local Bus | | | (='0010' | | | 0000 = A2 1000 = Res | | | for parallel | | | 0001 = A3 1001 = Res | | | port) | | | 0010 = A4 1010 = Res | | | | | | 0011 = A5 1011 = Res | | | | | | 0100 = A6 | | | | | | 0101 = A7 | | | | | | 0110 = A8 | | | | | | 0111 = A9 1111 = Res | | | | | 28:27 | Reserved | W | R | 00 | | 29 | Local Bus Software Reset. When this bit is a 1 the Local Bus reset pin | - | RW | 0 | | | is activated. When this bit is a 0 the Local Bus reset pin is de-activated. <sup>3</sup> | | | | | 30 | Local Bus Clock Enable. When this bit is a 1 the Local Bus clock | W | RW | 0 | | | (LBCK) pin is enabled. When this bit is a 0 LBCK pin is permanently low. | | | | | | The Local Bus Clock is a buffered PCI clock. | | | | | 31 | Bus Interface Type. When low (=0) the Local Bus is configured to Intel- | W | RW | 0 | | | type operation, otherwise it is configured to Motorola-type operation. | | | | | | Note that when Mode[1:0] is '01', this bit is hard wired to 0. | | | | Note 1: Only values in the range of 0 to Ah (0-10 decimal) are valid. Other values are reserved as writing higher values causes the PCI interface to retry all accesses to the Local Bus as it is unable to complete the transaction in 16 PCI clock cycles. Note 2: The Lower-Address-CS-Decode parameter is described in sections 5.3.2 & Section 10. These bits are unused for Memory access to the 8-bit Local Bus which uses a fixed decoding to allocate 1K regions to 4 chip selects. For further information on the Local bus, see section 7. Note 3: Local Bus, UARTs and the Parallel Port are all reset with PCI reset. In Addition, the user can issue the Software Reset Command. LT2[15:0] enable the card designer to control the data bus during the idle periods. The default values will configure the Local Bus data pins to remain forcing (LT2[7:4] = Fh). LT[15:8] is programmed to place the bus in high-impedance at the beginning of a read cycle and set it back to forcing at the end of the read cycle. For systems that require the data bus to stay in high-impedance, the card designer should write an appropriate value in the range of 0h to Ah to LT2[7:4]. This will place the data bus in high impedance at the end of the write cycle. Whenever the value programmed in LT2[7:4] does not equal Fh, the Local Bus controller will ignore the setting of LT2[15:8] as the data bus will be high-impedance outside write cycles. In this case the card designer should place external pull-ups on the data bus pins LBD[7:0]. While the configuration data is read from the external EEPROM, the LBD pins remain in the high-impedance state. The timing registers define the Local Bus timing parameters based on signal changes relative to a reference cycle which is defined as two PCI clock cycles after IRDY# is asserted for the first time in a frame. The following parameters are fixed relative to the reference cycle. The Local Bus address pins LBA[7:0] are asserted during the reference cycle. In a write operation, the Local Bus data is available during the reference cycle, however I/O buffers change direction as programmed in LT2[3:0]. In a Motorola type bus write operation, the Read-not-Write pin (LBRDWR#) is asserted (low) during the reference cycle. In a read cycle this pin remains high throughout the duration of the operation. The default settings in LT1 & LT2 registers provide one PCI clock cycle for address and chip-select to control signal set-up time, one clock cycle for address and chip-select from control signal hold time, two clock cycles of pulse duration for read and write control signals and one clock cycle for data bus hold time. These parameters are acceptable for using external OX16C950, OX16C952 and OX16C954 devices connected to the Local Bus, in Intel mode. Some redefinition will be required if the bus is to be operated in Motorola mode. The user should take great care when programming the Local Bus timing parameters. For example defining a value for chip-select assertion which is larger that the value defined for chip-select de-assertion or defining a chip-select assertion value which is greater than control signal assertion will result in obvious invalid local Bus cycles. #### 5.4.5 UART Receiver FIFO Levels 'URL' (Offset 0x10) The receiver FIFO level of the two internal UARTs are shadowed in Local configuration registers as follows: | Bits | Description | Read/Write | | Reset | |-------|--------------------------------------|------------|-----|---------| | | | EEPROM | PCI | | | 7:0 | UARTO Receiver FIFO Level (RFL[7:0]) | - | R | 0x00h | | 15:8 | UART1 Receiver FIFO Level (RFL[7:0]) | - | R | 0x00h | | 31:16 | Reserved | - | R | 0x0000h | #### 5.4.6 UART Transmitter FIFO Levels 'UTL' (Offset 0x14) The transmitter FIFO level of the two UARTs are shadowed in Local configuration registers as follows: | Bits | Description | Read/Write | | Reset | |-------|-----------------------------------------|------------|-----|---------| | | | EEPROM | PCI | | | 7:0 | UART0 Transmitter FIFO Level (TFL[7:0]) | - | R | 0x00h | | 15:8 | UART1 Transmitter FIFO Level (TFL[7:0]) | - | R | 0x00h | | 31:16 | Reserved | ī | R | 0x0000h | #### 5.4.7 UART Interrupt Source Register 'UIS' (Offset 0x18) The UART Interrupt Source register is described below: | Bits | Description | Read/Write | | Reset | |-------|------------------------------------------------------------------------|------------|-----|-------| | | | EEPROM | PCI | | | 5:0 | UART0 Interrupt Source Register (ISR[5:0]) | - | R | 01h | | 11:6 | UART1 Interrupt Source Register (ISR[5:0]) | - | R | 01h | | 26:12 | Reserved | - | R | XXXh | | 27 | UARTO Good-Data Status | - | R | 1 | | 28 | UART1 Good-Data Status | - | R | 1 | | 30:29 | Reserved | - | R | 3h | | 31 | Global Good-Data Status. This bit is the logical AND of bits 27 to 28, | - | R | 1 | | | i.e. it is set if Good-Data Status of all internal UARTs is set. | | | | Good-Data status for a given internal UART is set when all of the following conditions are met: - ISR reads a level0 (no-interrupt pending), a level 2a (receiver data available, a level 2b (receiver time-out) or a level 3 (transmitter THR empty) interrupt - LSR[7] is clear so there is no parity error, framing error or break in the FIFO - LSR[1] is clear so no over-run error has occurred If the device driver software reads the receiver FIFO levels (URL) followed by this register, then if Good-Data status for a given channel is set, the driver can remove the number of bytes indicated by the FIFO level without the need to read the line status register for that channel. This feature enhances the driver efficiency. For a given channel, if the Good-Data status bit is *not* set, then the software driver should examine the corresponding ISR bits. For example if bit 28 is low, then the driver should examine bits 11 down to 6 to obtain the ISR[5:0] for UART1. If the ISR indicates a level 4 or higher interrupt, the interrupt is due to a change in the state of modem lines or detection of flow control characters. The device driver-software should then take appropriate measures as would in any other 550/950 driver. When ISR indicates a level 1 (receiver status) interrupt then the driver can examine the Line Status Register (LSR) of the relevant channel. Since reading the LSR clears LSR[7], the device driver-software should either flush or empty the contents of the receiver FIFO, otherwise the Good-Data status will no longer be valid. The UART Receiver FIFO Level (URL), UART Transmitter FIFO Level (UTL), UART Interrupt Source register (UIS) and Global Interrupt Status register (GIS) are allocated adjacent address offsets (10h to 1Ch) in the Base Address Register. The device driver-software can read all of the above registers in single burst read operation. The location offset of the registers are such that the FIFO levels are usually read before the status registers so that the status of the N characters indicated in the receiver FIFO levels are valid. #### 5.4.8 Global Interrupt Status and Control Register 'GIS' (Offset 0x1C) | Bits | Description | Read/Write | | Reset | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----|-------| | | | EEPROM | PCI | | | 1:0 | UART Interrupt Status. These bits reflect the internal interrupt states of UART1 to UART0, respectively. <sup>1</sup> | - | R | 0x0h | | 3:2 | Reserved. | - | R | 0x0h | | 4 | MIOO Status (When device mode = 0). This bit reflects the state of the internal MIO[0]. The internal MIO[0] reflects the non-inverted or inverted state of MIOO pin. <sup>2</sup> | - | R | X | | | When device mode = 1, this reflects state of the Parallel Port Interrupt. | - | R | 0 | | 5 | MIO1 Status (LCC[6:5]='00'). This bit reflects the state of the internal MIO[1]. The internal MIO[1] reflects the non-inverted or inverted state of MIO1 pin. <sup>2</sup> | | R | Х | | | Function 0 Power-down Interrupt (LCC[6:5] ≠'00'). In this mode this is a sticky bit. When set, it indicates a power-down request issued by Function 0 and would normally have asserted a PCI interrupt if bit 21 was set (see section 8.6). Reading this bit clears it. | | | 0 | | 14:6 | MIO[10:2] Status. These bits reflect the state of the internal MIO[10:2]. The internal MIO[10:2] reflect the non-inverted or inverted state of MIO[10:2] pins respectively. <sup>2</sup> | - | R | XXXh | | 15 | Reserved. | 1 | R | Χ | | 17:16 | <b>UART Interrupt Mask</b> . When set (1) these bits enable the two internal UARTs to assert a PCI interrupt respectively. When cleared (=0) they prevent the respective channel from asserting a PCI interrupt. <sup>3</sup> | W | RW | 3h | | 19:16 | Reserved | W | RW | 3h | | 20 | MIO[0] Interrupt Mask (When device mode = 0). When set (=1) this bit enables MIO0 pin to assert a PCI interrupt. When cleared (=0) it prevents MIO0 pin from asserting a PCI interrupt. <sup>2</sup> | W | RW | 1 | | | Parallel Port Interrupt Mask (When device mode = 1). When set (=1) this bit enables the Parallel Port to assert a PCI interrupt. When cleared (=0) it prevents the Parallel Port from asserting a PCI interrupt. | W | RW | 1 | | 21 | MIO[1] Interrupt Mask (LCC[6:5]='00'). When set (=1) this bit enables MIO1 pin to assert a PCI interrupt. When cleared (=0) it prevents MIO1 pin from asserting a PCI interrupt. <sup>2</sup> | W | RW | 1 | | | Function 0 Power-down Interrupt Mask (LCC[6:5] ≠'00'). When set (=1) this bit enables the power-down logic in Function0 to assert a PCI interrupt. When cleared (=0) it prevents the power-down logic in Function 0 from asserting a PCI interrupt. | W | RW | 0 | | Bits | Description | Read/Write | | Reset | |-------|---------------------------------------------------------------------------|------------|----|-------| | 30:22 | MIO Interrupt Mask. When set (=1) these bits enable each MIO[10:2] pin to | W | RW | 1FFh | | | assert a PCI interrupt respectively. When cleared (=0) they prevent the | | | | | | respective pins from asserting a PCI interrupt.2 | | | | | 31 | Reserved. | W | RW | 1 | - Note 1: GIS[3:0] are the inverse of UIS[18], UIS[12], UIS[6] and UIS[0] respectively. Systems that do not require the Local Bus or parallel port need not read this register to identify the source of the interrupt as long as they read the UIS (offset 18h) register. - Note 2: The returned value is either the direct state of the corresponding MIO pin or its inverse as configured by the Multi-purpose I/O Configuration register 'MIC' (offset 0x04). As the internal MIO can assert a PCI interrupt, the inversion feature can define each external interrupt to be defined as active-low or active-high, as controlled by the MIC register. When the MIO[0] pin has been set-up as an input or output, this can be made to generate an interrupt when the MIO[0] Interrupt Mask (bit 20) is set (=1). This bit enables MIO[0] pin to assert a PCI interrupt. When the MIO[1] pin has been set-up as an input or output, this can be made to generate an interrupt when the MIO[1] Interrupt Mask (bit 21) is set (=1). This bit enables MIO[1] pin to assert a PCI interrupt. Note 3: The UART Interrupt Mask register bits are all set after a hardware reset to enable the interrupt from both the internal UARTs. This will cater for generic device-driver software that does not access the Local Configuration Registers. The default setting for UART Interrupt Mask bits can be changed using the serial EEPROM. Note that even though by default the UART interrupts are enabled in this register, since after a reset the IER registers of individual UARTs disables all interrupts, a PCI interrupt will not be asserted after a hardware reset. # 5.5 PCI Interrupts Interrupts in PCI systems are level-sensitive and can be shared. There are up to thirteen sources of interrupt in the OXmPCI952, one via each UART channel and up to eleven from the Multi-Purpose IO pins (MIO10 to MIO0). The Parallel Port and MIO[0] pin share the same interrupt status bit (GIS[4]). The PCI Power Management power-down interrupt for the internal UARTs (Function0) and the MIO[1] pin share the status bit GIS[5]. The Local Bus uses the MIO pins to pass interrupts to the PCI controller. Function 0 and Function 1 interrupts are set to assert on the INTA# line, by default. These default routings may be modified by writing to the Interrupt Pin field in the configuration registers using the serial EEPROM facility. The Interrupt Pin field is normally considered a hard-wired read-only value in PCI. It indicates to system software which PCI interrupt pin (if any) is used by a function. The interrupt pin may only be modified using the serial EEPROM facility, and card developers must not invoke any combination which violates the PCI specification. If in doubt, the default routings should be used. The Following Table relates the Interrupt Pin field to the device pin used. | Interrupt Pin | Device Pin used | | | | | |---------------|-----------------|--|--|--|--| | 0 | None | | | | | | 1 | INTA# | | | | | | 2 | INTB# | | | | | | 3 to 255 | Reserved | | | | | Note that the OXmPCI952 only has two PCI interrupt pins: INTA# and INTB#. In the miniPCI mode, INTB# is not available as an interrupt line as the pin is redefined as a dedicated CLKRUN# line. During the system initialisation process and PCI device configuration, system-specific software reads the interrupt pin field to determine which (if any) interrupt pin is used by each function. It programmes the system interrupt router to logically connect this PCI interrupt pin to a system-specific interrupt vector (IRQ). It then writes this routing information to the Interrupt Line field in the function's PCI configuration space. Device driver software must then hook the interrupt using the information in the Interrupt Line field. Interrupt status for all thirteen sources of interrupt is available using the GIS register in the Local Configuration Register set, which can be accessed using I/O or Memory accessed from both logical functions. This facility enables each function to snoop on interrupts asserted from the other function regardless of the interrupt routing. The interrupt from each UART channel is enabled using the IER register and the MCR register for that UART. If the interrupt is enabled and active, then the device will drive the PCI interrupt pin low. Generic device driver software will use the IER register to enable interrupts. The OXmPCI952 offers additional interrupt masking ability using GIS[17:16] (see section 5.4.8). An internal UART channel may assert a PCI interrupt if the interrupt is enabled by IER and GIS[17:16]. All interrupts can be enabled / disabled individually using the GIS register set in the Local configuration registers. When an MIO pin is enabled, an external device can assert a PCI interrupt by driving that pin. The sense of the MIO external interrupt pins (active-high or active-low) is defined in the MIC register. The parallel port can also assert an interrupt (but this will effectively disable the MIO[0] interrupt). # 5.6 Power Management The OXmPCI952 is compliant with PCI Power Management Specification Revision 1.1. This is indicated by both functions by their Power Management Capabilities Register (PMC). Each logical function implements its own set of Power Management registers and supports the power states D0, D2 and D3. In miniPCI modes, PME# generation from D3cold is also indicated which preserves PME# context through the use of 3.3v Auxiliary power. See section 6.7 "miniPCI Support" for further details. Power management is accomplished by handling the power-down and power-up ("power management event") requests, that are asserted on the relevant function's interrupt pin and the PME# pin respectively. Each function can assert the PME# pin independently. Power-down requests are not defined by any of the PCI Power Management specifications. It is a device-specific feature and requires a bespoke device driver implementation. The device driver can either implement the power-down itself or use the special interrupt and power-down features offered by the device to determine when the function or device is ready for power-down. It is worth noting that the PME# pin can, in certain cases, activate the PME# signal when all power is removed from the device. This will cause the PC to wake up from Low-power state D3(cold). To ensure full cross-compatibility with system board implementations, the use of an isolator FET is recommended (See Diagram). If Power Management capabilities are not required, the PME# pin can be treated as no-connect. # 5.6.1 Power Management of Function 0 Provided that the necessary controls have been set in the device's local configuration registers (LCC and GIS), the two internal UARTs can be programmed to issue powerdown requests and/or 'wakeup' requests (power management events), for function 0. Function 0 can be configured to monitor the activity of the 2 serial channels, and issue a power-down interrupt when both of the UARTs are inactive (no interrupts pending and both transmitters and receivers are idle). When both the serial channels are indicating a powerdown request only then will the internal power management circuitry wait for a period of time as programmed into the *Power-Down Filter Time*. This time is defined by the local configuration register, LCC[7:5]). If the powerdown requests remain valid for this time (this means that both serial channels are still inactive) then the OXmPCI952 will issue a powerdown interrupt on this function's interrupt pin, if this option is enabled. *Alternatively, the device driver can poll function 0's powerdown status field in the local configuration register GIS[5] to determine a powerdown request.* The powerdown filter stops the UARTs from issuing too many powerdown interrupts whenever the UARTs activity is intermittent. Upon a power down interrupt, the device driver can change the power-state of the device (function 0) as required. Note that the power-state of function 0 is only changed by the device driver and at no point will the OXmPCl952 change its own power state. The powerdown interrupt merely informs the device driver that this logical function is ready for power down. Before placing the device into the lower power states, the driver must provide the means for the function to generate a 'wakeup' (power management) event. Whenever the device driver changes function 0's powerstate to state D2 or D3, the device takes the following actions: - The internal clock to the internal UARTs is shut down. - PCI interrupts are disabled regardless of the values contained in the GIS registers. - Access to I/O or Memory BARs is disabled. However, access to the configuration space is still enabled. The device driver can optionally assert/de-assert any of its selected (design dependent) MIO pins to switch-off VCC, disable other external clocks, or activate shut-down modes. The device can only issue a wakeup request (a power management event, PME#) if it is enabled by this function's PME\_En bit, bit-8 of the PCI Power Management Register PMCSR. PME# assertion, is immediate and does not use the powerdown filter timer. It operates even if the powerdown filter time is set to disabled. Like powerdown, wakeup requests for function 0 can be generated by each serial channel. The means to generate wakeup events from these sources will have been set up prior to placing this function into the powerdown states D2 or D3 (including setting of the PME\_En bit). For each of the two UARTs, when the device (function 0) is in the powerstate D3, only activity on the serial channel's RI# line (the trailing edge of a pulse) will generate a wakeup event. When the device (function 0) is in the power-state D2, then wake-ups are configurable. In this case, a change in the state of any modem line (which is enabled by a 16C950-specific mask bit) or a change in the state of the serial input line (again, if enabled by a 16C950specific mask bit) can issue a wake up request on the PME# pin. It is worth noting that after a hardware reset all of these mask bits are cleared to enable wake up assertion from all modem lines and the SIN line when in the powerstate D2. As the wake up operation from D2 requires at least one mask bit to be enabled, the device driver can for example disable the masks with the exception of the Ring Indicator, so only a modem ring can wake up the computer. In the case for a wake up request from the serial input line EXT\_DATA\_IN (from the power state D2) then the clock for that channel is turned on so serial data framing can be maintained. When function 0 issues a wake up request from the serial channels, the PME\_Status bit in this function's PCI power management registers (PMCSR[15]) will be set. This is a sticky bit which will only be cleared by writing a '1' to it. While PME\_En (PMCSR[8]) remains set, the PME\_Status will continue to assert the PME# pin to inform the device driver that a power management wake up event has occurred. After a wake up event is signalled, the device driver is expected to return this function to the D0 power-state. # 5.6.2 Power Management of function 1 Provided that the necessary controls have been set in the device's local configuration registers (MIC and GIS), up to 8 Multi\_Purpose pins (MIO[10:3]) can be programmed to issue powerdown requests but only MIO[2] can be set to generate 'wakeup' requests (power management events), for function 1. The Parallel Port or the Local Bus function are not capable of issuing powerdown requests or power management events but can be placed in a low power state through power management involving the MIO pins. The state of the MIO pin(s) that issues a powerdown request is controlled by the MIC register. This can be active high or active Low. This state can be the same MIO state that asserts function 1's interrupt pin for normal functionality. The assertion of the MIO pins will result in a function 1 powerdown request being made immediately. There is no powerdown filtering time associated with function 1. The powerdown request can be issued on the function's interrupt pin, if this option is enabled. Upon a power down interrupt, the device driver can change the power-state of the device (function 1) as required. Note that the power-state of function 1 is only changed by the device driver and at no point will the OXmPCI952 change its own power state. The powerdown interrupt merely informs the device driver that this logical function is ready for power down. Before placing the device into the lower power states, the driver must provide the means for the function to generate a 'wakeup' (power management) event. Whenever the device driver changes function 1's powerstate to state D2 or D3, the device takes the following actions: - Parallel Port placed in a low power mode. - Local Bus Function placed in a low power mode - PCI interrupts are disabled regardless of the values contained in the GIS registers. - Access to I/O or Memory BARs is disabled. However, access to the configuration space is still enabled. Function 1 can only issue a wakeup request (power management event) if it is enabled by this function's PME\_En bit, bit-8 of the PCI Power Management Register PMCSR. Wakeup requests for function 1 can only be generated by the Multi\_Purpose I/O pin MIO[2]. The means to generate wakeup events from this source will have been set up prior to placing this function into the powerdown states D2 or D3. The state of the MIO[2] pin that results in wakeup requests is determined by the settings in the local configuration register MIC. As soon as the correct logic is invoked than a power management event (wakeup) is asserted. The PME# event is immediate. When function 1 issues a wake up request, the PME\_Status bit in this function's PCI power management registers (PMCSR[15]) will be set. This is a sticky bit which will only be cleared by writing a '1' to it. While PME\_En (PMCSR[8]) remains set, the PME\_Status will continue to assert the PME# pin to inform the device driver that a power management wake up event has occurred. After a wake up event is signalled, the device driver is expected to return this function to the D0 power-state | LCC[6:5] | GIS[21] | Power-down<br>Filter Time | Operation | |----------|---------|---------------------------|------------------------------------------------------------------------------------------------------------| | 00 | Х | N/A | Function 0 power-down interrupt is disabled. MIO[1] can assert a PCI interrupt if GIS[21] is set. | | 01 | 0 | 4 s | Function 0 power-down interrupt is disabled. GIS[5] reflects the state of the internal power-down mode for | | 10 | 0 | 129 s | polling operation. MIO[1] interrupt is disabled | | 11 | 0 | 518 s | | | 01 | 1 | 4 s | Function 0 power-down is enabled. GIS[5] reflects the state of the internal power-down mode. | | 10 | 1 | 129 s | MIO[1] interrupt is disabled. | | 11 | 1 | 515 s | | Table 5: Function 0 (UARTs) Power down interrupt settings | LCC[7] | MIC[5:4] | MIO2 Rising | MIO2 Falling | Function1 PME_Status | |--------|----------|-------------|--------------|----------------------| | 0 | XX | Χ | Χ | Remains unchanged | | 1 | 00 | yes | Χ | Gets set | | 1 | 00 | no | Х | Remains unchanged | | 1 | 01 | Χ | Yes | Gets set | | 1 | 01 | Χ | No | Remains unchanged | Table 6: Function 1 (Local Bus) Wake-up configuration # 5.7 MiniPCI Support The OXmPCI952 device operates in the *miniPCI* mode when Pin 88 (*PCI/miniPCI Selection* pin) is tied HIGH. Otherwise, the device operates in the PCI mode. In the *miniPCI* mode, the following changes take place to the device functionality and pin definitions. | Function/Pin | MiniPCI mode | PCI Mode | | | |----------------|-----------------------------------------|-------------------------------------|--|--| | Z_INTA | PCI interrupt pin | PCI Interrupt pin. | | | | | For both function 0 and function 1. | For both function 0 and function 1. | | | | Z_INTB | Redefined as a CLKRUN# pin | Optional PCI interrupt pin | | | | | No PCI interrupts available on this pin | Unused by default. | | | | D3cold Support | PME# from D3 Cold supported | No PME# D3 cold supported. | | | | | Available and indicated in the PCI | As indicated in the PCI Power | | | | | Power Management Registers | Management Registers. | | | # CLKRUN# The OXmPCI952 device is not tolerant to clock stopping on the PCI\_CLK line, for full UART functionality. While the two UARTs themselves are not dependent upon the PCI\_CLK line, and use the crystal oscillator pin as their main clock source, some parts of the device require that the PCI\_CLK be operational (ie not stopped) to allow reliable operation of the internal UARTs. Such parts include writing/reading of the UART registers and interrupt handling. For this reason, the OXmPCI952 device implements CLKRUN# to prevent the host from stopping the PCI\_CLK (until such time it is not needed). The circuitry handling the CLKRUN# line is compliant to the CLKRUN# requirements as defined by the PCI Mobile Design Guide, version 1.1. Provided that the Central Resource holds the CLKRUN# line active (low), to indicate that the PCI CLK is enabled, then there is no intervention by the OXmPCI952 device which keeps it's side of the CLKRUN# driver inactive. The CLKRUN# line is a bi-directional pin. When the Central Resource synchronously de-asserts the CLKRUN# line (by initially driven the line high and then leaving it in the high impedance state) to signal the Central Resource's intention to stop (or slow) the PCI\_CLK, then it is prevented from doing so by the target that asserts (drives low) the CLKRUN# line 2 clock cycles following the de-assertion. The CLKRUN# line is only asserted by the target for 2 clock cycles, during which time the Central Resource is expected to drive (and hold) the CLKRUN# line asserted, until the next attempt by the host to stop the clock. In this case, the cycle repeats. By default, the clock control circuitry of the OXmPCI952 (in the miniPCI mode) is always enabled. This means that the Central Resource is prevented from stopping the PCI\_CLK at all times, as all requests by the Central Resource to stop this clock (by de-asserting the CLKRUN# line) are met by the target re-asserting the CLKRUN# line 2-clock cycles later. This may be an issue from a power management point of view as this default behaviour may prevent the system from going into a low power state or may result in the system being partially shut-down due to the need to maintain PCI\_CLKs to the OXmPCI952 based miniPCI card. The clock control circuitry associated with the CLKRUN# line has been provided with controls to help overcome this. In the miniPCI mode, the local registers provide 2 controls associated with the CLKRUN# line. These Read-Write fields are accessible via PCI transactions or can be set up by the external EEPROM by downloading into the MIC register of the Local Register Zone. | Control | MIC<br>Register<br>Bit | Default<br>State | |--------------------------------------|------------------------|------------------| | CLKRUN# Circuitry Disable | Bit 30 | 0 | | CLKRUN# Control via Power Management | Bit 29 | 0 | | Bits<br>30:29 | CLKRUN Circuitry Status | |---------------|-----------------------------| | 00 | CLKRUN#' Operation Enabled | | | (Never Stop PCI-CLK) | | 01 | CLKRUN# Operation via Power | | | Management Control | | 10 | CLKRUN# Operation Disabled | | | (Allow PCI_CLK to stop) | | 11 | CLKRUN# Operation Disabled | | | (Allow PCI_CLK to stop) | The Clkrun# Circuitry Disable bit, allows the device drivers to disable (and re-enable) the clock control circuitry associated with the CLKRUN# line to meet the overall Power Management of the device and the system. When the CLKRUN# circuitry is disabled, then when the CLKRUN# line is deasserted by the Central Resource at the next available opportunity, no attempt is made by the target to assert the CLKRUN# line thereby allowing the Central Resource to stop the PCI\_CLK. Once the PCI\_CLK is stopped, it is still possible to re-enable the clock run circuitry by writing to the disable field (with a '0') as the Central Resource is expected to restart the PCI\_CLK for a sufficient time to allow the write transaction to take place. Once the transaction has been completed, the clock control circuitry will then prevent the central resource from stopping the PCI CLK until the clock control circuitry is again disabled. While it is perfectly feasible that the clock control circuitry can be disabled (re-enabled) at leisure, the clock control circuitry should only be disabled prior to the device being placed into the low power states D2/D3 by the host, when no operations other than a wake-up are expected from the UARTs. Some interaction between device drivers and the host will be required to determine the most suitable point to disable the clock control circuitry. Disabling the clock control circuitry when the OXmPCI952 device is in the fully operational state (eg D0 state) is not recommended as some hosts have been designed to periodically attempt to stop the PCI\_CLK as a normal routine. In these cases, if the clock control circuitry has been disabled then the PCI\_CLK will be stopped at the next opportunity. If large file transfers are/will be taking place when this event has occurred then this may lead to corrupted data being transmitted/received. In addition to the *Clkrun# Circuitry Disable* bit, there is an additional control called *Clkrun# Control via Power Management*. As the name suggests, this allows the clock control logic associated with the CLKRUN# line to be controlled by the Power Management states of the OXmPCI952 device. This is a hardware assist and does not require software involvement with the exception of enabling this field in the 1st place (although this can also be achived via the external eeprom). When the *Clkrun Control via Power Management* is selected, the device makes use of the knowledge that any attempts by the host (Central Resource) to place both of the functions into a low power state (states D2 or D3 in power management terminology) is a pre-empt condition to the host stopping the PCI-CLK to the OXmPCI952 device in order to reduce power consumption of the card and thus the system. The host is not expected to stop the PCI-CLK to the OXmPCI952 device when at least 1 of the 2 functions is in the fully operation state (D0 state). A statemachine has been built-in that handles the clock control circuitry according to the D0, D2, D3 states of each function. This is as shown overleaf. When either of the 2 functions are in the D0 Power-Management state, the CLKRUN# circuitry is enabled to prevent the host from stopping the PCI\_CLK, at all times. When the host places both functions into any one of the 2 low power states (D2 or D3) then, and only then, is the CLKRUN# circuitry disabled. This means that the host will be able to stop the PCI\_CLK at the next available opportunity, which was the likely purpose of placing both functions into a low power state. Once in the low power state, the OXmPCl952 device is not driven by any PCl\_CLKs but controls would have been set up by the device drivers to allow the OXmPCl952 device to generate 'wake-up' or PME# events. This PME# generation will be via the Z\_CTS and Z\_RI pins for function0, and the MIO-2 pin for function 1. When the OXmPCI952 generates a PME# event, this event is sufficient to get the attention of the Central Resource that will kick-start the host to restart the PCI\_CLKs to the device. The same PME# event is used internally to re- enable the CLKRUN# circuitry, so that if the host attempts to stop the PCI\_CLK before both functions are placed back into the D0 (fully operational state) then it is prevented from doing so. The CLKRUN# circuitry can only be disabled again (ie the cycle is repeated) once both functions are placed back into the fully operation state DO. The host is expected to do this following a PME# wake-up event. The OXmPCI952 device should only be used with hosts that implement the CLKRUN# line and the CLKRUN# protocol. Some hosts may have the CLKRUN# line but may not necessarily implement the CLKRUN# protocols, instead leaving the CLKRUN# pin permanently held in the active (low) state. This will be taken by the OXmPCI952 device as the PCI\_CLK always running. Such hosts may then remove the PCI\_CLK from the OXmPCI952 device without notification on the CLKRUN# line when requesting the SUSPEND function. This may lead to corrupted data when file transfers subsequently take place owing to loss of the PCI\_CLK. #### PME# Generation from D3 Cold In the miniPCI mode, the OXmPCI952 supports PME# generation from the D3 cold state. This is indicated by bit 15 of both functions' PCI power management register PMC (Power Management Capabilities) that indicates "PME# can be asserted from D3cold". For all PCI modes, the PMC register makes no such indications and all Power Management Status and PME# context will be lost following a PCI Reset. For PME# generation in the D3cold, the OXmPCI952 is required to make use of *auxiliary* 3.3v power when the main 3.3v power has been removed. See *Chapter 5 of the PCI Local Bus Power Management Interface Specification*. This changeover to/from the main/auxiliary power needs to be handled by the external circuitry that supplies Vcc to the OXmPCI952, in such a way as to not cause any supply interruptions (dropouts) as far as the OXmPCI952 device is concerned. Otherwise, this will result in the loss of the OXmPCI952's internal states. The circuits must be such that there are no sneak-paths between the main 3.3v power and the Auxiliary 3.3v power as these power planes are to be isolated at all times (*miniPCI* cards cannot connect 3.3v AUX to 3.3v main, or vice versa). When the OXmPCI952 device has been set up to provide wake-up events (PME#), then the OXmPCI952 device will generate PME# events via the Z\_RI lines for function 0 and via the MIO\_2 line for function 1 when the device is in the D3 cold state (while auxiliary powered). The OXmPCI952 in the miniPCI mode preserves *PME# context* when the device is transitioned from the D3 cold to the D0 (uninitialised) transition via the Hardware Reset invoked by the PCI RST# line. *PME# Context is also preserved following the soft reset when restoring a function from the D3hot state.* When preserving the PME# context, the OXmPCI952 maintains the status of the following registers Status of the *PME\_En* bit Bit 8 of the function's PMCSR register. Status of the PME\_Status bit Bit 15 of the function's PMCSR register. As a result, this preserves the Status of the PME# line. Preserving *PME# Context* has 2 issues that need to be handled by the host. These are listed here for reference purposes only. - Since the PCI reset does not affect the status of the fields PME\_En and PME\_Status, there is a possibility that when power is first supplied to the OXmPCI952 device (in the miniPCI mode of operation) that the state of the PME# line is unknown (PME\_status is unknown). The host controller must be able to handle this condition until these 2 fields have been intialised by writing to them with the appropriate values. This has been noted in Section 3.2.4 of the PCI Power Management Specification , revision 1.1, that states "system software is required to explicitly initialize all PME# context, for all functions, during initial operating system load." when PME# generation from D3cold is supported. - 2. In the D3cold state, when the OXmPCI952 generates a 'wake-up' (PME#) event, then this status (PME# wakeup) persists when the OXmPCI952 is transitioned from the D3cold state to the D0(uninitialised) via a PCI Reset. The host controller must be able to handle this condition until the PME\_status and/or PME\_En bits have been wriiten to with the appropriate values to disable the PME# wake-up request. #### 5.8 Device Drivers This section has been provided for external device driver development. Device Drivers are required to know whether the device is operating in the PCI or the miniPCI environments, for the purposes of fine-tuning the drivers to match the feature content of the OXmPCI952 device. In order for device drivers to distinguish between these 2 modes of operation, some fields of the existing local registers LCC and MIC have been defined to indicate the mode of operation. These are as follows Local Register LCC Register (DWORD offset 00h) Bit 0 Status of the MODE pin (Read only) Local Register MIC Register (DWORD offset 04h) Bit 27 MiniPCI Status (Read Only) Bit 29 CLKRUN control via Power Management – (R/W field for miniPCI application) Bit 30 Disable CLKRUN control (R/W field for MiniPCI) Bit 31 Disable Parallel Port Filter (R/W field for Parallel Port) It is expected that device drivers will inspect (at least) bit 27 of the MIC register to determine if the device is operating in the PCI or miniPCI environment. This information is required in order to make use of controls for the miniPCI applications. Device drivers will already know what functions are present (such as the 8-bit local bus or the Parallel Port) by virtue of the Device ID that is automatically presented to the operating system during initial configuration. # 6 INTERNAL OX16C950 UARTS Each of the two UART channels in the OXmPCI952 operates individually as an OX16C950 high-performance serial port. Each channel has its own full set of registers, but all share a common clock and FIFOSEL pin. After a device reset, a common configuration state is loaded into both channels, but after this time each channel can be operated individually through its own 8 byte block of addressable space. # 6.1 Operation – mode selection Each channel is backward compatible with the 16C450, 16C550, 16C654 and 16C750 UARTs. The operation of the ports depends on a number of mode settings, which are referred to throughout this section. The modes, conditions and corresponding FIFO depth are tabulated below: | UART Mode | FIFO<br>size | FCR[0] | Enhanced mode<br>(EFR[4]=1) | FCR[5]<br>(guarded with LCR[7] = 1) | FIFOSEL<br>pin | |------------------|--------------|--------|-----------------------------|-------------------------------------|----------------| | 450 | 1 | 0 | Х | X | Х | | 550 | 16 | 1 | 0 | 0 | 0 | | Extended 550 | 128 | 1 | 0 | X | 1 | | 650 | 128 | 1 | 1 | X | Χ | | 750 | 128 | 1 | 0 | 1 | 0 | | 950 <sup>1</sup> | 128 | 1 | 1 | X | Χ | Table 7: UART Mode Configuration Note 1: 950 mode configuration is identical to a 650 configuration #### 6.1.1 450 Mode After a hardware reset, bit 0 of the FIFO Control Register ('FCR') is cleared, hence the UARTs are compatible with the 16C450. The transmitter and receiver FIFOs (referred to as the 'Transmit Holding Register' and 'Receiver Holding Register' respectively) have a depth of one. This is referred to as 'Byte mode'. When FCR[0] is cleared, all other mode selection parameters are ignored. #### 6.1.2 550 Mode Connect FIFOSEL to GND. After a hardware reset, writing a 1 to FCR[0] will increase the FIFO size to 16, providing compatibility with 16C550 devices. #### 6.1.3 Extended 550 Mode Connect FIFOSEL to VDD. Writing a 1 to FCR[0] will now increase the FIFO size to 128, thus providing a 550 device with 128 deep FIFOs. #### 6.1.4 750 Mode For compatibility with 16C750, connect FIFOSEL to GND. Writing a 1 to FCR[0] will increase the FIFO size to 16. In a similar fashion to 16C750, the FIFO size can be further increased to 128 by writing a 1 to FCR[5]. Note that access to FCR[5] is protected by LCR[7]. i.e., to set FCR[5], software should first set LCR[7] to temporarily remove the guard. Once FCR[5] is set, the software should clear LCR[7] for normal operation. The 16C750 additional features are available as long as the UART is not put into Enhanced mode; i.e. ensure EFR[4] = 0'. These features are: - Deeper FIFOs - Automatic RTS/CTS out-of-band flow control - Sleep mode #### 6.1.5 650 Mode The 950 UART is compatible with the 16C650 when EFR[4] is set, i.e. the device is in Enhanced mode. As 650 software drivers usually put the device in Enhanced mode, running 650 drivers on the one of the UART channels will result in 650 compatibility with 128 deep FIFOs, as long as FCR[0] is set. This is regardless of the state of the FIFOSEL pin. Note that the 650 emulation mode of the OXmPCI952 provides 128-deep FIFOs rather than the 32 provided by a legacy 16C654. In enhanced (650) mode the device has the following features available over those provided by a generic 550. (Note: some of these are similar to those provided in 750 mode, but are enabled using different registers). - Deeper FIFOs - Sleep mode - Automatic in-band flow control - Special character detection - Infra-red "IrDA-format" transmit and receive mode - Transmit trigger levels - Optional clock prescaler #### 6.1.6 950 Mode The additional features offered in 950 mode generally only apply when the UART is in Enhanced mode (EFR[4]='1'). Provided FCR[0] is set, in Enhanced mode the FIFO size is 128 regardless of the state of FIFOSEL. Note that 950 mode configuration is identical to that of 650 mode, however additional 950 specific features are enabled using the Additional Control Register 'ACR' (see section 6.11.3). In addition to larger FIFOs and higher baud rates, the enhancements of the 950 mode over 650 emulation mode are: - Selectable arbitrary trigger levels for the receiver and transmitter FIFO interrupts - Improved automatic flow control using selectable arbitrary thresholds - DSR#/DTR# automatic flow control - Transmitter and receiver can be optionally disabled - Software reset of device - Readable FIFO fill levels - Optional generation of an RS-485 buffer enable signal - Four-byte device identification (0x16C9500A) - Readable status for automatic in-band and out-ofband flow control - External 1x clock modes (see section 6.10.4) - Flexible "M+N/8" clock prescaler (see section 6.10.2) - Programmable sample clock to allow data rates up to 15 Mbps (see section 6.10.3). - 9-bit data mode - Readable FCR register The 950 trigger levels are enabled when ACR[5] is set where bits 4 to 7 of FCR are ignored. Then arbitrary trigger levels can be defined in RTL, TTL, FCL and FCH registers (see section 6.11). The Additional Status Register ('ASR') offers flow control status for the local and remote transmitters. FIFO levels are readable using RFL and TFL registers. The UART has a flexible prescaler capable of dividing the system clock by any value between 1 and 31.875 in steps of 0.125. It divides the system clock by an arbitrary value in "M+N/8" format, where M and N are 5- and 3-bit binary numbers programmed in CPR[7:3] and CPR[2:0] respectively. This arrangement offers a great deal of flexibility when choosing an input clock frequency to synthesise arbitrary baud rates. The default division value is 4 to provide backward compatibility with 16C650 devices. The user may apply an external 1x (or Nx) clock for the transmitter and receiver to the RI# and DSR# pin respectively. The transmitter clock may instead be asserted on the DTR# pin. The external clock options are selected through the CKS register (offset 0x02 of ICR). It is also possible to define the over-sampling rate used by the transmitter and receiver clocks. The 16C450/16C550 and compatible devices employ 16 times over-sampling, where there are 16 clock cycles per bit. However the 95x UART channels can employ any over-sampling rate from 4 to 16 by programming the TCR register. This allows the data rates to be increased to 460.8 Kbps using a 1.8432MHz clock, or 15 Mbps using a 60 MHz clock. The default value after a reset for this register is 0x00, which corresponds to a 16 cycle sampling clock. Writing 0x01, 0x02 or 0x03 will also result in a 16 cycle sampling clock. To program the value to any value from 4 to 15 it is necessary to write this value into the TCR i.e. to set the device to a 13 cycle sampling clock it would be necessary to write 0x0D to TCR. For further information see section 6.10.3 The UARTs also offer 9-bit data frames for multi-drop industrial applications. # 6.2 Register description tables Each UART is accessed through an 8-byte block of I/O space (or through memory space). Since there are more than 8 registers, the mapping is also dependent on the state of the Line Control Register 'LCR' and Additional Control Register 'ACR': - 1. LCR[7]=1 enables the divider latch registers DLL and DLM. - 2. LCR specifies the data format used for both transmitter and receiver. Writing 0xBF (an unused format) to LCR enables access to the 650 compatible register set. Writing this value will set LCR[7] but leaves LCR[6:0] unchanged. Therefore, the data format of the transmitter and receiver data is not affected. Write the desired LCR value to exit from this selection. - 3. ACR[7]=1 enables read access to the 950 specific status registers. - 4. ACR[6]=1 enables read access to the Indexed Control Register set (ICR) registers as described on page 51. | Register<br>Name | Address | R/W | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |---------------------------------------|---------------|---------|----------------------------|--------------------------|-----------------------------------------|----------------------------|-----------------------------------|----------------------------------|------------------|----------------------|--| | THR <sup>1</sup> | 000 | W | Data to be transmitted | | | | | | | | | | RHR 1 | 000 | R | | | | Data re | eceived | | | | | | IER <sup>1,2</sup><br>650/950<br>Mode | 001 | R/W | CTS<br>interrupt<br>mask | RTS<br>interrupt<br>mask | Special<br>Char.<br>Detect<br>Alternate | Sleep<br>mode | Modem<br>interrupt | Rx Stat<br>interrupt | THRE interrupt | RxRDY<br>interrupt | | | 550/750<br>Mode | | | Unı | ised | sleep<br>mode | | mask | mask | mask | mask | | | FCR <sup>3</sup> 650 mode | | | Le | | THR T<br>Le | | Тх | Fluck | Fluck | Enable | | | 750 mode | 010 | W | RHR 1<br>Le | Trigger<br>vel | FIFO<br>Size | Unused | Trigger<br>Enable | Flush<br>THR | Flush<br>RHR | Enable<br>FIFO | | | 950 mode | | | | Unu | ised | | | | | | | | ISR <sup>3</sup> | 010 | R | | Os<br>bled | Interrup<br>(Enhance | | Interrupt priority<br>(All modes) | | | Interrupt<br>pending | | | LCR 4 | 011 | R/W | Divisor<br>latch<br>access | Tx<br>break | Force parity | Odd /<br>even<br>parity | Parity<br>enable | Number<br>of stop Data I<br>bits | | length | | | MCR <sup>3,4</sup><br>550/750<br>Mode | 100 | R/W | Unu | ised | CTS &<br>RTS<br>Flow<br>Control | Enable<br>Internal<br>Loop | OUT2<br>(Int En) | OUT1 | RTS | DTR | | | 650/950<br>Mode | | | Baud<br>prescale | IrDA<br>mode | XON-Any | Back | | | | | | | LSR 3,5<br>Normal | 101 | R | Data<br>Error | Tx Empty | THR<br>Empty | Rx<br>Break | Framing<br>Error | Parity<br>Error | Overrun<br>Error | RxRDY | | | 9-bit data<br>mode | 101 | IX. | | | | | | 9 <sup>th</sup> Rx<br>data bit | | | | | MSR <sup>3</sup> | 110 | R | DCD | RI | DSR | CTS | Delta<br>DCD | Trailing<br>RI edge | Delta<br>DSR | Delta<br>CTS | | | SPR <sup>3</sup><br>Normal | 111 | R/W | | | | | torage registe<br>ister offset va | | | | | | 9-bit data<br>mode | | | | | | Unused | Unused 9th Tx data b | | | | | | Addit | tional Standa | ard Reg | isters – Th | ese registe | ers require | divisor late | h access b | it (LCR[7]) | to be set t | o 1. | | | DLL | 000 | R/W | | | Divisor lat | ch bits [7:0] | (Least signifi | cant byte) | | | | | DLM | 001 | R/W | | | Divisor lat | ch bits [15:8] | (Most signif | icant byte) | | | | Table 8: Standard 550 Compatible Registers | Register<br>Name | Address | R/W | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | |------------------|---------------------------------------------------|-----|------------------------|------------------------|---------------------------|-----------------|------------|--------------|---------------|-------|--|--| | | To access these registers LCR must be set to 0xBF | | | | | | | | | | | | | EFR | 010 | R/W | CTS<br>flow<br>control | RTS<br>Flow<br>control | Special<br>char<br>detect | Enhance<br>mode | | In-band flov | w control mod | le | | | | XON1 | 100 | R/W | | XON Character 1 | | | | | | | | | | 9-bit mode | | | | | | Special cl | naracter i | | | | | | | XON2 | 101 | R/W | | | | XON Ch | aracter 2 | | | | | | | 9-bit mode | | | | | | Special C | haracter 2 | | | | | | | XOFF1 | 110 | R/W | | | | XOFF Ch | naracter 1 | | | | | | | 9-bit mode | | | | Special character 3 | | | | | | | | | | XOFF2 | 111 | R/W | | XOFF Character 2 | | | | | | | | | | 9-bit mode | | | | | | Special cl | haracter 4 | | | | | | Table 9: 650 Compatible Registers | Register<br>Name | Address | R/W | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | |------------------|---------|------------------|------------|----------------------------------------------|--------------|----------------------------------|---------------|-----------|--------------------------|----------------|--|--| | ASR 1,6,7 | 001 | R/W <sup>7</sup> | Tx<br>Idle | FIFO<br>size | FIFO-<br>SEL | Special<br>Char<br>Detect | DTR | RTS | Remote<br>Tx<br>Disabled | Tx<br>Disabled | | | | RFL 6 | 011 | R | | | Number | of characters | s in the rece | iver FIFO | | | | | | TFL 3,6 | 100 | R | | Number of characters in the transmitter FIFO | | | | | | | | | | ICR 3,8,9 | 101 | R/W | | Data re | | epends on the<br>ess of this reg | | | R prior to | | | | Table 10: 950 Specific Registers # Register access notes: Note 1: Requires LCR[7] = 0 Note 2: Requires ACR[7] = 0 Note 3: Requires that last value written to LCR was not 0xBF Note 4: To read this register ACR[7] must be = 0 Note 5: To read this register ACR[6] must be = 0 Note 6: Requires ACR[7] = 1 Note 7: Only bits 0 and 1 of this register can be written Note 8: To read this register ACR[6] must be = 1 Note 9: This register acts as a window through which to read and write registers in the Indexed Control Register set Page 51 | Register | SPR | R/W | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|-----------|-----|------------------------------------|-----------------------|-----------------------------------|--------------------------------|--------------------------------|------------------------------------------|----------------------------------|--------------------------------| | Name | Offset 10 | | | | | | | | | | | | | | , | | Control Re | | | , | , | | | ACR | 0x00 | R/W | Additiona<br>I<br>Status<br>Enable | ICR<br>Read<br>Enable | 950<br>Trigger<br>Level<br>Enable | DTR defir<br>con | | Auto<br>DSR<br>Flow<br>Control<br>Enable | Tx<br>Disable | Rx<br>Disable | | CPR | 0x01 | R/W | | | it "integer" pa | | | | "fractional" p | | | TCR | 0x02 | R/W | | Unı | ısed | | | | mes clock<br>bits [3:0] | | | CKS | 0x03 | R/W | Tx 1x<br>Mode | Tx CLK<br>Select | BDOUT<br>on DTR | DTR 1x<br>Tx CLK | Rx 1x<br>Mode | 0 | Clock : | eiver<br>Sel[1:0] | | TTL | 0x04 | R/W | Unused | | | ransmitter Int | , 00 | | • | | | RTL | 0x05 | R/W | Unused | | | Receiver Inte | . 00 | · | | | | FCL | 0x06 | R/W | Unused | | Autom | atic Flow Cor | ntrol Lower T | rigger Level ( | (0-127) | | | FCH | 0x07 | R/W | Unused | | | atic Flow Co | | | 1-127) | | | ID1 | 0x08 | R | | | | Hardwired ID | | • | | | | ID2 | 0x09 | R | | | | Hardwired ID | , , | • | | | | ID3 | 0x0A | R | | | | Hardwired ID | byte 1 (0x50 | ) | | | | REV | 0x0B | R | | | На | ardwired revis | sion byte (0x0 | )A) | | | | CSR | 0x0C | W | | | | riting 0x00 to<br>e UART (Exc | ept the CKS | register) | | | | NMR | 0x0D | R/W | Unu | sed | 9 <sup>th</sup> Bit<br>SChar 4 | 9 <sup>th</sup> Bit<br>SChar 3 | 9 <sup>th</sup> Bit<br>SChar 2 | 9 <sup>th</sup> Bit<br>SChar 1 | 9 <sup>th</sup> -bit Int.<br>En. | 9 Bit<br>Enable | | MDM | 0x0E | R/W | 0 | 0 | SIN<br>wakeup<br>disable | Modem<br>Wakeup<br>Disable | ∆ DCD<br>Wakeup<br>disable | Trailing<br>RI edge<br>disable | ∆ DSR<br>Wakeup<br>disable | ∆ CTS<br>Wakeup<br>disable | | RFC | 0X0F | R | FCR[7] | FCR[6] | FCR[5] | FCR[4] | FCR[3] | FCR[2] | FCR[1] | FCR[0] | | GDS | 0X10 | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Good<br>data<br>status | | PIDX | 0x12 | R | | Hardwired | Port Index ( ( | 0x00, 0x01, 0x | x02, 0x03 ac | cording to wh | ich UART ) | | | CKA | 0x13 | R/W | | Unused | | Res.<br>Write '0' | Res.<br>Write '0' | Invert<br>DTR<br>signal | Invert<br>internal<br>tx clock | Invert<br>internal<br>rx clock | Table 11: Indexed Control Register Set Note 10: The SPR offset column indicates the value that must be written into SPR prior to reading / writing any of the Indexed Control Registers via ICR. Offset values not listed in the table are reserved for future use and must not be used. To read or write to any of the Indexed Controlled Registers use the following procedure: #### Writing to ICR registers: Ensure that the last value written to LCR was not 0xBF (reserved for 650 compatible register access value). Write the desired offset to SPR (address 111b). Write the desired value to ICR (address 101b). ## Reading from ICR registers: Ensure that the last value written to LCR was not 0xBF (see above). Write 0x00 offset to SPR to select ACR. Set bit 6 of ACR (ICR read enable) by writing x1xxxxxxxb to address 101b. Ensure that other bits in ACR are not changed. DS-0020 Jun 05 (Software drivers should keep a copy of the contents of the ACR elsewhere since reading ICR involves overwriting ACR!) Write the desired offset to SPR (address 111b). Read the desired value from ICR (address 101b). Write 0x00 offset to SPR to select ACR. Clear bit 6 of ACR bye writing x0xxxxxxxb to ICR, thus enabling access to standard registers again. # 6.3 Reset Configuration # 6.3.1 Hardware Reset After a hardware reset, all writable registers are reset to 0x00, with the following exceptions: DLL, which is reset to 0x01. CPR, which is reset to 0x20. The state of read-only registers following a hardware reset is as follows: $\begin{array}{ll} RHR[7:0]: & Indeterminate \\ RFL[6:0]: & 0000000_2 \\ TFL[6:0]: & 0000000_2 \\ \end{array}$ LSR[7:0]: 0x60 signifying that both the transmitter and the transmitter FIFO are empty MSR[3:0]: 0000<sub>2</sub> MSR[7:4]: Dependent on modem input lines DCD, RI, DSR and CTS respectively ISR[7:0]: 0x01, i.e. no interrupts are pending ASR[7:0]: 1xx000002 The reset state of output signals are tabulated below: | Signal | Reset state | |--------|---------------| | SOUT | Inactive High | | RTS# | Inactive High | | DTR# | Inactive High | Table 12: Output Signal Reset State ## 6.3.2 Software Reset An additional feature available in the OX16C950 UART is software resetting of the serial channel. This command has the same effect on a single channel as a hardware reset except it does not reset the clock source selections (i.e. CKS register). To reset the UART write 0x00 to the Channel Software Reset register 'CSR'. #### 6.4 Transmitter and receiver FIFOs Both the transmitter and receiver have associated holding registers (FIFOs), referred to as the transmitter holding register (THR) and receiver holding register (RHR) respectively. In normal operation, when the transmitter finishes transmitting a byte it will remove the next data from the top of the THR and proceed to transmit it. If the THR is empty, it will wait until data is written into it. If THR is empty and the last character being transmitted has been completed (i.e. the transmitter shift register is empty) the transmitter is said to be idle. Similarly, when the receiver finishes receiving a byte, it will transfer it to the bottom of the RHR. If the RHR is full, an overrun condition will occur (see section 6.5.3). Data is written into the bottom of the THR queue and read from the top of the RHR queue completely asynchronously to the operation of the transmitter and receiver. The size of the FIFOs is dependent on the setting of the FCR register. When in Byte mode, these FIFOs only accept one byte at a time before indicating that they are full; this is compatible with the 16C450. When in a FIFO mode, the size of the FIFOs is either 16 (compatible with the 16C550) or 128. Data written to the THR when it is full is lost. Data read from the RHR when it is empty is invalid. The empty or full status of the FIFOs is indicated in the Line Status Register 'LSR' (see section 6.5.3). Interrupts are generated when the UART is ready for data transfer to/from the FIFOs. The number of items in each FIFO may also be read back from the transmitter FIFO level (TFL) and receiver FIFO level (RFL) registers (see section 6.11.2). # 6.4.1 FIFO Control Register 'FCR' FIFO setup: FCR[0]: Enable FIFO mode logic $0 \Rightarrow$ Byte mode. logic $1 \Rightarrow$ FIFO mode. This bit should be enabled before setting the FIFO trigger levels. FCR[1]: Flush RHR $logic 0 \Rightarrow No change.$ logic 1 ⇒Flushes the contents of the RHR This is only operative when already in a FIFO mode. The RHR is automatically flushed whenever changing between Byte mode and a FIFO mode. This bit will return to zero after clearing the FIFOs. FCR[2]: Flush THR logic $0 \Rightarrow No$ change. logic 1 $\Rightarrow$ Flushes the contents of the THR, in the same manner as FCR[1] does for the RHR. THR Trigger levels: FCR[3]: Tx trigger level enable logic 0 ⇒Transmit trigger levels enabled logic 1 ⇒Transmit trigger levels disabled When FCR[3]=0, the transmitter trigger level is always set to 1, thus ignoring FCR[5:4]. Alternatively, 950-mode trigger levels can be set using ACR[5]. #### FCR[5:4]: Compatible trigger levels 450, 550 and extended 550 modes: The transmitter interrupt trigger levels are set to 1 and FCR[5:4] are ignored. #### 650 mode: In 650 mode the transmitter interrupt trigger levels can be set to the following values: | FCR[5:4] | Transmit Interrupt Trigger level | |----------|----------------------------------| | 00 | 16 | | 01 | 32 | | 10 | 64 | | 11 | 112 | Table 13: Transmit Interrupt Trigger Levels These levels only apply when in Enhanced mode and when FCR[3] is set, otherwise the trigger level is set to 1. A transmitter empty interrupt will be generated (if enabled) if the TFL falls below the trigger level. #### 750 Mode: In 750 compatible mode, transmitter trigger level is set to 1, FCR[4] is unused and FCR[5] defines the FIFO depth as follows: FCR[5]=0: FIFO size is 16 bytes. FCR[5]=1: FIFO size is 128 bytes. In non-Enhanced mode and when FIFOSEL pin is low, FCR[5] is writable only when LCR[7] is set. Note that in Enhanced mode, the FIFO size is increased to 128 bytes when FCR[0] is set. 950 mode: Setting ACR[5]=1 enables 950-mode trigger levels set using the TTL register (see section 6.11.4), FCR[5:4] are ignored. RHR trigger levels # FCR[7:6]: Compatible Trigger levels 450, 550, extended 550, 650 and 750 modes: The receiver FIFO trigger levels are defined using FCR[7:6]. The interrupt trigger level and upper flow control trigger level where appropriate are defined by L1 in the table below. L2 defines the lower flow control trigger level. Separate upper and lower flow control trigger levels introduce a hysteresis element in in-band and out-of-band flow control (see section 6.9). In Byte mode (450-mode) the trigger levels are all set to 1. #### 950 mode: In similar fashion to for transmitter trigger levels, setting ACR[5]=1 enables 950-mode receiver trigger levels. FCR[7:6] are ignored. | FCR | Mode | | | | | | | | |-------|--------|---------|--------|----------|---------------|-----|--|--| | [7:6] | 55 | 50 | Ext. 5 | 650 | | | | | | | FIFO S | Size 16 | FIFO | Size 128 | FIFO Size 128 | | | | | | L1 | L2 | L1 | L2 | L1 | L2 | | | | 00 | 1 | n/a | 1 | 1 | 16 | 1 | | | | 01 | 4 | n/a | 32 | 1 | 32 | 16 | | | | 10 | 8 | n/a | 64 | 1 | 112 | 32 | | | | 11 | 14 | n/a | 112 | 1 | 120 | 112 | | | Table 14: Compatible Receiver Trigger Levels A receiver data interrupt will be generated (if enabled) if the Receiver FIFO Level ('RFL') reaches the upper trigger level. #### 6.5 Line Control & Status # 6.5.1 False Start Bit Detection On the falling edge of a start bit, the receiver will wait for 1/2 bit and re-synchronise the receiver's sampling clock onto the centre of the start bit. The start bit is valid if the SIN line is still low at this mid-bit sample and the receiver will proceed to read in a data character. Verifying the start bit prevents noise generating spurious character generation. Once the first stop bit has been sampled, the received data is transferred to the RHR and the receiver will then wait for a low transition on SIN (signifying the next start bit). The receiver will continue receiving data even if the RHR is full or the receiver has been disabled (see section 6.11.3) in order to maintain framing synchronisation. The only difference is that the received data does not get transferred to the RHR. ## 6.5.2 Line Control Register 'LCR' The LCR specifies the data format that is common to both transmitter and receiver. Writing 0xBF to LCR enables access to the EFR, XON1, XOFF1, XON2 and XOFF2, DLL and DLM registers. This value (0xBF) corresponds to an unused data format. Writing the value 0xBF to LCR will set LCR[7] but leaves LCR[6:0] unchanged. Therefore, the data format of the transmitter and receiver data is not affected. Write the desired LCR value to exit from this selection. #### LCR[1:0]: Data length LCR[1:0] Determines the data length of serial characters. Note however, that these values are ignored in 9-bit data framing mode, i.e. when NMR[0] is set. | LCR[1:0] | Data length | |----------|-------------| | 00 | 5 bits | | 01 | 6 bits | | 10 | 7 bits | | 11 | 8 bits | Table 15: LCR Data Length Configuration #### LCR[2]: Number of stop bits LCR[2] defines the number of stop bits per serial character. | LCR[2] | Data length | No. stop<br>bits | |--------|-------------|------------------| | 0 | 5,6,7,8 | 1 | | 1 | 5 | 1.5 | | 1 | 6,7,8 | 2 | Table 16: LCR Stop Bit Number Configuration #### LCR[5:3]: Parity type The selected parity type will be generated during transmission and checked by the receiver, which may produce a parity error as a result. In 9-bit mode parity is disabled and LCR[5:3] is ignored. | LCR[5:3] | Parity type | |----------|------------------------| | 0xx | No parity bit | | 001 | Odd parity bit | | 011 | Even parity bit | | 101 | Parity bit forced to 1 | | 111 | Parity bit forced to 0 | Table 17: LCR Parity Configuration # LCR[6]: Transmission break logic 0 ⇒Break transmission disabled. logic 1 ⇒Forces the transmitter data output SOUT low to alert the communication terminal, or send zeros in IrDA mode. It is the responsibility of the software driver to ensure that the break duration is longer than the character period for it to be recognised remotely as a break rather than data. #### LCR[7]: Divisor latch enable $\label{eq:logic_0} \text{logic 0} \Rightarrow \!\! \text{Access to DLL and DLM registers disabled}.$ logic 1 ⇒Access to DLL and DLM registers enabled. ## 6.5.3 Line Status Register 'LSR' This register provides the status of data transfer to CPU. ## LSR[0]: RHR data available $logic 0 \Rightarrow RHR$ is empty: no data available logic $1 \Rightarrow RHR$ is not empty: data is available to be read. #### LSR[1]: RHR overrun error $logic 0 \Rightarrow No overrun error.$ logic 1 ⇒ Data was received when the RHR was full. An overrun error has occurred. The error is flagged when the data would normally have been transferred to the RHR. #### LSR[2]: Received data parity error logic $0 \Rightarrow$ No parity error in normal mode or $9^{th}$ bit of received data is '0' in 9-bit mode. logic 1 ⇒ Data has been received that did not have correct parity in normal mode or 9<sup>th</sup> bit of received data is '1' in 9-bit mode. The Parity error flag will be set when the data item in error is at the top of the RHR and cleared following a read of the LSR. In 9-bit mode LSR[2] is no longer a flag and corresponds to the 9<sup>th</sup> bit of the received data in RHR. #### LSR[3]: Received data framing error logic $0 \Rightarrow No$ framing error. logic $1 \Rightarrow$ Data has been received with an invalid stop bit. This status bit is set and cleared in the same manner as LSR[2]. When a framing error occurs, the UART will try to re-synchronise by assuming that the error was due to sampling the start bit of the next data item. #### LSR[4]: Received break error $logic 0 \Rightarrow No receiver break error.$ logic $1 \Rightarrow$ The receiver received a break. A break condition occurs when the SIN line goes low (normally signifying a start bit) and stays low throughout the start, data, parity and first stop bit. (Note that the SIN line is sampled at the bit rate). One zero character with associated break flag set will be transferred to the RHR and the receiver will then wait until the SIN line returns high. The LSR[4] break flag will be set when this data item gets to the top of the RHR and it is cleared following a read of the LSR. #### LSR[5]: THR empty logic 0 ⇒ Transmitter FIFO (THR) is not empty. logic 1 ⇒ Transmitter FIFO (THR) is empty. #### LSR[6]: Transmitter and THR empty logic $0 \Rightarrow$ The transmitter is not idle logic 1 $\Rightarrow$ THR is empty and the transmitter has completed the character in shift register and is in idle mode. (I.e. set whenever the transmitter shift register and the THR are both empty.) #### LSR[7]: Receiver data error $logic 0 \Rightarrow Either there are no receiver data errors in the FIFO or it was cleared by a read of LSR.$ logic 1 $\Rightarrow$ At least one parity error, framing error or break indication in the FIFO. In 450 mode LSR[7] is permanently cleared, otherwise this bit will be set when an erroneous character is transferred from the receiver to the RHR. It is cleared when the LSR is read. Note that in 16C550 this bit is only cleared when all of the erroneous data are removed from the FIFO. In 9-bit data framing mode parity is permanently disabled, so this bit is not affected by LSR[2]. # 6.6 Interrupts & Sleep Mode The serial channel interrupts are asserted on the PCI INTA# pin. The interrupts can be enabled or disabled using the GIS register interrupt mask (see section 5.4.8) and the IER register. Unlike generic 16C550 devices, the interrupt can not be disabled using the implementation-specific MCR[3]. # 6.6.1 Interrupt Enable Register 'IER' Serial channel interrupts are enabled using the Interrupt Enable Register ('IER'). # IER[0]: Receiver data available interrupt mask logic $0 \Rightarrow$ Disable the receiver ready interrupt. logic $1 \Rightarrow$ Enable the receiver ready interrupt. # IER[1]: Transmitter empty interrupt mask logic $0 \Rightarrow$ Disable the transmitter empty interrupt. logic $1 \Rightarrow$ Enable the transmitter empty interrupt. # IER[2]: Receiver status interrupt Normal mode: logic $0 \Rightarrow$ Disable the receiver status interrupt. logic $1 \Rightarrow$ Enable the receiver status interrupt. 9-bit data mode: $logic 1 \Rightarrow Enable receiver status and address bit interrupt.$ In 9-bit mode (i.e. when NMR[0] is set), reception of a character with the address-bit (i.e. 9<sup>th</sup> bit) set can generate a level 1 interrupt if IER[2] is set. #### IER[3]: Modem status interrupt mask $logic 0 \Rightarrow Disable the modem status interrupt.$ logic $1 \Rightarrow$ Enable the modem status interrupt. #### IER[4]: Sleep mode $logic 0 \Rightarrow Disable sleep mode.$ logic 1 ⇒ Enable sleep mode whereby the internal clock of the channel is switched off. Sleep mode is described in section 6.6.4. # IER[5]: Special character interrupt mask or alternate sleep mode 9-bit data framing mode: logic $0 \Rightarrow$ Disable the received special character interrupt. logic $1 \Rightarrow$ Enable the received special character interrupt. In 9-bit data mode, The receiver can detect up to four special characters programmed in the Special Character Registers (see map on page 50). When IER[5] is set, a level 5 interrupt is asserted when the receiver character matches one of the values programmed. #### 650/950 modes (non-9-bit data framing): logic $0 \Rightarrow$ Disable the special character receive interrupt. logic $1 \Rightarrow$ Enable the special character receive interrupt. In 16C650 compatible mode when the device is in Enhanced mode (EFR[4]=1), this bit enables the detection of special characters. It enables both the detection of XOFF characters (when in-band flow control is enabled via EFR[3:0]) and the detection of the XOFF2 special character (when enabled via EFR[5]). #### 750 mode (non-9-bit data framing): $logic 0 \Rightarrow Disable alternate sleep mode.$ logic 1 $\Rightarrow$ Enable alternate sleep mode whereby the internal clock of the channel is switched off. In 16C750 compatible mode (i.e. non-Enhanced mode), this bit is used an alternate sleep mode and has the same effect as IER[4]. #### IER[6]: RTS interrupt mask $logic 0 \Rightarrow Disable the RTS interrupt.$ logic $1 \Rightarrow$ Enable the RTS interrupt. This enable is only operative in Enhanced mode (EFR[4]=1). In non-Enhanced mode, RTS interrupt is permanently enabled #### IER[7]: CTS interrupt mask $logic 0 \Rightarrow Disable the CTS interrupt.$ $logic 1 \Rightarrow Enable the CTS interrupt.$ This enable is only operative in Enhanced mode (EFR[4]=1). In non-Enhanced mode, CTS interrupt is permanently enabled. # 6.6.2 Interrupt Status Register 'ISR' The source of the highest priority interrupt pending is indicated by the contents of the Interrupt Status Register 'ISR'. There are nine sources of interrupt at six levels of priority (1 is the highest) as shown in Table 18. | Level | Interrupt source | ISR[5:0]<br>see note 3 | |----------------|------------------------------------------------------------------------------------------------------------------------------|------------------------| | - | No interrupt pending <sup>1</sup> | 000001 | | 1 | Receiver status error <b>or</b><br>Address-bit detected in 9-bit mode | 000110 | | 2a | Receiver data available | 000100 | | 2b | Receiver time-out | 001100 | | 3 | Transmitter THR empty | 000010 | | 4 | Modem status change | 000000 | | 5 <sup>2</sup> | In-band flow control XOFF or<br>Special character (XOFF2) or<br>Special character 1, 2, 3 or 4 or<br>bit 9 set in 9-bit mode | 010000 | | 6 <sup>2</sup> | CTS or RTS change of state | 100000 | Table 18: Interrupt Status Identification Codes Note1: ISR[0] indicates whether any interrupts are pending. Note2: Interrupts of priority levels 5 and 6 cannot occur unless the UART is in Enhanced mode. Note3: ISR[5] is only used in 650 & 950 modes. In 750 mode, it is '0' when FIFO size is 16 and '1' when FIFO size is 128. In all other modes it is permanently set to 0 ISR[6] and ISR[7] indicated whether the FIFO's are enabled. When you enable FIFOs both bits are set when either 16 or 128, note they also mirror fcr[0]. #### 6.6.3 Interrupt Description #### Level 1: # Receiver status error interrupt (ISR[5:0]='000110'): Normal (non-9-bit) mode: This interrupt is active whenever any of LSR[1], LSR[2], LSR[3] or LSR[4] are set. These flags are cleared following a read of the LSR. This interrupt is masked with IER[2]. 9-bit mode: This interrupt is active whenever any of LSR[1], LSR[2], LSR[3] or LSR[4] are set. The receiver error interrupt due to LSR[1], LSR[3] and LSR[4] is masked with IER[3]. The 'address-bit' received interrupt is masked with NMR[1]. The software driver can differentiate between receiver status error and received address-bit (9th data bit) interrupt by examining LSR[1] and LSR[7]. In 9-bit mode LSR[7] is only set when LSR[3] or LSR[4] is set and it is not affected by LSR[2] (i.e. $9^{th}$ data bit). #### Level 2a: #### Receiver data available interrupt (ISR[5:0]='000100'): This interrupt is active whenever the receiver FIFO level is above the interrupt trigger level. #### Level 2b: #### Receiver time-out interrupt (ISR[5:0]='001100'): A receiver time-out event, which may cause an interrupt, will occur when all of the following conditions are true: - The UART is in a FIFO mode - There is data in the RHR. - There has been no read of the RHR for a period of time greater than the time-out period. - There has been no new data written into the RHR for a period of time greater than the time-out period. The time-out period is four times the character period (including start and stop bits) measured from the centre of the first stop bit of the last data item received. Reading the first data item in RHR clears this interrupt. #### Level 3: # Transmitter empty interrupt (ISR[5:0]='000010'): This interrupt is set when the transmit FIFO level falls below the trigger level. It is cleared on an ISR read of a level 3 interrupt or by writing more data to the THR so that the trigger level is exceeded. Note that when 16C950 mode trigger levels are enabled (ACR[5]=1) and the transmitter trigger level of zero is selected (TTL=0x00), a transmitter empty interrupt will only be asserted when both the transmitter FIFO and transmitter shift register are empty and the SOUT line has returned to idle marking state. #### Level 4: #### Modem change interrupt (ISR[5:0]='000000'): This interrupt is set by a modem change flag (MSR[0], MSR[1], MSR[2] or MSR[3]) becoming active due to changes in the input modem lines. This interrupt is cleared following a read of the MSR. #### Level 5: Receiver in-band flow control (XOFF) detect interrupt, Receiver special character (XOFF2) detect interrupt, Receiver special character 1, 2, 3 or 4 interrupt or 9th Bit set interrupt in 9-bit mode (ISR[5:0]='010000'): A level 5 interrupt can only occur in Enhanced-mode when A level 5 interrupt can only occur in Enhanced-mode when any of the following conditions are met: - A valid XOFF character is received while in-band flow control is enabled. - A received character matches XOFF2 while special character detection is enabled, i.e. EFR[5]=1. - A received character matches special character 1, 2, 3 or 4 in 9-bit mode (see section 6.11.9). It is cleared on an ISR read of a level 5 interrupt. #### Level 6: #### CTS or RTS changed interrupt (ISR[5:0]='100000'): This interrupt is set whenever any of the CTS# or RTS# pins changes state from low to high. It is cleared on an ISR read of a level 6 interrupt. # 6.6.4 Sleep Mode For a channel to go into sleep mode, all of the following conditions must be met: - Sleep mode enabled (IER[4]=1 in 650/950 modes, or IER[5]=1 in 750 mode): - The transmitter is idle, i.e. the transmitter shift register and FIFO are both empty. - SIN is high. - The receiver is idle. - The receiver FIFO is empty (LSR[0]=0). - The UART is not in loopback mode (MCR[4]=0). - Changes on modem input lines have been acknowledged (i.e. MSR[3:0]=0000). - No interrupts are pending. A read of IER[4] (or IER[5] if a 1 was written to that bit instead) shows whether the power-down request was successful. The UART will retain its programmed state whilst in power-down mode. The channel will automatically exit power-down mode when any of the conditions 1 to 7 becomes false. It may be woken manually by clearing IER[4] (or IER[5] if the alternate sleep mode is enabled). Sleep mode operation is not available in IrDA mode. #### 6.7 Modem Interface # 6.7.1 Modem Control Register 'MCR' MCR[0]: DTR logic $0 \Rightarrow$ Force DTR# output to inactive (high). $logic 1 \Rightarrow Force DTR# output to active (low).$ Note that DTR# can be used for automatic out-of-band flow control when enabled using ACR[4:3] (see section 6.11.3). ## MCR[1]: RTS logic $0 \Rightarrow$ Force RTS# output to inactive (high). $logic 1 \Rightarrow Force RTS# output to active (low).$ Note that RTS# can be used for automatic out-of-band flow control when enabled using EFR[6] (see section 6.9.4). #### MCR[2]: OUT1 Note OUT1# is not bonded out on the OXmPCI952. logic 0 ⇒ Force OUT1# output low when loopback mode is disabled. logic 1 $\Rightarrow$ Force OUT1# output high. #### MCR[3]: OUT2/Internal interrupt enable Note OUT2# is not bonded out on the OXmPCI952. $\log c \ 0 \Rightarrow Force \ OUT2\#$ output low when loopback mode is disabled. $logic 1 \Rightarrow Force OUT2# output high.$ #### MCR[4]: Loopback mode $logic 0 \Rightarrow Normal operating mode.$ $logic 1 \Rightarrow Enable local loop-back mode (diagnostics).$ In local loop-back mode, the transmitter output (SOUT) and the four modem outputs (DTR#, RTS#, OUT1# and OUT2#) are set in-active (high), and the receiver inputs SIN, CTS#, DSR#, DCD#, and RI# are all disabled. Internally the transmitter output is connected to the receiver input and DTR#, RTS#, OUT1# and OUT2# are connected to modem status inputs DSR#, CTS#, RI# and DCD# respectively. In this mode, the receiver and transmitter interrupts are fully operational. The modem control interrupts are also operational, but the interrupt sources are now the lower four bits of the Modem Control Register instead of the four modem status inputs. The interrupts are still controlled by the IER. # MCR[5]: Enable XON-Any in Enhanced mode or enable out-of-band flow control in non-Enhanced mode 650/950 (enhanced) modes: logic $0 \Rightarrow XON$ -Any is disabled. logic $1 \Rightarrow XON$ -Any is enabled. In enhanced mode (EFR[4]=1), this bit enables the Xon-Any operation. When Xon-Any is enabled, any received data will be accepted as a valid XON (see in-band flow control, section 6.9.3). #### 750 (normal) mode: $logic 0 \Rightarrow CTS/RTS$ flow control disabled. logic 1 $\Rightarrow$ CTS/RTS flow control enabled. In non-enhanced mode, this bit enables the CTS/RTS outof-band flow control. #### MCR[6]: IrDA mode $\log c \ 0 \Rightarrow Standard \ serial \ receiver \ and \ transmitter \ data \ format.$ $logic 1 \Rightarrow Data$ will be transmitted and received in IrDA format. This function is only available in Enhanced mode. It requires a 16x clock to function correctly. ## MCR[7]: Baud rate prescaler select $\log c 0 \Rightarrow Normal$ (divide by 1) baud rate generator prescaler selected. logic 1 ⇒ Divide-by-"M+N/8" baud rate generator prescaler selected. where M & N are programmed in CPR (ICR offset 0x01). After a hardware reset, CPR defaults to 0x20 (divide-by-4) and MCR[7] is reset. User writes to this flag will only take effect in Enhanced mode. See section 6.9.1. # 6.7.2 Modem Status Register 'MSR' # MSR[0]: Delta CTS# Indicates that the CTS# input has changed since the last time the MSR was read. #### MSR[1]: Delta DSR# Indicates that the DSR# input has changed since the last time the MSR was read. # MSR[2]: Trailing edge RI# Indicates that the RI# input has changed from low to high since the last time the MSR was read. ## MSR[3]: Delta DCD# Indicates that the DCD# input has changed since the last time the MSR was read. #### MSR[4]: CTS This bit is the complement of the CTS# input. It is equivalent to RTS (MCR[1]) in internal loop-back mode. ## MSR[5]: DSR This bit is the complement of the DSR# input. It is equivalent to DTR (MCR[0]) in internal loop-back mode. # MSR[6]: RI This bit is the complement of the RI# input. In internal loop-back mode it is equivalent to the internal OUT1. #### MSR[7]: DCD This bit is the complement of the DCD# input. In internal loop-back mode it is equivalent to the internal OUT2. # 6.8 Other Standard Registers ## 6.8.1 Divisor Latch Registers 'DLL & DLM' The divisor latch registers are used to program the baud rate divisor. This is a value between 1 and 65535 by which the input clock is divided by in order to generate serial baud rates. After a hardware reset, the baud rate used by the transmitter and receiver is given by: $$Baudrate = \frac{InputClock}{16*Divisor}$$ Where divisor is given by DLL + (256 x DLM). More flexible baud rate generation options are also available. See section 6.10 for full details. ## 6.8.2 Scratch Pad Register 'SPR' The scratch pad register does not affect operation of the rest of the UART in any way and can be used for temporary data storage. The register may also be used to define an offset value to access the registers in the Indexed Control Register set. For more information on Indexed Control registers see sections 6.2 and 6.11. #### 6.9 Automatic Flow Control Automatic in-band flow control, automatic out-of-band flow control and special character detection features can be used when in Enhanced mode (flow control is software compatible with the 16C654). Alternatively, 750-compatible automatic out-of-band flow control can be enabled when in non-Enhanced mode. In 950 mode, in-band and out-of-band flow controls are compatible with 16C654 with the addition of fully programmable flow control thresholds. # 6.9.1 Enhanced Features Register 'EFR' Writing 0xBF to LCR enables access to the EFR and other Enhanced mode registers. This value corresponds to an unused data format. Writing 0xBF to LCR will set LCR[7] but leaves LCR[6:0] unchanged. Therefore, the data format of the transmitter and receiver data is not affected. Write the desired LCR value to exit from this selection. Note: In-band transmit and receive flow control is disabled in 9-bit mode. #### EFR[1:0]: In-band receive flow control mode When in-band receive flow control is enabled, the UART compares the received data with the programmed XOFF character(s). When this occurs, the UART will disable transmission as soon as any current character transmission is complete. The UART then compares the received data with the programmed XON character(s). When a match occurs, the UART will re-enable transmission (see section 6.11.6). For automatic in-band flow control, bit 4 of EFR must be set. The combinations of software receive flow control can be selected by programming EFR[1:0] as follows: - $logic [00] \Rightarrow ln-band receive flow control is disabled.$ - logic [01] ⇒ Single character in-band receive flow control enabled, recognising XON2 as the XON character and XOFF2 as the XOFF character. - logic [10] ⇒ Single character in-band receive flow control enabled, recognising XON1 as the XON character and XOFF1 and the XOFF character. - logic [11] ⇒ The behaviour of the receive flow control is dependent on the configuration of EFR[3:2]. Single character in-band receive flow control is enabled, accepting XON1 or XON2 as valid XON characters and XOFF1 or XOFF2 as valid XOFF characters when EFR[3:2] = "01" or "10". EFR[1:0] should not be set to "11" when EFR[3:2] is '00'. #### EFR[3:2]: In-band transmit flow control mode When in-band transmit flow control is enabled, XON/XOFF character(s) are inserted into the data stream whenever the RFL passes the upper trigger level and falls below the lower trigger level respectively. For automatic in-band flow control, bit 4 of EFR must be set. The combinations of software transmit flow control can then be selected by programming EFR[3:2] as follows: - $logic [00] \Rightarrow ln-band transmit flow control is disabled.$ - logic [01] ⇒ Single character in-band transmit flow control enabled, using XON2 as the XON character and XOFF2 as the XOFF character. - logic [10] ⇒ Single character in-band transmit flow control enabled, using XON1 as the XON character and XOFF1 as the XOFF character. - logic[11] $\Rightarrow$ The value EFR[3:2] = "11" is reserved for future use and should not be used #### EFR[4]: Enhanced mode - logic 0 ⇒ Non-Enhanced mode. Disables IER bits 4-7, ISR bits 4-5, FCR bits 4-5, MCR bits 5-7 and inband flow control. Whenever this bit is cleared, the settings of other bits of EFR are ignored. - logic 1 ⇒ Enhanced mode. Enables the Enhanced Mode functions. These functions include enabling IER bits 4-7, FCR bits 4-5, MCR bits 5-7. For in-band flow control the software driver must set this bit first. If this bit is set, out-of-band flow control is configured with EFR bits 6-7; otherwise out-of-band flow control is compatible with 16C750. # EFR[5]: Enable special character detection - $logic 0 \Rightarrow Special character detection is disabled.$ - logic 1 ⇒ While in Enhanced mode (EFR[4]=1), the UART compares the incoming receiver data with the XOFF2 value. Upon a correct match, the received data will be transferred to the RHR and a level 5 interrupt (XOFF or special character) will be asserted if level 5 interrupts are enabled (IER[5] set to 1). #### EFR[6]: Enable automatic RTS flow control. $logic 0 \Rightarrow RTS$ flow control is disabled (default). logic 1 ⇒ RTS flow control is enabled in Enhanced mode (i.e. EFR[4] = 1), where the RTS# pin will be forced inactive high if the RFL reaches the upper flow control threshold. This will be released when the RFL drops below the lower threshold. 650 and 950-mode drivers should use this bit to enable RTS flow control. #### EFR[7]: Enable automatic CTS flow control. $logic 0 \Rightarrow CTS$ flow control is disabled (default). logic 1 ⇒ CTS flow control is enabled in Enhanced mode (i.e. EFR[4] = 1), where the data transmission is prevented whenever the CTS# pin is held inactive high. 650 and 950-mode drivers should use this bit to enable CTS flow control. A 750-mode driver should set MCR[5] to enable RTS/CTS flow control. #### 6.9.2 Special Character Detection In Enhanced mode (EFR[4]=1), when special character detection is enabled (EFR[5]=1) and the receiver matches received data with XOFF2, the 'received special character' flag ASR[4] will be set and a level 5 interrupt is asserted, if enabled by IER[5]. This flag will be cleared following a read of ASR. The received status (i.e. parity and framing) of special characters does not have to be valid for these characters to be accepted as valid matches. #### 6.9.3 Automatic In-band Flow Control When in-band receive flow control is enabled, the UART will compare the received data with XOFF1 or XOFF2 characters to detect an XOFF condition. When this occurs, the UART will disable transmission as soon as any current character transmission is complete. Status bits ISR[4] and ASR[0] will be set. A level 5 interrupt will occur (if enabled by IER[5]). The UART will then compare all received data with XON1 or XON2 characters to detect an XON condition. When this occurs, the UART will re-enable transmission and status bits ISR[4] and ASR[0] will be cleared. Any valid XON/XOFF characters will not be written into the RHR. An exception to this rule occurs if special character detection is enabled and an XOFF2 character is received that is a valid XOFF. In this instance, the character will be written into the RHR. The received status (i.e. parity and framing) of XON/XOFF characters does not have to be valid for these characters to be accepted as valid matches. When the 'XON Any' flag (MCR[5]) is set, any received character is accepted as a valid XON condition and the transmitter will be re-enabled. The received data will be transferred to the RHR. When in-band transmit flow control is enabled, the RFL will be sampled whenever the transmitter is idle (briefly, between characters, or when the THR is empty) and an XON/XOFF character will be inserted into the data stream if needed. Initially, remote transmissions are enabled and hence ASR[1] is clear. If ASR[1] is clear and the RFL has passed the upper trigger level (i.e. is above the trigger level), XOFF will be sent and ASR[1] will be set. If ASR[1] is set and the RFL falls below the lower trigger level, XON will be sent and ASR[1] will be cleared. If transmit flow control is disabled after an XOFF has been sent, an XON will be sent automatically. ## 6.9.4 Automatic Out-of-band Flow Control Automatic RTS/CTS flow control is selected by different means, depending on whether the UART is in Enhanced or non-Enhanced mode. When in non-Enhanced mode, MCR[5] enables both RTS and CTS flow control. When in Enhanced mode, EFR[6] enables automatic RTS flow control and EFR[7] enables automatic CTS flow control. This allows software compatibility with both 16C650 and 16C750 drivers. When automatic CTS flow control is enabled and the CTS# input becomes active, the UART will disable transmission as soon as any current character transmission is complete. Transmission is resumed whenever the CTS# input becomes inactive. When automatic RTS flow control is enabled, the RTS# pin will be forced inactive when the RFL reaches the upper trigger level and will return to active when the RFL falls below the lower trigger level. The automatic RTS# flow control is ANDed with MCR[1] and hence is only operational when MCR[1]=1. This allows the software driver to override the automatic flow control and disable the remote transmitter regardless by setting MCR[1]=0 at any time. Automatic DTR/DSR flow control behaves in the same manner as RTS/CTS flow control but is enabled by ACR[3:2], regardless of whether or not the UART is in Enhanced mode. ### 6.10 Baud Rate Generation # 6.10.1 General Operation The UART contains a programmable baud rate generator that is capable of taking any clock input from 1.8432MHz to 60MHz and dividing it by any 16-bit divisor number from 1 to 65535 written into the DLM (MSB) and DLL (LSB) registers. In addition to this, a clock prescaler register is provided which can further divide the clock by values in the range 1.0 to 31.875 in steps of 0.125. Also, a further feature is the Times Clock Register 'TCR' which allows the sampling clock to be set to any value between 4 and 16. These clock options allow for highly flexible baud rate generation capabilities from almost any input clock frequency (up to 60MHz). The actual transmitter and receiver baud rate is calculated as follows: $$BaudRate = \frac{InputClock}{SC*Divisor*prescaler}$$ Where: M SC = Sample clock values defined in TCR[3:0] Divisor = DLL + (256 x DLM) Prescaler = 1 when MCR[7] = '0' else: = M + (N/8) where: = CPR[7:3] (Integer part – 1 to 31) N = CPR[2:0] (Fractional part – 0.000 to 0.875) After a hardware reset, the precaler is bypassed (set to 1) and TCR is set to 0x00 (i.e. SC = 16). Assuming this default configuration, the following table gives the divisors required to be programmed into the DLL and DLM registers in order to obtain various standard baud rates: | DLM:DLL<br>Divisor Word | Baud Rate (bits per second) | |-------------------------|-----------------------------| | 0x0900 | 50 | | 0x0300 | 110 | | 0x0180 | 300 | | 0x00C0 | 600 | | 0x0060 | 1,200 | | 0x0030 | 2,400 | | 0x0018 | 4,800 | | 0x000C | 9,600 | | 0x0006 | 19,200 | | 0x0004 | 28,800 | | 0x0003 | 38,400 | | 0x0002 | 57,600 | | 0x0001 | 115,200 | Table 19: Standard PC COM Port Baud Rate Divisors (assuming a 1.8432MHz crystal) # 6.10.2 Clock Prescaler Register 'CPR' The CPR register is located at offset 0x01 of the ICR The prescaler divides the system clock by any value in the range of 1 to "31 7/8" in steps of 1/8. The divisor takes the form "M+N/8", where M is the 5 bit value defined in CPR[7:3] and N is the 3 bit value defined in CPR[2:0]. The prescaler is by-passed and a prescaler value of '1' is selected by default when MCR[7] = 0. Note that since access to MCR[7] is restricted to Enhanced mode only, EFR[4] should first be set and then MCR[7] set or cleared as required. For higher baud rates use a higher frequency clock, e.g. 14.7456MHz, 18.432MHz, 32MHz, 40MHz or 60.0MHz. The flexible prescaler allows system designers to use clocks that are not integer multiples of popular baud rates; when using a non-standard clock frequency, compatibility with existing 16C550 software drivers may be maintained with a minor software patch to program the on-board prescaler to divide the high frequency clock down to 1.8432MHz. Table 21 on the following page gives the prescaler values required to operate the UARTs at compatible baud rates with various different crystal frequencies. Also given is the maximum available baud rates in TCR = 16 and TCR = 4 modes with CPR = 1. # 6.10.3 Times Clock Register 'TCR' The TCR register is located at offset 0x02 of the ICR The 16C550 and other compatible devices such as 16C650 and 16C750 use a 16 times (16x) over-sampling channel clock. The 16x over-sampling clock means that the channel clock runs at 16 times the selected serial bit rate. It limits the highest baud rate to 1/16 of the system clock when using a divisor latch value of unity. However, the 16C950 UART is designed in a manner to enable it to accept other multiplications of the bit rate clock. It can use values from 4x to 16x clock as programmed in the TCR as long as the clock (oscillator) frequency error, stability and jitter are within reasonable parameters. Upon hardware reset the TCR is reset to 0x00 which means that a 16x clock will be used, for compatibility with the 16C550 and compatibles. The maximum baud-rates available for various system clock frequencies at all of the allowable values of TCR are indicated in Table 22 on the following page. These are the values in bits-per-second (bps) that are obtained if the divisor latch = 0x01 and the Prescaler is set to 1. The OXmPCI952 has the facility to operate at baud-rates up to 15 Mbps in normal mode. Table 26 indicates how the value in the register corresponds to the number of clock cycles per bit. TCR[3:0] is used to program the clock. TCR[7:4] are unused and will return "0000" if read. | TCR[3:0] | Clock cycles per bit | |--------------|----------------------| | 0000 to 0011 | 16 | | 0100 to 1111 | 4-15 | Table 20: TCR Sample Clock Configuration Use of the TCR does not require the device to be in 650 or 950 mode although only drivers that have been written to take advantage of the 950 mode features will be able to access this register. Writing 0x01 to the TCR will not switch the device into 1x isochronous mode this is explained in the following section. (TCR has no effect in isochronous mode). If 0x01, 0x10 or 0x11 is written to TCR the device will operate in 16x mode. Reading TCR will always return the last value that was written to it irrespective of mode of operation. | Clock<br>Frequency<br>(MHz) | CPR value | Effective<br>crystal<br>frequency | Error from<br>1.8432MHz<br>(%) | Max. Baud rate<br>with CPR = 1,<br>TCR = 16 | Max. Baud rate<br>with CPR = 1,<br>TCR = 4 | |-----------------------------|---------------|-----------------------------------|--------------------------------|---------------------------------------------|--------------------------------------------| | 1.8432 | 0x08 (1) | 1.8432 | 0.00 | 115,200 | 460,800 | | 7.3728 | 0x20 (4) | 1.8432 | 0.00 | 460,800 | 1,843,200 | | 14.7456 | 0x40 (8) | 1.8432 | 0.00 | 921,600 | 3,686,400 | | 18.432 | 0x50 (10) | 1.8432 | 0.00 | 1,152,000 | 4,608,000 | | 32.000 | 0x8B (17.375) | 1.8417 | 0.08 | 2,000,000 | 8,000,000 | | 33.000 | 0x8F (17.875) | 1.8462 | 0.16 | 2,062,500 | 8,250,000 | | 40.000 | 0xAE (21.75) | 1.8391 | 0.22 | 2,500,000 | 10,000,000 | | 50.000 | 0xD9 (27.125) | 1.8433 | 0.01 | 3,125,000 | 12,500,000 | | 60.000 | 0xFF (31.875) | 1.8824 | 2.13 | 3,750,000 | 15,000,000 | Table 21: Example clock options and their associated maximum baud rates | Sampling | TCR | | System Clock (MHz) | | | | | | | |----------|-------|---------|--------------------|-----------|-----------|-----------|-----------|-----------|-----------| | Clock | Value | 1.8432 | 7.372 | 14.7456 | 18.432 | 32 | 40 | 50 | 60 | | 16 | 0x00 | 115,200 | 460,750 | 921,600 | 1.152M | 2.00M | 2.50M | 3.125M | 3.75M | | 15 | 0x0F | 122,880 | 491,467 | 983,040 | 1,228,800 | 2,133,333 | 2,666,667 | 3,333,333 | 4.00M | | 14 | 0x0E | 131,657 | 526,571 | 1,053,257 | 1,316,571 | 2,285,714 | 2,857,143 | 3,571,429 | 4,285,714 | | 13 | 0x0D | 141,785 | 567,077 | 1,134,277 | 1,417,846 | 2,461,538 | 3,076,923 | 3,846,154 | 4,615,384 | | 12 | 0x0C | 153,600 | 614,333 | 1,228,800 | 1,536,000 | 2,666,667 | 3,333,333 | 4,166,667 | 5.00M | | 11 | 0x0B | 167,564 | 670,182 | 1,340,509 | 1,675,636 | 2,909,091 | 3,636,364 | 4,545,455 | 5,454545 | | 10 | 0x0A | 184,320 | 737,200 | 1,474,560 | 1,843,200 | 3.20M | 4.00M | 5.00M | 6.00M | | 9 | 0x09 | 204,800 | 819,111 | 1,638,400 | 2,048,000 | 3,555,556 | 4,444,444 | 5,555,556 | 6,666,667 | | 8 | 80x0 | 230,400 | 921,500 | 1,843,200 | 2,304,000 | 4.00M | 5.00M | 6.25M | 7.50M | | 7 | 0x07 | 263,314 | 1,053,143 | 2,106,514 | 2,633,143 | 4,571,429 | 5,714,286 | 7,142,857 | 8,571428 | | 6 | 0x06 | 307,200 | 1,228,667 | 2,457,600 | 3,072,000 | 5,333,333 | 6,666,667 | 8,333,333 | 10.00M | | 5 | 0x05 | 368,640 | 1,474,400 | 2,949,120 | 3,686,400 | 6.40M | 8.00M | 10.00M | 12.00M | | 4 | 0x04 | 460,800 | 1,843,000 | 3,686,400 | 4,608,000 | 8.00M | 10.00M | 12.50M | 15.00M | Table 22: Maximum Baud Rates Available at all 'TCR' Sampling Clock Values #### 6.10.4 External 1x Clock Mode The transmitter and receiver can accept an external clock applied to the RI# and DSR# pins respectively. The clock options are selected using the CKS register (see section 6.11.8). The transmitter and receiver may be configured to operate in 1x (i.e. Isochronous mode) by setting CKS[7] and CKS[3], respectively. In Isochronous mode, transmitter or receiver will use the 1x clock (usually, but not necessarily, an external source) where asynchronous framing is maintained using start-, parity- and stop-bits. However serial transmission and reception is synchronised to the 1x clock. In this mode asynchronous data may be transmitted at baud rates up to 60Mbps. The local 1x clock source can be asserted on the DTR# pin. Note that line drivers need to be capable of transmission at data rates twice the system clock used (as one cycle of the system clock corresponds to 1 bit of serial data). Also note that enabling modem interrupts is illegal in isochronous mode, as the clock signal will cause a continuous change to the modem status (unless masked in MDM register, see section 6.11.10). # 6.10.5 Crystal Oscillator Circuit The UARTs reference clock may be provided by its own crystal oscillator or directly from a clock source connected to the XTLI pin. The circuit required to use the internal oscillator is shown in Figure 1. Figure 1: Crystal Oscillator Circuit | Frequency<br>Range<br>(MHz) | C <sub>1</sub><br>(pF) | C <sub>2</sub> (pF) | R <sub>1</sub> (Ω) | R <sub>2</sub> (Ω) | |-----------------------------|------------------------|---------------------|--------------------|--------------------| | 1.8432 –<br>20 | 68 | 22 | 220k | 470R | Table 23: Component values Note: For better stability use a smaller value of $R_1$ . Increase $R_1$ to reduce power consumption. The total capacitive load (C1 in series with C2) should be that specified by the crystal manufacturer (nominally 16pF). Note that for frequency operation above 20MHz, an external clock source is required. #### 6.11 Additional Features # 6.11.1 Additional Status Register 'ASR' # ASR[0]: Transmitter disabled $\begin{array}{c} \text{logic 0} \Rightarrow & \text{The transmitter is not disabled by in-band flow} \\ & \text{control.} \end{array}$ logic 1 ⇒ The receiver has detected an XOFF, and has disabled the transmitter. This bit is cleared after a hardware reset or channel software reset. The software driver may write a 0 to this bit to re-enable the transmitter if it was disabled by in-band flow control. Writing a 1 to this bit has no effect. #### ASR[1]: Remote transmitter disabled $\log c \ 0 \Rightarrow \$ The remote transmitter is not disabled by inband flow control. logic 1 ⇒ The transmitter has sent an XOFF character, to disable the remote transmitter (cleared when subsequent XON is sent). This bit is cleared after a hardware reset or channel software reset. The software driver may write a 0 to this bit to re-enable the remote transmitter (an XON is transmitted). Note: writing a 1 to this bit has no effect. # ASR[2]: RTS This is the complement of the actual state of the RTS# pin when the device is not in loopback mode. The driver software can determine if the remote transmitter is disabled by RTS# out-of-band flow control by reading this bit. In loopback mode this bit reflects the flow control status rather than the pin's actual state. # ASR[3]: DTR This is the complement of the actual state of the DTR# pin when the device is not in loopback mode. The driver software can determine if the remote transmitter is disabled by DTR# out-of-band flow control by reading this bit. In loopback mode this bit reflects the flow control status rather than the pin's actual state. #### ASR[4]: Special character detected $logic 0 \Rightarrow No special character has been detected.$ $\log 1 \Rightarrow A$ special character has been received and is stored in the RHR. This can be used to determine whether a level 5 interrupt was caused by receiving a special character rather than an XOFF. The flag is cleared following the read of the ASR. ASR[5]: FIFOSEL This bit reflects the unlatched state of the FIFOSEL pin. #### ASR[6]: FIFO size logic 0 $\Rightarrow$ FIFOs are 16 deep if FCR[0] = 1. logic 1 $\Rightarrow$ FIFOs are 128 deep if FCR[0] = 1. #### ASR[7]: Transmitter Idle logic 0 ⇒Transmitter is transmitting. logic $1 \Rightarrow$ Transmitter is idle. This bit reflects the state of the internal transmitter. It is set when both the transmitter FIFO and shift register are empty. ## 6.11.2 FIFO Fill levels 'TFL & RFL' The number of characters stored in the THR and RHR can be determined by reading the TFL and RFL registers respectively. When data transfer is in constant operation, the values should be interpreted as follows: - The number of characters in the THR is no greater than the value read back from TFL. - 2. The number of characters in the RHR is no less than the value read back from RFL. ## 6.11.3 Additional Control Register 'ACR' The ACR register is located at offset 0x00 of the ICR #### ACR[0]: Receiver disable - $\begin{array}{c} \text{logic 0} \Rightarrow & \text{The receiver is enabled, receiving data and} \\ & \text{storing it in the RHR.} \end{array}$ - logic 1 $\Rightarrow$ The receiver is disabled. The receiver continues to operate as normal to maintain the framing synchronisation with the receive data stream but received data is not stored into the RHR. In-band flow control characters continue to be detected and acted upon. Special characters will not be detected. Changes to this bit will only be recognised following the completion of any data reception pending. ## ACR[1]: Transmitter disable - logic 0 $\Rightarrow$ The transmitter is enabled, transmitting any data in the THR. - logic 1 $\Rightarrow$ The transmitter is disabled. Any data in the THR is not transmitted but is held. However, inband flow control characters may still be transmitted. Changes to this bit will only be recognised following the completion of any data transmission pending. #### ACR[2]: Enable automatic DSR flow control - $logic 0 \Rightarrow Normal$ . The state of the DSR# line does not affect the flow control. - $logic 1 \Rightarrow Data transmission is prevented whenever the DSR# pin is held inactive high.$ This bit provides another automatic out-of-band flow control facility using the DSR# line. ## ACR[4:3]: DTR# line configuration When bits 4 or 5 of CKS (offset 0x03 of ICR) are set, the transmitter 1x clock or the output of the baud rate generator (Nx clock) are asserted on the DTR# pin, otherwise the DTR# pin is defined as follows: - logic [00] $\Rightarrow$ DTR# is compatible with 16C450, 16C550, 16C650 and 16C750 (i.e. normal). - logic [01] $\Rightarrow$ DTR# pin is used for out-of-band flow control. It will be forced inactive high if the Receiver FIFO Level ('RFL') reaches the upper flow control threshold. DTR# line will be reactivated (=0) when the RFL drops below the lower threshold (see FCL & FCH). - logic [10] ⇒ DTR# pin is configured to drive the active-low enable pin of an external RS485 buffer. In this configuration the DTR# pin will be forced low whenever the transmitter is not empty (LSR[6]=0), otherwise DTR# pin is high. - logic [11] $\Rightarrow$ DTR# pin is configured to drive the activehigh enable pin of an external RS485 buffer. In this configuration, the DTR# pin will be forced high whenever the transmitter is not empty (LSR[6]=0), otherwise DTR# pin is low. If the user sets ACR[4], then the DTR# line is controlled by the status of the transmitter empty bit of LCR. When ACR[4] is set, ACR[3] is used to select active high or active low enable signals. In half-duplex systems using RS485 protocol, this facility enables the DTR# line to directly control the enable signal of external 3-state line driver buffers. When the transmitter is empty the DTR# would go inactive once the SOUT line returns to its idle marking state. ### ACR[5]: 950 mode trigger levels enable - logic 0 $\Rightarrow$ Interrupts and flow control trigger levels are as described in FCR register and are compatible with 16C650/16C750 modes. - logic 1 ⇒ 16C950 specific enhanced interrupt and flow control trigger levels defined by RTL, TTL, FCL and FCH are enabled. #### ACR[6]: ICR read enable logic $0 \Rightarrow$ The Line Status Register is readable. logic $1 \Rightarrow$ The Indexed Control Registers are readable. Setting this bit will map the ICR set to the LSR location for reads. During normal operation this bit should be cleared. #### ACR[7]: Additional status enable $logic 0 \Rightarrow Access to the ASR, TFL and RFL registers is disabled$ logic 1 $\Rightarrow$ Access to the ASR, TFL and RFL registers is enabled. When ACR[7] is set, the MCR, LCR and IER registers are no longer readable but remain writable, and the registers ASR, TFL and RFL replace them in the register map for read operations. The software driver may leave this bit set during normal operation, since MCR, LCR and IER do not generally need to be read. # 6.11.4 Transmitter Trigger Level 'TTL' The TTL register is located at offset 0x04 of the ICR Whenever 950 trigger levels are enabled (ACR[5]=1), bits 4 and 5 of FCR are ignored and an alternative arbitrary transmitter interrupt trigger level can be defined in the TTL register. This 7-bit value provides a fully programmable transmitter interrupt trigger facility. In 950 mode, a priority level 3 interrupt occurs indicating that the transmitter buffer requires more characters when the interrupt is not masked (IER[1]=1) and the transmitter FIFO level falls below the value stored in the TTL register. The value 0 (0x00) has a special meaning. In 950 mode when the user writes 0x00 to the TTL register, a level 3 interrupt only occurs when the FIFO and the transmitter shift register are both empty and the SOUT line is in the idle marking state. This feature is particularly useful to report back the empty state of the transmitter after its FIFO has been flushed away. ## 6.11.5 Receiver Interrupt. Trigger Level 'RTL' The RTL register is located at offset 0x05 of the ICR Whenever 950 trigger levels are enabled (ACR[5]=1), bits 6 and 7 of FCR are ignored and an alternative arbitrary receiver interrupt trigger level can be defined in the RTL register. This 7-bit value provides a fully programmable receiver interrupt trigger facility as opposed to the limited trigger levels available in 16C650 and 16C750 devices. It enables the system designer to optimise the interrupt performance hence minimising the interrupt overhead. In 950 mode, a priority level 2 interrupt occurs indicating that the receiver data is available when the interrupt is not masked (IER[0]=1) and the receiver FIFO level reaches the value stored in this register. #### 6.11.6 Flow Control Levels 'FCL' & 'FCH' The FCL and FCH registers are located at offsets 0x06 and 0x07 of the ICR respectively Enhanced software flow control using XON/XOFF and hardware flow control using RTS#/CTS# and DTR#/DSR# are available when 950 mode trigger levels are enabled (ACR[5]=1). Improved flow control threshold levels are offered using Flow Control Lower trigger level ('FCL') and Flow Control Higher trigger level ('FCH') registers to provide a greater degree of flexibility when optimising the flow control performance. Generally, these facilities are only available in Enhanced mode. In 650 mode, in-band flow control is enabled using the EFR register. An XOFF character may be transmitted when the receiver FIFO exceeds the upper trigger level defined by FCR[7:6] as described in section 6.4.1. An XON is then sent when the FIFO is read down the lower fill level. The flow control is enabled and the appropriate mode is selected using EFR[3:0]. In 950 mode, the flow control thresholds defined by FCR[7:6] are ignored. In this mode, threshold levels are programmed using FCL and FCH. When flow control is enabled by EFR[3:0] and the receiver FIFO level ('RFL') reaches the value programmed in the FCH register, an XOFF will be transmitted to stop the flow of serial data as defined by EFR[3:0]. When the receiver FIFO level falls below the value programmed in FCL the flow is resumed by sending an XON character (as defined in EFR[3:0]). The FCL value of 0x00 is illegal. CTS/RTS and DSR/DTR out-of-band flow control use the same trigger levels as in-band flow control. When out-of-band flow control is enabled, RTS# (or DTR#) line is deasserted when the receiver FIFO level reaches the upper limit defined in the FCH and is re-asserted when the receiver FIFO is drained below a lower limit defined in FCL. When 950 trigger levels are enabled (ACR[5]=1), the CTS# flow control functions as in 650 mode and is configured by EFR[7]. However, RTS# is automatically de-asserted and re-asserted when EFR[6] is set and RFL reaches FCH and drops below FCL. DSR# flow control is configured with ACR[2]. DTR# flow control is configured with ACR[2]. ## 6.11.7 Device Identification Registers The identification registers is located at offsets 0x08 to 0x0B of the ICR $\,$ The UARTs offer four bytes of device identification. The device ID registers may be read using offset values 0x08 to 0x0B of the Indexed Control Register. Registers ID1, ID2 and ID3 identify the device as an OX16C950 and return 0x16, 0xC9 and 0x50 respectively. The REV register resides at offset 0x0B of ICR and identifies the revision of 0X16C950. This register returns 0x0A for the OXmPCI952. # 6.11.8 Clock Select Register 'CKS' The CKS register is located at offset 0x03 of the ICR This register is cleared to 0x00 after a hardware reset to maintain compatibility with 16C550, but is unaffected by software reset. This allows the user to select a clock source and then reset the channel to work-around any timing glitches. # CKS[1:0]: Receiver Clock Source Selector $logic [x0] \Rightarrow The output of baud rate generator (internal BDOUT#) is selected for the receiver clock.$ $logic [01] \Rightarrow The DSR\# pin is selected for the receiver clock.$ logic [11] ⇒ The transmitter clock is selected for the receiver. This allows RI# to be used for both transmitter and receiver. ## CKS[2]: Reserved #### CKS[3]: Receiver 1x clock mode selector logic 0 ⇒ The receiver is in Nx clock mode as defined in the TCR register. After a hardware reset the receiver operates in 16x clock mode, i.e. 16C550 compatibility. logic $1 \Rightarrow$ The receiver is in isochronous 1x clock mode. # CKS[5:4]: Transmitter 1x clock or baud rate generator output (BDOUT) on DTR# pin $logic [00] \Rightarrow$ The function of the DTR# pin is defined by the setting of ACR[4:3]. logic [01] $\Rightarrow$ The transmitter 1x clock (bit rate clock) is asserted on the DTR# pin and the setting of ACR[4:3] is ignored. logic [10] ⇒ The output of baud rate generator (Nx clock) is asserted on the DTR# pin and the setting of ACR[4:3] is ignored. $logic [11] \Rightarrow Reserved.$ ### CKS[6]: Transmitter clock source selector logic $0 \Rightarrow$ The transmitter clock source is the output of the baud rate generator (550 compatibility). logic 1 $\Rightarrow$ The transmitter uses an external clock applied to the RI# pin. #### CKS[7]: Transmitter 1x clock mode selector logic 0 $\Rightarrow$ The transmitter is in Nx clock mode as defined in the TCR register. After a hardware reset the transmitter operates in 16x clock mode, i.e. 16C550 compatibility. $\log ic 1 \Rightarrow$ The transmitter is in isochronous 1x clock mode. # 6.11.9 Nine-bit Mode Register 'NMR' The NMR register is located at offset 0x0D of the ICR The UART offers 9-bit data framing for industrial multi-drop applications. The 9-bit mode is enabled by setting bit 0 of the Nine-bit Mode Register (NMR). In 9-bit mode the data length setting in LCR[1:0] is ignored. Furthermore as parity is permanently disabled, the setting of LCR[5:3] is also ignored. The receiver stores the 9th bit of the received data in LSR[2] (where parity error is stored in normal mode). Note that the UART provides a 128-deep FIFO for LSR[3:0]. The transmitter FIFO is 9 bits wide and 128 deep. The user should write the 9th (MSB) data bit in SPR[0] first and then write the other 8 bits to THR. As parity mode is disabled, LSR[7] is set whenever there is an overrun, framing error or received break condition. It is unaffected by the contents of LSR[2] (Now the received 9th data bit). In 9-bit mode, in-band flow control is disabled regardless of the setting of EFR[3:0] and the XON1/XON2/XOFF1 and XOFF2 registers are used for special character detection. #### Interrupts in 9-Bit Mode: While IER[2] is set, upon receiving a character with status error, a level 1 interrupt is asserted when the character and the associated status are transferred to the FIFO. The UART can assert an optional interrupt if a received character has its 9th bit set. As multi-drop systems often use the 9th bit as an address bit, the receiver is able to generate an interrupt upon receiving an address character. This feature is enabled by setting NMR[2]. This will result in a level 1 interrupt being asserted when the address character is transferred to the receiver FIFO. In this case, as long as there are no errors pending, i.e. LSR[1], LSR[3], and LSR[4] are clear, '0' can be read back from LSR[7] and LSR[1], thus differentiating between an 'address' interrupt and receiver error or overrun interrupt in 9-bit mode. Note however that should an overrun or error interrupt actually occur, an address character may also reside in the FIFO. In this case, the software driver should examine the contents of the receiver FIFO as well as process the error. The above facility produces an interrupt for recognizing any 'address' characters. Alternatively, the user can configure the UART to compare the receiver data stream with up to four programmable 9-bit characters and assert a level 5 interrupt after detecting a match. The interrupt occurs when the character is transferred to the FIFO (See below). #### NMR[0]: 9-bit mode enable $\text{logic 0} \Rightarrow \text{ 9-bit mode is disabled}.$ logic $1 \Rightarrow 9$ -bit mode is enabled. ## NMR[1]: Enable interrupt when 9th bit is set logic 0 $\Rightarrow$ Receiver interrupt for detection of an 'address' character (i.e. 9th bit set) is disabled. logic 1 ⇒ Receiver interrupt for detection of an 'address' character (i.e. 9<sup>th</sup> bit set) is enabled and a level 1 interrupt is asserted. ## Special Character Detection While the UART is in both 9-bit mode and Enhanced mode, setting IER[5] will enable detection of up to four 'address' characters. The least significant eight bits of these four programmable characters are stored in special characters 1 to 4 (XON1, XON2, XOFF1 and XOFF2 in 650 mode) registers and the 9<sup>th</sup> bit of these characters are programmed in NMR[5] to NMR[2] respectively. NMR[2]: Bit 9 of Special Character 1 NMR[3]: Bit 9 of Special Character 2 NMR[4]: Bit 9 of Special Character 3 NMR[5]: Bit 9 of Special Character 4 ## NMR[7:6]: Reserved Bits 6 and 7 of NMR are always cleared and reserved for future use. # 6.11.10 Modem Disable Mask 'MDM' The MDM register is located at offset 0x0E of the ICR This register is cleared after a hardware reset to maintain compatibility with 16C550. It allows the user to mask interrupts, sleep operation and power management events due to individual modem lines or the serial input line. ## MDM[0]: Disable delta CTS logic 0 ⇒ Delta CTS is enabled. It can generate a level 4 interrupt when enabled by IER[3]. In power-state D2, delta CTS can assert the PME# line. Delta CTS can wake up the UART when it is asleep under auto-sleep operation. logic 1 $\Rightarrow$ Delta CTS is disabled. In can not generate an interrupt, assert a PME# or wake up the UART. ## MDM[1]: Disable delta DSR logic 0 ⇒ Delta DSR is enabled. It can generate a level 4 interrupt when enabled by IER[3]. In power-state D2, delta DSR can assert the PME# line. Delta DSR can wake up the UART when it is asleep under auto-sleep operation. logic 1 ⇒ Delta DSR is disabled. In can not generate an interrupt, assert a PME# or wake up the UART. MDM[2]: Disable Trailing edge RI - logic 0 ⇒ Trailing edge RI is enabled. It can generate a level 4 interrupt when enabled by IER[3]. In power-state D2, trailing edge RI can assert the PME# line. Trailing edge RI can wake up the UART when it is asleep under auto-sleep operation. - $\log 1 \Rightarrow \text{Trailing edge RI is disabled. In can not generate an interrupt, assert a PME# or wake up the UART.}$ #### MDM[3]: Disable delta DCD logic 0 ⇒ Delta DCD is enabled. It can generate a level 4 interrupt when enabled by IER[3]. In power-state D2, delta DCD can assert the PME# line. Delta DCD can wake up the UART when it is asleep under auto-sleep operation. logic 1 ⇒ Delta DCD is disabled. In can not generate an interrupt, assert a PME# or wake up the UART. ## MDM[4]: Modem Wakeup Disable logic 1 ⇒ Prevents modem status interrupts from taking the UART out of sleep-mode. For low power this may be useful. logic $0 \Rightarrow$ Allows the modem status interrupts to take the UART out of sleep-mode. #### MDM[5]: Disable SIN wake up logic 0 $\Rightarrow$ When the device is in power-down state D2, a change in the state of the serial input line (i.e. start bit) can assert the PME# line logic 1 $\Rightarrow$ When the device is in power-down state D2, a change in the state of the serial input line cannot assert the PME# line. MDM[7:6]: Reserved #### 6.11.11 Readable FCR 'RFC' The RFC register is located at offset 0x0F of the ICR This read-only register returns the current state of the FCR register (Note that FCR is write-only). This register is included for diagnostic purposes. ## 6.11.12 Good-data status register 'GDS' The GDS register is located at offset 0x10 of the ICR For the definition of Good-data status, refer to section 0. GDS[0]: Good Data Status GDS[7:1]: Reserved ## 6.11.13 Port Index Register 'PIX' The PIX register is located at offset 0x12 of the ICR. This read-only register gives the UART index. For the OXmPCI952 this will read 0,1,2 or 3 depending on the UART being accessed. # 6.11.14 Clock Alteration Register 'CKA' The CKA register is located at offset 0x13 of the ICR. This register adds additional clock control mainly for isochronous and embedded applications. The register is effectively an enhancement to the CKS register. This register is cleared to 0x00 after a hardware reset to maintain compatibility with 16C550, but is unaffected by software reset. This allows the user to select a clock mode and then reset the channel to work-around any timing glitches. #### CKA[0]: Invert internal RX Clock This allows the sense of the receiver clock to be inverted. The main use for this would be to invert an isochronous input clock so the falling edge were used for sampling rather than the rising edge. #### CKA[1]: Invert internal TX clock This allows the sense of the transmitter clock to be inverted. The main use for this would be to invert an isochronous input clock so the rising edge were used for data output rather than the falling edge. ## CKA[2]: Invert DTR This allows the DTR output signal to be inverted, which is most likely to be useful when DTR is selected as being the transmitter clock for isochronous applications input clock so the falling edge were used for sampling rather than the rising edge. # 7 Local Bus #### 7.1 Overview The OXmPCI952 incorporates a bridge from PCI to the Local Bus. It allows card developers to expand the capabilities of their products by adding peripherals to this bus. The Local Bus is comprised of a bi-directional 8-bit data bus, an 8-bit address bus, up to four chip selects, and a number of control signals that allow for easy interfacing to standard peripherals. It also provides eleven active-high or active-low interrupt inputs. The local bus is configured by LT1 and LT2 (see sections 5.4.3 & 5.4.4) in the Local Configuration Register space. By programming these registers the card developer can alter the characteristics of the local bus to suit the characteristics of the peripheral devices being used. # 7.2 Operation The local bus can be accessed via I/O and memory space, in similar fashion to the internal UARTs. The mapping to the devices will vary with the application, but the bus is fully configurable to facilitate simple development. The operation of the local bus is synchronised to the PCI bus clock. The clock signal is output on pin LBCLK if it has been enabled by setting LT2[30]. The eight bit bi-directional pins LBD[7:0] drive the output data onto the bus during local bus write cycles. For reads, the device latches the data read from these pins at the end of the cycle. The local bus address is placed on pins LBA[7:0] at the start of each local bus cycle and will remain latched until the start of the subsequent cycle. If the maximum allowable block size (256 bytes) is allocated to the local bus in I/O space, then as access in I/O space is byte aligned, AD[7:0] are asserted on LBA[7:0]. If a smaller address range is selected, the corresponding upper address lines will be set to logic zero. The control bus is comprised of up to four chip-select signals LBCS[3:0]#, a read strobe LBRD# and a write strobe LBWR#, in Intel-type interfaces. For Motorola-type interfaces, LBWR# is re-defined to perform read/write control signal (LBRDWR#) and the chip-select signals (LBCS[3:0]#) are re-defined to data-strobe (LBDS[3:0]#). A reference cycle is defined, as two PCI clock cycles after the master asserts the IRDY# signal for the first time within a frame. In general, all the local bus control signals change state in the first cycle after the reference cycle, with offsets to provide suitable setup and hold times for common peripheral devices. However, all the timings can be increased / decreased independently in multiples of PCI clock cycles. This feature enables the card designer to override the length of read or write operations, the address and chip-select set-up and hold timing, and the data bus hold timing so that add-in cards can be configured to suit different speed peripheral devices connected to the Local Bus. The designer can also program the data bus to remain in the high impedance state or actively drive the bus during idle periods. The local bus will always return to an idle state, where no chip-select (data-strobe in Motorola mode) signal is active, between adjacent accesses. During read cycles the local bus interface latches data from the bus on the rising edge of the clock where LBRD# (LBDS[3:0]# in Motorola mode) goes high. Card designers should ensure that their peripherals provide the OXmPCI952 with the specified data set-up and hold times with respect to this clock edge. The local bus cannot accept burst transfers from the PCI bus. If a burst transfer is attempted the PCI interface will signal 'disconnect with data' on the first data phase. The local bus does accept 'fast back-to-back' transactions from PCI. A PCI target must complete the transaction within 16 PCI clock cycles from assertion of the FRAME# signal otherwise it should signal a retry. During a read operation from the Local Bus, the OXmPCI952 waits for the master-ready signal (IRDY#) and computes the number of remaining cycles to the de-assertion of the read control signal. If the total number of PCI clock cycles for that frame is greater than 16 clock cycles, OXmPCI952 will post a retry. The master would normally return immediately and complete the operation in the following frame. # 7.3 Configuration & Programming The configuration registers for the local bus controller are described in sections 5.4.3 & 5.4.4. The values of these registers after reset allow the host system to identify the function and configure its base address registers. Alternatively many of the default values can be reprogrammed during device initialisation through use of the optional serial EEPROM (see section 9). The I/O space block can be varied in size from 4 bytes to 256 bytes (32 bytes is the default) by setting LT2[22:20] accordingly. Varying the block size means the I/O space can be allocated efficiently by the system, whatever the application. The I/O block can then be divided into one, two or four chip-select regions, depending on the setting in LT2[26:23]. To divide the area into a four chip-select region, the user should select the second uppermost non-zero address bit as the Lower-Address-CS-decode. To divide into two regions, the user should select the uppermost address bit. If an address bit beyond the selected range is selected, the entire I/O space is allocated to CSO#. For example, if 32 bytes of I/O space are reserved, the active address lines are A[4:0]. To divide this into four regions, the Lower Address CS Decode parameter should be set to A3, by programming the value '0001' into LT2[26:23]. To select two regions, choose A4, and to maintain one region, select any value greater than A4. The memory space block is always 4K bytes, and always divided into four chip-select regions of 1K byte each. A soft reset facility is provided so software can independently reset the peripherals on the local bus. The local bus reset signals, LBRST and LBRST#, are always active during a PCI bus reset and also when the configuration register bit LT2[29] is set to 1. The clock enable bit, when set, enables a copy of the PCI bus clock output on the local bus pin LBCLK. A buffered UART clock can also be asserted on the UART\_Clk\_Out pin. This means that a single oscillator can be used to drive serial ports on the local bus as well as the internal UARTs. # 8 BIDIRECTIONAL PARALLEL PORT # 8.1 Operation and Mode selection The OXmPCI952 offers a compact, low power, IEEE-1284 compliant host-interface parallel port, designed to interface to many peripherals such as printers, scanners and external drives. It supports compatibility modes, SPP, NIBBLE, PS2, EPP and ECP modes. The register set is compatible with the Microsoft® register definition. To enable the parallel port function, the device mode must be set to '001' or '101'. The system can access the parallel port via two 8-byte blocks of I/O space: BAR0 contains the address of the basic parallel port registers, BAR1 contains the address of the upper registers. These are referred to as the 'lower block' and 'upper block' in this section. If the upper block is located at an address 0x400 above the lower block, generic PC device drivers can be used to configure the port, as the addressable registers of legacy parallel ports always have this relationship. If not, a custom driver will be needed. #### 8.1.1 SPP mode SPP (output-only) is the standard implementation of a simple parallel port. In this mode, the PD lines always drive the value in the PDR register. All transfers are done under software control. Input must be performed in nibble mode. Generic device driver-software may use the address in I/O space encoded in BAR0 of function 1 to access the parallel port. The default configuration allocates 8 bytes to BAR0 in I/O space. #### 8.1.2 PS2 mode This mode is also referred to as bi-directional or compatible parallel port. To use the PS2 mode, the mode field of the Extended Control Register (ECR[7:5]) must be set to '001', using the negotiation steps as defined by the IEEE1284 specification. PS2 operation is similar to SPP mode but, in this mode, directional control of the parallel port data lines (PD[7:0]) is possible by setting & clearing DCR[5], the data direction bit. #### *8.1.3 EPP mode* To use the Enhanced Parallel Port 'EPP' the mode bits (ECR[7:5]) must be set to '100' 100' using the negotiation steps as defined by the IEEE1284 specification. The EPP address and data port registers are compatible with the IEEE 1284 definition. A write or read to one of the EPP port registers is passed through the parallel port to access the external peripheral. In EPP mode, the STB#, INIT#, AFD# and SLIN# pins change from open-drain outputs to active push-pull (totem pole) drivers (as required by IEEE 1284) and the pins ACK#, AFD#, BUSY, SLIN# and STB# are redefined as INTR#, DATASTB#, WAIT#, ADDRSTB# and WRITE# respectively. An EPP port access begins with the host reading or writing to one of the EPP port registers. The device automatically buffers the data between the I/O registers and the parallel port depending on whether it is a read or a write cycle. When the peripheral is ready to complete the transfer it takes the WAIT# status line high. This allows the host to complete the EPP cycle. If a faulty or disconnected peripheral failed to respond to an EPP cycle the host would never see a rising edge on WAIT#, and subsequently lock up. A built-in time-out facility is provided in order to prevent this from happening. It uses an internal timer which aborts the EPP cycle and sets a flag in the DSR register to indicate the condition. When the parallel port is not in EPP mode the timer is switched off to reduce current consumption. The host time-out period is $10\mu s$ as specified with the IEEE-1284 specification. The register set is compatible with the Microsoft® register definition. Assuming that the upper block is located 400h above the lower block, the registers are found at offset 000-007h and 400-402h. The OXmPC1952 supports version 1.7 of the EPP protocol. ### 8.1.4 ECP mode To use the Extended Capabilities Port ('ECP') mode, the mode field of the Extended Control Register (ECR[7:5]) must be set to '011' using the negotiation steps as defined by the IEEE1284 specification. ECP mode is compatible with the Microsoft® register definition for ECP, and the IEEE-1284 bus protocol and timing. The ECP mode supports the decompression of *Run-length encoded* (RLE) data, in hardware. The RLE received data is expanded automatically by the correct number, into the ECP receiver FIFO. *Run-length encoding* on data to be transmitted is not available in hardware. This needs to be handled in software, if this feature is required. Assuming that the upper block is located 400h above the lower block, the ECP registers are found at offset 000-007h and 400-402h. # 8.2 Parallel port interrupt The parallel port interrupt is asserted on the INTA#. It is enabled by setting DCR[4]. When DCR[4] is set, an interrupt is asserted on the rising edge of the ACK# (INTR#) pin and is held until the status register is read, which resets the INT# status bit as held by the bit DSR[2]. # 8.3 Register Description The parallel port registers are described below. (NB it is assumed that the upper block is placed 400h above the lower block). | Register<br>Name | Address<br>Offset | R/W | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------------------|-------------------|-----|-------------------------------------------------------|---------------------|----------------|--------------|-------------|-------|-------|---------| | | | | S | PP (Compa | atibility Mode | e) Registers | | | | | | PDR | 000h | R/W | | | Р | arallel Port | Data Regist | er | _ | | | DSR<br>(EPP mode) | 001h | R | nBUSY | ACK# | PE | SLCT | ERR# | INT# | 1 | Timeout | | (Other modes) | 001h | R | nBUSY | ACK# | PE | SLCT | ERR# | INT# | 1 | 1 | | DCR | 002h | R/W | 0 | 0 | DIR | INT_EN | nSLIN# | INIT# | nAFD# | nSTB# | | EPPA 1 | 003h | R/W | EPP Address Register | | | | | | | | | EPPD1 1 | 004h | R/W | | EPP Data 1 Register | | | | | | | | EPPD2 <sup>1</sup> | 005h | R/W | | EPP Data 2 Register | | | | | | | | EPPD3 <sup>1</sup> | 006h | R/W | EPP Data 3 Register | | | | | | | | | EPPD4 <sup>1</sup> | 007h | R/W | | EPP Data 4 Register | | | | | | | | EcpDFifo | 400h | R/W | | ECP Data FIFO | | | | | | | | TFifo | 400h | R/W | Test FIFO | | | | | | | | | CnfgA | 400h | R | Configuration A Register – always 90h | | | | | | | | | CnfgB | 401h | R | 0 | int | | | '000 | 000′ | | | | ECR | 402h | R/W | Mode[2:0] Reserved – Must write '00001' | | | | | | | | | | | | Reads return FIFO status and Service Interrupt status | | | ıpt status | | | | | | - | 403h | - | Reserved | | | | | | | | Table 24: Parallel port register set Note 1: These registers are only available in EPP mode. Note 2: Prefix 'n' denotes that a signal is inverted at the connector. Suffix '#' denotes active-low signalling The reset state of PDR, EPPA and EPPD1-4 is not determinable (i.e. 0xXX). The reset value of DSR is 'XXXXXX111'. DCR and ECR are reset to '0000XXXX' and '00010101' respectively. #### 8.3.1 Parallel port data register 'PDR' PDR is located at offset 000h in the lower block. It is the standard parallel port data register. Writing to this register in mode 000 (SPP mode) will drive data onto the parallel port data lines. In all other modes the drivers may be tristated by setting the direction bit in the DCR. Reads from this register return the value on the data lines. #### 8.3.2 ECP FIFO Address / RLE A data byte written to this address will be interpreted as an address if bit(7) is set, otherwise an RLE count for the next data byte. Count = bit(6:0) + 1. #### 8.3.3 Device status register 'DSR' DSR is located at offset 001h in the lower block. It is a read only register showing the current state of control signals from the peripheral. Additionally in EPP mode, bit 0 is set to '1' when an operation times out (see section 8.1.3) #### DSR[0]: EPP mode: Timeout logic $0 \Rightarrow EPP$ Timer Timeout has not occurred. logic 1 ⇒Timeout has occurred (Reading this bit clears it). Other modes: Unused This bit is permanently set to 1. DSR[1]: Unused This bit is permanently set to 1. DSR[2]: INT# logic $0 \Rightarrow$ A parallel port interrupt is pending. logic $1 \Rightarrow$ No parallel port interrupt is pending. This bit is activated (set low) on a rising edge of the ACK# pin. It is de-activated (set high) after reading the DSR. DSR[3]: ERR# logic $0 \Rightarrow$ The ERR# input is low. logic $1 \Rightarrow$ The ERR# input is high. ### DSR[4]: SLCT logic $0 \Rightarrow$ The SLCT input is low. logic $1 \Rightarrow$ The SLCT input is high. #### DSR[5]: PE logic $0 \Rightarrow$ The PE input is low. logic $1 \Rightarrow$ The PE input is high. #### DSR[6]: ACK# logic $0 \Rightarrow$ The ACK# input is low. logic $1 \Rightarrow$ The ACK# input is high. ### DSR[7]: nBUSY logic $0 \Rightarrow$ The BUSY input is high. logic $1 \Rightarrow$ The BUSY input is low. # 8.3.4 Device control register 'DCR' DCR is located at offset 002h in the lower block. It is a read-write register which controls the state of the peripheral inputs and enables the peripheral interrupt. When reading this register, bits 0 to 3 reflect the actual state of STB#, AFD#, INIT# and SLIN# pins respectively. When in EPP mode, the WRITE#, DATASTB# AND ADDRSTB# pins are driven by the EPP controller, although writes to this register will override the state of the respective lines. The bits in the DCR register must result in these lines to be in the inactive state, allowing the EPP controller to control these lines. This is also applicable for the ECP mode, to allow the ECP controller to control the parallel port pins. #### DCR[0]: nSTB# logic $0 \Rightarrow$ Set STB# output to high (inactive). logic $1 \Rightarrow$ Set STB# output to low (active). During an EPP address or data cycle the WRITE# pin is driven by the EPP controller, otherwise it is inactive. #### DCR[1]: nAFD# logic $0 \Rightarrow$ Set AFD# output to high (inactive). logic $1 \Rightarrow$ Set AFD# output to low (active). During an EPP address or data cycle the DATASTB# pin is driven by the EPP controller, otherwise it is inactive. #### DCR[2]: INIT# logic $0 \Rightarrow$ Set INIT# output to low (active). logic $1 \Rightarrow$ Set INIT# output to high (inactive). #### DCR[3]: nSLIN# logic $0 \Rightarrow$ Set SLIN# output to high (inactive). logic $1 \Rightarrow$ Set SLIN# output to low (active). During an EPP address or data cycle the ADDRSTB# pin is driven by the EPP controller, otherwise it is inactive. #### DCR[4]: ACK Interrupt Enable $logic 0 \Rightarrow ACK$ interrupt is disabled. $logic 1 \Rightarrow ACK$ interrupt is enabled. ### DCR[5]: DIR (DIRECTION) \* logic $0 \Rightarrow PD$ port is output. logic $1 \Rightarrow PD$ port is input. This bit is overridden during an EPP address or data cycle, when the direction of the port is controlled by the bus access (read/write) \*Note: Microsoft's ECP Specification states that all direction changes related to ECP mode must first be made in the PS/2 mode, for reliable operation. #### DCR[7:6]: Reserved These bits are reserved and always set to "00". ### 8.3.5 EPP address register 'EPPA' EPPA is located at offset 003h in lower block, and is only used in EPP mode. A byte written to this register will be transferred to the peripheral as an EPP address by the hardware. A read from this register will transfer an address from the peripheral under hardware control. ### 8.3.6 EPP data registers 'EPPD1-4' The EPPD registers are located at offset 004h-007h of the lower block, and are only used in EPP mode. Data written or read from these registers is transferred to/from the peripheral under hardware control. #### 8.3.7 ECP Data FIFO Hardware transfers data from this 16-bytes deep FIFO to the peripheral when DCR(5) = '0'. When DCR(5) = '1' hardware transfers data from the peripheral to this FIFO. #### 8.3.8 Test FIFO Used by the software in conjunction with the full and empty flags to determine the depth of the FIFO and interrupt levels. # 8.3.9 Configuration A register ECR[7:5] must be set to '111' to access this register. Interrupts generated will always be level, and the ECP port only supports an **implD** of '001'. #### 8.3.10 Configuration B register ECR[7:5] must be set to '111' to access this register. Read only, all bits will be set to 0, except for bit[6] which will reflect the state of the interrupt. # 8.3.11 Extended control register 'ECR' The Extended control register is located at offset 002h in upper block. It is used to configure the operation of the parallel port. #### ECR[4:0]: Reserved -write These bits are reserved and must always be set to "00001". # ECR[0]: Empty - read When DCR[5] = '0' logic 0 ⇒ FIFO contains at least one byte logic 1 ⇒ FIFO completely empty #### When DCR[5] = '1' logic $0 \Rightarrow FIFO$ contains at least one byte logic $1 \Rightarrow FIFO$ contains less than one byte ### ECR[1]: Full - read When DCR[5] = '0' logic 0 ⇒ FIFO has at least one free byte FIFO completely full When DCR[5] = '1' logic 0 ⇒ FIFO has at least one free byte logic $1 \Rightarrow FIFO$ full #### ECR[2]: serviceIntr - read When DCR[5] = '0' logic 1 $\Rightarrow$ writeIntrThreshold (8) free bytes or more in FIFO When DCR[5] = '1' logic 1 ⇒ readIntrThreshold (8) bytes or more in FIFO # ECR[7:5]: Mode These bits define the operational mode of the parallel port. logic '000' SPP logic '001' PS2 logic '010' Reserved logic '011' **ECR** EPP logic '100' logic '101' Reserved logic '110' Test logic '111' Config # 9 SERIAL EEPROM # 9.1 Specification The OXmPCI952 device requires programming via a serial electrically-erasable programmable read only memory (EEPROM) before the OXmPCI952 can be used. *See section 10.1.7 "Minimum Programming Requirements" for further details.* The EEPROM interface on the OXmPCI952 is based on the proprietary serial interface known as Microwire $^{\text{TM}}$ . The interface has four pins which supply the memory device with a clock, a chip-select and serial data input and output lines. In order to read from such a device, a controller has to output serially a read command and an address, and then input serially the data. The EEPROM interface *auto-detects* a variety of Microwire compatible EEPROM devices attached to its interface, where the data has been organised as a 16-bit data word format. Devices supported include the NM93C46, C56, C66, C76, and C86. The OXmPCI952 reads data from the serial EEPROM and writes data into the configuration register space immediately after a PCI bus reset. This sequence ends either when the controller finds no EEPROM is present or when it reaches the end of the EEPROM data. Following device configuration, driver software can access the serial EEPROM through four bits in the device-specific Local Configuration Register LCC[27:24]. Software can use this register to manipulate the device pins in order to read and modify the EEPROM contents. In order to prevent an incorrectly coded EEPROM from 'hanging' the PCI system (since all PCI accesses will be met with a retry while the external EEPROM device is being accessed), the OXmPCI952 device incorporates an EEPROM overrun detection mechanism that terminates the EEPROM download if any attempts are made to read beyond the size of the detect EEPROM. In this case, the overrun flag is set in the local registers (LCC reg, bit 30). The overrun condition does not reset the device to eliminate the effects of any downloaded (corrupt) values so any overrun indications must be handled by reprogramming the device with the correct eeprom data, as the state of the OXmPCI952 may be unknown. A Windows® based utility is available to help generate correct data for the EEPROM. For further details please contact Oxford Semiconductor (see back cover). Microwire™ is a trade mark of National Semiconductor. For a description of MicrowireTM, please refer to National Semiconductor data manuals. # EEPROM Data Organisation The serial EEPROM data is divided into six zones. The size of each zone is an exact multiple of 16-bit WORDs. Zone0 is allocated to the header. A valid EEPROM program must contain a header. The EEPROM can be programmed from the PCI bus. Once the programming is complete, the device driver should either reset the PCI bus or set LCC[29] to reload the OXmPCI952 registers from the serial EEPROM. The general EEPROM data structure is shown in #### **EEPROM Zones** | DATA<br>Zone | Size (Words) | Description | |--------------|--------------|-------------------------------| | 0 | One | Header | | 1 | One or more | Local Configuration Registers | | 2 | One to four | Identification Registers | | 3 | Two or more | PCI Configuration Registers | | 4 | One or more | Power Management Data | | 5 | Two or more | Function Access | ### 9.1.1 Zone 0: Header The header identifies the EEPROM program as valid. | Bits | Description | |------|------------------------------------------------------| | 15:8 | These bits should return 0x96 to identify a valid | | | program. Once the OXmPCI952 reads 0x96 from | | | these bits, it sets LCC[28] to indicate that a valid | | | EEPROM program is present. | | 7 | Reserved. Write '0' to this bit. | | 6 | Reserved. Write '0' to this bit. | | 5 | Reserved. Write '0' to this bit. | | 4 | 1 = Zone1 (Local Configuration) exists | | | 0 = Zone1 does not exist | | 3 | 1 = Zone2 (Identification) exists | | | 0 = Zone2 does not exist | | 2 | 1 = Zone3 (PCI Configuration) exists | | | 0 = Zone3 does not exist | | 1 | 1 = Zone4 (Power Management Zone) exists | | | 0 = Zone4 does not exist | | 0 | 1 = Zone5 (Function Access Zone) exists | | | 0 = Zone5 does not exist | EEPROM Header The programming data for each zone follows the proceeding zone if it exists. For example a Header value of 0x961F indicates that all zones exist and they follow one another in sequence, while 0x9605 indicates that only Zones 3 and 5 exist where the header data is followed by Zone3 WORDs, and since Zone4 is missing, Zone3 WORDs are followed by Zone5 WORDs. # 9.1.2 Zone 1: Local Configuration Registers The Zone1 region of EEPROM contains the program value of the vendor-specific Local Configuration Registers using one or more configuration WORDs. Registers are selected using a 7-bit byte-offset field. This offset value is the offset from Base Address Registers in I/O or memory space (see section 5.4). The format of the EEPROM words for this zone, is as shown. *Note that not all of the registers in the Local Configuration Register set are writable by EEPROM.* | Bits | Description | |------|------------------------------------------------| | 15 | '0' = There are no more Configuration WORDs | | | to follow in Zone1. Move to the next available | | | zone or end EEPROM program if no more zones | | | are enabled in the Header. | | | '1' = There is another Configuration WORD to | | | follow for the Local Configuration Registers. | | 14:8 | These seven bits define the byte-offset of the | | | Local configuration register to be programmed. | | | For example the byte-offset for LT2[23:16] is | | | 0x0E. | | 7:0 | 8-bit value of the register to be programmed | The following table shows which Local Configuration registers are writable from the EEPROM. Note that an attempt by the EEPROM to write to any other offset locations can result in unpredictable behaviour. | Offset | Bits | Description | Reference | |--------|-------|-----------------------------------|------------| | 0x00 | 1:0 | Must be '00'. | | | 0x00 | 2 | Enable UART clock-out. | LCC[2] | | 0x00 | 4:3 | Endian byte-lane select. | LCC[4:3] | | 0x00 | 6:5 | Power-down filter. | LCC[6:5] | | 0x00 | 7 | MIO2_PME enable. | LCC[7] | | 0x04 | 7:0 | Multi-purpose IO configuration. | MIC[7:0] | | 0x05 | 7:0 | Multi-purpose IO configuration. | MIC[15:8] | | 0x06 | 5:0 | Multi-purpose IO configuration. | MIC[21:16] | | 0x07 | 26 | Multi-purpose IO configuration. | MIC[26] | | 0x07 | 31:29 | Clkrun Features, Filter Disable | MIC[31:29] | | 80x0 | 7:0 | Local Bus timing parameters | LT1[7:0] | | 0x09 | 7:0 | Local Bus timing parameters | LT1[15:8] | | 0x0A | 7:0 | Local Bus timing parameters | LT1[23:16] | | 0x0B | 7:0 | Local Bus timing parameters | LT1[31:24] | | 0x0C | 7:0 | Local Bus timing parameters | LT2[7:0] | | 0x0D | 7:0 | Local Bus timing parameters | LT2[15:8] | | 0x0E | 3:0 | Must be '0000'. | | | 0x0E | 6:4 | IO Space Block size. | LT2[22:20] | | 0x0E | 7 | Lower-Address-CS-Decode. | LT2[23] | | 0x0F | 2:0 | Lower-Address-CS-Decode. | LT2[26:24] | | 0x0F | 4:3 | Must be '00' | LT2[28:27] | | 0x0F | 5 | Must be '0'. | | | 0x0F | 6 | Local Bus clock enable. | LT2[30] | | 0x0F | 7 | Bus interface type. | LT2[31] | | 0x1E | 1:0 | UART Interrupt Mask | GIS[17:16] | | 0x1E | 4 | MIO0/Parallel Port interrupt mask | GIS[20] | | 0x1E | 7:5 | Multi-purpose IO interrupt mask. | GIS[23:21] | | 0x1F | 7:0 | Multi-purpose IO interrupt mask. | GIS[30:24] | # 9.1.3 Zone 2: Identification Registers The Zone2 region of the EEPROM contains the program value for Vendor ID and Subsystem Vendor ID. The format of Device Identification configuration WORDs are described in the following table. | Bits | Description | | | | |------|----------------------------------------------------|--|--|--| | 15 | '0' = There are no more Zone2 (Identification) | | | | | | bytes to program. Move to the next available | | | | | | zone or end EEPROM program if no more zones | | | | | | are enabled in the Header. | | | | | | '1' = There is another Zone2 (Identification) byte | | | | | | to follow. | | | | | 14:8 | 0x00 = Vendor ID bits [7:0]. | | | | | | 0x01 = Vendor ID bits [15:8]. | | | | | | 0x02 = Subsystem Vendor ID [7:0]. | | | | | | 0x03 = Subsystem Vendor ID [15:8]. | | | | | | 0x03 to $0x7F = Reserved$ . | | | | | 7:0 | 8-bit value of the register to be programmed | | | | # 9.1.4 Zone 3: PCI Configuration Registers The Zone3 region of the EEPROM contains any changes required to the PCI Configuration registers (with the exception of the Vendor ID and Subsystem Vendor ID which are programmed through Zone2). This zone is divided into two groups, each of which consists of a function header WORD and one or more configuration WORDs for that function. The function header is described in Table Below. | Bits | Description | |------|-------------------------------------------------| | 15 | '0' = End of Zone 3. | | | '1' = Define this function header. | | 14:3 | Reserved. Write zeros. | | 2:0 | Function number for the following configuration | | | WORD(s). | | | '000' = Function0 (Internal UARTs) | | | '001' = Function1 (Local Bus / Parallel Port) | | | Other values = Reserved. | The subsequent WORDs for each function contain the address offset and a byte of programming data for the PCI Configuration Space belonging to the function number selected by the proceeding Function-Header. The format of configuration WORDs for the PCI Configuration Registers are described below. | Bits | Description | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | '0' = This is the last configuration WORD in for<br>the selected function in the Function-Header.<br>'1' = There is another WORD to follow for this<br>function. | | 14:8 | These seven bits define the byte-offset of the PCI configuration register to be programmed. For example the byte-offset of the Interrupt Pin register is 0x3D. Offset values are tabulated in section 5.2. | | 7:0 | 8-bit value of the register to be programmed | The following table shows which PCI Configuration registers are writable from the EEPROM for each function. | Offset | Bits | Description | |--------|------|-------------------------------| | 0x02 | 7:0 | Device ID bits 7 to 0. | | 0x03 | 7:0 | Device ID bits 15 to 8. | | 0x06 | 3:0 | Must be '0000'. | | 0x06 | 4 | Extended Capabilities. | | 0x06 | 7:5 | Must be '000'. | | 0x09 | 7:0 | Class Code bits 7 to 0. | | 0x0A | 7:0 | Class Code bits 15 to 8. | | 0x0B | 7:0 | Class Code bits 23 to 16. | | 0x2E | 7:0 | Subsystem ID bits 7 to 0. | | 0x2F | 7:0 | Subsystem ID bits 15 to 8. | | 0x3D | 7:0 | Interrupt pin. | | 0x42 | 7:0 | Power Management Capabilities | | | | bits 7 to 0. | | 0x43 | 7:0 | Power Management Capabilities | | | | bits 15 to 8. | **EEPROM-writable PCI configuration registers** # 9.1.5 Zone 4 : Power Management DATA (and DATA\_SCALE zone) Zone 4 of the EEPROM provides each function's Power Management Registers with user-defined values for the DATA and DATA\_SCALE fields, that will be provided to the system software during the initial configuration when requests are made through the DATA\_SELECT field. Since there are 16 possible values for the DATA\_SELECT fields, the system can request up to 16 sets of DATA and DATA\_SCALE values. The organisation of the EEPROM data for this zone is shown in the following table. Each DATA and DATA\_SCALE value being programmed is relevant to a particular value of the DATA\_SELECT parameter. | Bits | Description | |------|------------------------------------------------| | 15 | '0' = There are no more Configuration WORDs | | | to follow in Zone4. Move to the next available | | | zone or end EEPROM program if no more zones | | | are enabled in the Header. | | | '1' = There is another Configuration WORD to | | | follow for the Power Management Data zone. | | 14 | Function Select | | | 0=> Values applicable for Function 0 | | | 1=> Values applicable for Function 1 | | 13:1 | DATA SELECT | | 0 | This indicates for which DATA_SELECT value | | | the DATA and DATA_SCALE values in this | | | particular word are associated with. | | | DATA SELECT : 1 of 16 values (0h to Fh) | | 9:8 | DATA SCALE Value | | | User Value Corresponding to chosen DATA | | | SELECT | | 7:0 | DATA Register Value | | | User Value Corresponding to chosen DATA | | | SELECT. | #### 9.1.6 Zone 5 : Function Access Zone 5 allows each of the two internal UARTs, devices on the 8-bit Local Bus, or the Parallel Port of the OXmPCI952 device to be pre-configured, prior to any PCI accesses. This is very useful when these functions need to run with (typically generic) device drivers and these drivers are not capable of utilising the enhanced features/modes of these logical units. For example, the 950 mode of the UARTs offer high performance. Generic UART drivers will be unable to set the 950 mode since this requires setting of registers outside the register definition within the generic device drivers. By using function access, the relevant UART registers can be accessed (setup) via the eeprom to enable/customize these features before control is handed to these device drivers. Each 8-bit function access is equivalent to accessing each function through its assigned I/O BAR (Base Address Register), with the exception that a function read access does not return any data (it is discarded internally). The internal UARTs, 8-bit Local Bus or the parallel port behave as though these function accesses via the eeprom were equivalent to PCI-based I/O read/write accesses. Each entry for the Function Access Zone comprises of 2 16 bit words (word pairs), with the exception that when ending this zone this only requires a single word (all 0's) for 'termination'. The format is as shown. | Word | Bits | Description | |------|-------|-------------------------------------------------| | 1 | 15 | '1' - Function Access Word Pair available. | | | | '0' – End Function Access Zone* (over to next | | | | available zone or end eeprom download) | | 1 | 14:12 | BAR number to access | | | | Acceptable BARs 000 to 100. Others | | | | reserved. | | 1 | 11 | '0' : Read access required | | | | (data will be discarded) | | | | '1': Write access required | | 1 | 10:8 | Function Number, requiring access. | | | | 000 – Function 0 (UARTs) | | | | 001 – Function 1 (8-bit local Bus / Parallel | | | | Port). Others Reserved. | | 1 | 7:0 | I/O address to access | | | | This is the address that needs to be | | | | written/read and is the offset address from the | | | | specified BAR. | | | | E.g to access SPR register of UART, address | | | | is 00000111 (7dec). | 1st WORD of FUNCTION ACCESS WORD PAIR | Word | Bits | Description | |------|------|------------------------------------------------------------------------------------------------------------| | 2 | 15 | 17 | | 2 | 14:8 | Reserved – write 0's | | 2 | 7:0 | Data to be written to specified address. Field is unused for function access READS (set to 0's for reads) | #### 2<sup>nd</sup> WORD of FUNCTION ACCESS WORD PAIR When directing Function Access to each Function, the enduser needs to ensure that the BAR number and I/O Address Range is compatible with the Function's I/O makeup for the given device mode. The OXmPCI952 will reject accesses to BARs which do not hold the I/O Base Address of the function and any addresses outside the workable address range for that I/O BAR. #### For Example. For the UARTs, BAR0 to BAR1 of function 0 are an 8-byte I/O Base Address Registers that provide individual access to the two internal UARTs. In this case, Function access will only accept accesses to BAR0 to BAR1 of Function 0, and with the I/O Address Range 0 to 7. Accesses to other BARs or address ranges will be rejected, for function 0. #### **Function Access Examples** 1) Enable Internal loopback, of UART 0 (Enable bit 4, of UART 0's MCR register). <u>1st Word</u>: Function Number = 000, BAR No = 000 (UART0), Write Access, Address=00000100 (MCR reg). 2nd Word: Data to be written=00010000 2) (Continue). Enable FIFO of UART 1 (Enable bit 0, of UART 1's FCR register) 10011000000000010 1000000000001 <u>1st Word</u>: Function Number = 000, BAR No = 001 (UART1), Write access, address=00000010 (FCR reg) 2<sup>nd</sup> Word: Data to be written=00000001 3) (Continue). Read IER Register, UART 0. End Function Access Zone 1st Word: Function Number = 000, BAR No =000 (UART0), Read access, address=00000001 (IER reg) 2nd Word: No data to be written (as read access). Read data is discarded ### 9.1.7 Minimum Programming Requirements. The OXmPCI952 needs to be programmed via an external EEPROM before the device can be used. Otherwise, the full features of the OXmPCI952 are not available. As a minimum, the following device parameters need to be set. - Function 0, Device ID to be set to 0x9505. - Bit-26, MIC Local Register (Reserved Field) is to be set. Setting of these parameters will require downloads to Zone 3 *(PCI Configuration Registers)* and Zone1 *(Local Configuration Registers)*, respectively. The end-user is free to use the external EEPROM to change any other device parameters to fine-tune the OXmPCI952 device to meet their application requirements but the above 2 parameters must be set to the values shown before the OXmPCI952 device is used. <sup>\*</sup> When ending Function Access Zone, only a single word is required (not word pairs) and all fields must be zeros. See example 3. # 10 OPERATING CONDITIONS ### 10.1 DC Electrical Characteristics | Symbol | Parameter | Min | Max | Units | |------------------|--------------------------------|------|----------------|-------| | $V_{DD}$ | DC supply voltage | -0.3 | 3.8 | V | | V <sub>IN</sub> | DC input voltage | -0.3 | $V_{DD} + 0.3$ | V | | $V_{IN\_5V}$ | DC input voltage – 5V tolerant | -0.3 | 5.6 | V | | I <sub>IN</sub> | DC input current | | +/- 10 | mA | | T <sub>STG</sub> | Storage temperature | -40 | 125 | °C | Table 25: Absolute maximum ratings | Symbol | Parameter | Min | Max | Units | |----------|-------------------|-----|-----|-------| | $V_{DD}$ | DC supply voltage | 3.0 | 3.6 | V | | Tc | Temperature | -40 | 105 | °C | | Symbol | Parameter | Condition | Typical | Max | Units | |--------|-----------------------------|-----------------------------|---------|-----|-------| | | Operating supply current at | XTAL = 1.8432 MHz (crystal) | 19* | 34* | | | | power-on | XTAL = 14.745 MHz (crystal) | 23* | 40* | | | | | XTAL = 60 MHz (osc module) | 40* | 68* | | | | Operating supply current in | XTAL = 1.8432 MHz (crystal) | 20* | 41* | | | Icc | normal mode ** | XTAL = 14.745 MHz (crystal) | 24* | 42* | mA | | | | XTAL = 60 MHz (osc module) | 34* | 55* | | | | Operating supply current in | XTAL = 1.8432 MHz (crystal) | 3* | 11* | | | | Power-down mode | XTAL = 14.745 MHz (crystal) | 4.4* | 14* | | | | | XTAL = 60 MHz (osc module) | 5* | 15* | | Table 26: Recommended operating conditions - 1) 3.3v PCI Environment. - 2) PCI CLK active, SYSTEM CLK line driven by a crystal or clock module. - 3) All PCI configuration accesses over. - 4) Single UART channel (1 COM port) set to operate at the maximum data-transfer rate, with it's internal loop-back enabled. - 5) Values measured during file transfers (at the max rate) <sup>\*</sup>These values do not include any statistical spreads and are suitable for indications only. <sup>\*\*</sup>Values have been measured from a few samples running under the following conditions: ### PCI I/O Buffers (3.3v Signalling) All PCI I/O buffers are compliant to the PCI DC/AC Specifications, as defined in the PCI Local Bus Specification 2.3/3.0. | DC Specific | DC Specifications | | | | | | | |-------------|---------------------|---------------------------|----------|----------------------|------|--|--| | Symbol | Parameter | Condition | Min | Max | Unit | | | | $V_{CC}$ | Supply voltage | | 3.0 | 3.6 | V | | | | $V_{IH}$ | Input high voltage | | 0.5* Vcc | $V_{CC} + 0.5$ | V | | | | $V_{IL}$ | Input low voltage | | -0.5 | 0.3* V <sub>CC</sub> | V | | | | Voh | Output High voltage | I <sub>OUT</sub> = -500uA | 0.9Vcc | | V | | | | Vol | Output low voltage | I <sub>OUT</sub> = 1500uA | | 0.1Vcc | V | | | ### Non-PCI I/O Buffers lbhu Input Buffer High Voltage Tolerant, LVTTL-level (with pullup) Input Buffer, LVTTL-level lbt Ob2/Ob4/Ob8 Output Buffer (2/4/8mA) Bbt4lh Bi-directional Buffer, High Voltage Tolerant, LVTTL level, (4mA Bi-directional Buffer, High Voltage Tolerant, LVTTL level, (loh=6mA, lol=8mA) Bbt8lh | DC Specifications(Vcc : 3.3v +/- 0.3v) | | | | | | | |----------------------------------------|---------------------|-------------|-----|-----|-----|------| | Symbol | Parameter | Condition | Min | Тур | Max | Unit | | Vcc | Supply Voltage | | 3.0 | 3.3 | 3.6 | V | | Vih | Input High Voltage | LVTTL | 2.0 | | | V | | | | 5v Tolerant | 2.0 | | | V | | Vil | Input Low Voltage | LVTTL | | | 0.8 | | | | | 5v tolerant | | | 0.8 | | | Voh | Output High Voltage | loh = -2mA | 2.4 | | | V | | | | loh = -4mA | 2.4 | | | V | | | | loh = -8mA | 2.4 | | | V | | Vol | Output Low Voltage | IoI = 2mA | | | 0.4 | V | | | | IoI = 4mA | | | 0.4 | V | | | | IoI = 8mA | | | 0.4 | V | | DC Specifications(Vcc : 3.3v +/- 0.3v) | | | | | | | | |----------------------------------------|----------------------|-----------|-----|-----|-----|------|--| | Symbol | Parameter | Condition | Min | Тур | Max | Unit | | | loz | 3-state leak Current | Voh = Vss | -10 | | 10 | uA | | | | | Vol = Vcc | -10 | | 10 | uA | | # 11 AC ELECTRICAL CHARACTERISTICS #### 11.1 PCI Bus The timings for PCI pins comply with PCI Specification for the 3.3 Volt signalling environment. | AC Specific | cations | | | | | | |-------------|------------------------|--------------------------------------------------------------------------------------------------|-----------------|------------|------|------| | Symbol | Parameter | Condition | Min | Max | Unit | Note | | Ioh(AC) | Switching Current High | 0 <vout<=0.3vcc< td=""><td>-12Vcc</td><td></td><td>mA</td><td>1</td></vout<=0.3vcc<> | -12Vcc | | mA | 1 | | | | 0.3Vcc <vout<0.9vcc< td=""><td>-17.1(Vcc-Vout)</td><td></td><td>mΑ</td><td>1</td></vout<0.9vcc<> | -17.1(Vcc-Vout) | | mΑ | 1 | | | | 0.7Vcc <vout<vcc< td=""><td></td><td>Equation C</td><td>mA</td><td>1,2</td></vout<vcc<> | | Equation C | mA | 1,2 | | Iol(AC) | Switching Current Low | Vcc>Vout>=0.6Vcc | 16Vcc | | mA | 1 | | | - | 0.6Vcc>Vout>0.1Vcc | 26.7Vout | | mA | 1 | | | | 0.18Vcc>Vout>0 | | Equation D | mA | 1,2 | | Slewr | Output Rise Slew Rate | 0.2Vcc-0.6Vcc load | 1 | 4 | V/ns | 3 | | Slewf | Output Fall Slew Rate | 0.6Vxx-0.2Vcc load | 1 | 4 | V/ns | 3 | 1. This specification does not apply to **PCI\_CLK** and **RESET#** pins. "Switching Current High" specifications are not relevant to **SERR#**, **PME#**, **INTA#**, **INTB#**. 2. Equation C $Ioh = (98.0/Vcc)^*(Vout-Vcc)^*(Vout+0.4Vcc)$ for Vcc>Vout>0.7Vcc Equation D $Iol = (256/Vcc)^*Vout^*(Vcc-Vout)$ for 0v<Vout<0.18Vcc. 3. For Test Circuit See Section 4.2.2.2 of PCI Local Bus Specification. This figure does not apply to Open-Drain Outputs. # 11.2 Local Bus By default, the Local bus control signals change state in the cycle immediately following the reference cycle, with offsets to provide setup and hold times for common peripherals in Intel mode. The tables below show the local bus parameters using default values for LT1/LT2 local registers. However each of these can be increased or decreased by a number of PCI clock cycles by adjusting the parameters in registers LT1 and LT2. All timing parameters assume a loading of 100pF on the local bus output pins. | Symbol | Parameter | Min | Max | Units | |--------------------|------------------------------------------------------------------------------------|------------------|-----------------------|-------| | $t_{ref}$ | IRDY# falling to reference LBCLK | Nominal | ly 2 PCI clock cycles | | | t <sub>za</sub> | Reference LBCLK to Address Valid | 3.8 | 12.0 | ns | | t <sub>ard</sub> | Address Valid to LBRD# falling | 2.8 | 9.6 | ns | | t <sub>zrcs1</sub> | Reference LBCLK to LBCS# falling | 3.2 | 11.0 | ns | | t <sub>zrcs2</sub> | Reference LBCLK to LBCS# rising | 3 PCI clks + 6.6 | 3 PCI clks + 21.6 | ns | | $t_{csrd}$ | LBCS# falling to LBRD# falling | 3.2 | 10.6 | ns | | t <sub>rdcs</sub> | LBRD# rising to LBCS# rising | 3.0 | 10.0 | ns | | $t_{zrd1}$ | Reference LBCLK to LBRD# falling | 6.6 | 21.6 | ns | | t <sub>zrd2</sub> | Reference LBCLK to LBRD# rising | 3 PCI clks + 3.6 | 3 PCI clks + 11.6 | ns | | t <sub>drd</sub> | Data bus floating to LBRD# falling | 2.6 | 8.2 | ns | | t <sub>zd1</sub> | Reference LBCLK to data bus floating at the start of the read transaction | 4.0 | 13.4 | ns | | t <sub>zd2</sub> | Reference LBCLK to data bus driven by OXmPCI952 at the end of the read transaction | 4 PCI clks + 3.8 | 4 PCI clks + 13.0 | ns | | $t_{sd}$ | Data bus valid to LBRD# rising | 11.4 | - | ns | | t <sub>hd</sub> | Data bus valid after LBRD# rising | 0 | - | ns | Table 27: Read operation from Intel-type Local Bus | Symbol | Parameter | Min | Max | Units | |--------------------|--------------------------------------------|------------------|-----------------------|-------| | $t_{ref}$ | IRDY# falling to reference LBCLK | Nominal | ly 2 PCI clock cycles | | | t <sub>za</sub> | Reference LBCLK to Address Valid | 4.2 | 13.2 | ns | | t <sub>awr</sub> | Address Valid to LBWR# falling | 2.4 | 8.0 | ns | | t <sub>zwcs1</sub> | Reference LBCLK to LBCS# falling | 3.2 | 11.0 | ns | | t <sub>zwcs2</sub> | Reference LBCLK to LBCS# rising | 2 PCI clks + 6.6 | 2 PCI clks + 21.6 | ns | | $t_{cswr}$ | LBCS# falling to LBWR# falling | 3.2 | 10.2 | ns | | twrcs | LBWR# rising to LBCS# rising | 3.0 | 10.2 | ns | | $t_{zwr1}$ | Reference LBCLK to LBWR# falling | 6.6 | 30.0 | ns | | t <sub>zwr2</sub> | Reference LBCLK to LBWR# rising | 2 PCI clks + 3.6 | 2 PCI clks + 11.6 | ns | | t <sub>zdv</sub> | Reference LBCLK to data bus valid | 4.0 | 12.8 | ns | | t <sub>zdf</sub> | Reference LBCLK to data bus high-impedance | Note1 | Note1 | ns | | t <sub>wrdi</sub> | LBWR# rising to data bus invalid | Note1 | Note1 | ns | Table 28: Write operation to Intel-type Local Bus | Symbol | Parameter | Min | Max | Units | |--------------------|------------------------------------------------------------------------------------|------------------|-----------------------|-------| | t <sub>ref</sub> | IRDY# falling to reference LBCLK | Nominal | ly 2 PCI clock cycles | | | t <sub>za</sub> | Reference LBCLK to Address Valid | 3.8 | 12.0 | ns | | t <sub>ads</sub> | Address Valid to LBDS# falling | 2.4 | 8.8 | ns | | t <sub>zrds1</sub> | Reference LBCLK to LBDS# falling | 6.4 | 20.6 | ns | | t <sub>zrds2</sub> | Reference LBCLK to LBDS# rising | 3 PCI clks + 3.6 | 3 PCI clks + 11.8 | ns | | Vtdrd | Data bus floating to LBDS# falling | 2.2 | 7.4 | ns | | t <sub>zd1</sub> | Reference LBCLK to data bus floating at the start of the read transaction | 4.0 | 13.4 | ns | | t <sub>zd2</sub> | Reference LBCLK to data bus driven by OXmPCI952 at the end of the read transaction | 4 PCI clks + 3.8 | 4 PCI clks + 13.0 | ns | | t <sub>sd</sub> | Data bus valid to LBDS# rising | 10.8 | - | ns | | t <sub>hd</sub> | Data bus valid after LBDS# rising | 0 | - | ns | Table 29: Read operation from Motorola-type Local Bus | Symbol | Parameter | Min | Max | Units | |--------------------|--------------------------------------------|------------------|-----------------------|-------| | $t_{ref}$ | IRDY# falling to reference LBCLK | Nominal | ly 2 PCI clock cycles | | | t <sub>za</sub> | Reference LBCLK to Address Valid | 4.2 | 13.2 | ns | | t <sub>ads</sub> | Address Valid to LBDS# falling | 2.2 | 7.6 | ns | | t <sub>zw1</sub> | Reference LBCLK to LBRDWR# falling | 3.6 | 11.6 | ns | | t <sub>zw2</sub> | Reference LBCLK to LBRDWR# rising | 2 PCI clks + 6.6 | 2 PCI clks + 21.2 | ns | | t <sub>wds</sub> | LBRDWR# falling to LBDS# falling | 2.6 | 9.2 | ns | | t <sub>dsw</sub> | LBDS# rising to LBRDWR# rising | 3.0 | 9.6 | ns | | t <sub>zwds1</sub> | Reference LBCLK to LBDS# falling | 6.4 | 20.8 | ns | | t <sub>zwds2</sub> | Reference LBCLK to LBDS# rising | 2 PCI clks + 3.6 | 2 PCI clks + 12.0 | ns | | $t_{zdv}$ | Reference LBCLK to data bus valid | 4.0 | 13.0 | ns | | $t_{zdf}$ | Reference LBCLK to data bus high-impedance | Note1 | Note1 | ns | | t <sub>dsdi</sub> | LBDS# rising to data bus invalid | Note1 | Note1 | ns | Table 30: Write operation to Motorola-type Local Bus Note1: For local bus writes, values on the data bus persist until the next read/write local bus transaction. # 11.3 Serial ports ### Isochronous (x1 Clock) Timing: | Symbol | Parameter | Min | Max | Units | |------------------|------------------------------------------------------------------|-----|-----|-------| | t <sub>irs</sub> | SIN set-up time to Isochronous input clock 'Rx_Clk_In rising 1 | TBD | TBD | ns | | tirh | SIN hold time after Isochronous input clock 'Rx_Clk_In' rising 1 | TBD | TBD | ns | | t <sub>its</sub> | SOUT valid after Isochronous output clock 'Tx_Clk_Out' falling 1 | TBD | TBD | ns | # Table 31: Isochronous mode timing Note 1: In Isochronous mode, transmitter data is available after the falling edge of the x1 clock and the receiver data is sampled using the rising edge of the x1 clock. The system designer is should ensure that mark-to-space ratio of the x1 clock is such that the required set-up and hold timing constraint are met. One way of achieving this is to choose a crystal frequency which is twice the required data rate and then divide the clock by two using the on-board prescaler. In this case the mark-to-space ratio is 50/50 for the purpose of set-up and hold calculations. Figure 2: PCI Read Transaction from internal UARTs Figure 3: PCI Write Transaction to internal UARTs Figure 4: PCI Read transaction from Local Configuration registers Figure 5: PCI Write transaction to Local Configuration Registers Figure 6: PCI Read Transaction from Intel-type Local Bus Figure 7: PCI Write Transaction to Intel-type Local Bus Figure 8: PCI Read Transaction from Motorola-type Local Bus Figure 9: PCI Write Transaction to Motorola-type Local Bus Figure 10: Isochronous (x1 clock) timing waveform Tpd (PCI CLK to Valid Parallel Port Data ): 22 ns max\* <sup>\*</sup> These values are applicable to a pin loading of100pF. Tpc: PCI CLK to Valid Parallel Port Control lines. Tpc (Slin\_N) : 22.0 ns max\* Tpc (Stb\_N) : 22.0 ns max\* Tpc (Init\_N) : 22.0 ns max\* Tpc (Afd\_N) : 22.0 ns max\* <sup>\*</sup> These values are applicable to a pin loading of 100 pF. Write to EPP Data Register (EPP Write Data cycle) #### PCI CLK no (1st Transaction) Start of PCI write to EPP Data register 5 - Start of EPP data write cycle on parallel port side. 8 - PCI transaction completes with a 'retry' (without affecting ongoing EPP write data cycle) as EPP cycle cannot complete within 16 PCI CLK cycles 7-8 - Peripheral Asserts BUSY 11 - Host responds to BUSY by de-asserting AFD\_N (3 clock cycles after sampling BUSY) 13-14 - Peripheral Deasserts BUSY - Host responds to BUSY by asserting STB\_N and the parallel port data lines (2 clock cycles after sampling BUSY) - EPP cycle completed. #### PCI CLK no (Retry Transaction) - Start of Retry transaction, to the original write to EPP data register 5 - Retry transaction completes with "Data Transfer", without initiating another EPP write Data cycle. Tafd (PCI clk to valid AFD\_N) - 22ns max\* Tstb (PCI clk to valid STB\_N) - 22ns max\* Tpd (PCI clk to valid Parallel Data) - 22ns max\* EPP Write Data Cycle duration is dependant upon the timing response of the peripheral's BUSY line and the parallel port filters. Example waveform has the parallel port filters disabled. An extra 2 PCI CLK cycles will be incurred in the response of the host to the peripheral's BUSY line when the filters are enabled. DS-0020 Jun 05 <sup>\*</sup> These values are applicable to a pin loading of100pF. #### Read from EPP Data Register (EPP Read Data cycle) #### PCI CLK no (1st Transaction) - Start of PCI Read from EPP Data register - Start of EPP data read cycle on parallel port side. - 8 PCI transaction completes with a 'retry' (without affecting ongoing EPP read data cycle) as EPP cycle cannot complete within 16 PCI CLK cycles - 7-8 Peripheral Asserts BUSY in response to the host driving AFD\_N low. - Host responds to BUSY by de-asserting AFD\_N (3 clock cycles after sampling BUSY) - 14-15 Peripheral Deasserts BUSY - EPP cycle completed. # PCI CLK no (Retry Transaction) - 1 Start of Retry transaction, to the original read from EPP data register - 5 Retry transaction completes with "Data Transfer", without initiating another EPP read Data cycle. Tafd (PCI clk to valid AFD\_N) - 22ns max\* Tstb (PCI clk to valid STB\_N) - 22ns max\* Tpd (PCI clk to valid Parallel Data) - 22ns max\* EPP Read Data Cycle duration is dependant upon the timing response of the peripheral's BUSY line and the parallel port filters. Example waveform has the parallel port filters disabled. An extra 2 PCI CLK cycles will be incurred in the response of the host to the peripheral's BUSY line when the filters are enabled. <sup>\*</sup> These values are applicable to a pin loading of 100 pF. #### Write to EPP Address Register (EPP Write Address cycle) #### PCI CLK no (1st Transaction) - Start of PCI write to EPP Address register 1 5 - Start of EPP address write cycle on parallel port side. - PCI transaction completes with a 'retry' (without affecting current EPP write address cycle) as EPP cycle cannot complete within 16 PCI CLK cycles 8 7-8 - Peripheral Asserts BUSY - Host responds to BUSY by de-asserting SLIN\_N (4 clock cycles after sampling BUSY) 11 14-15 - Peripheral Deasserts BUSY - Host responds to BUSY by asserting SLIN\_N and the parallel port data lines (2 clock cycles after sampling BUSY). - EPP cycle completed. #### PCI CLK no (Retry Transaction) 17 - Start of Retry transaction, to the original write to EPP address register - Retry transaction completes with "Data Transfer", without initiating another EPP write address cycle. Tslin (PCI clk to valid SLIN\_N) - 22ns max\* Tstb (PCI clk to valid STB N) - 22ns max\* Tpd (PCI clk to valid port Address) 22ns max\* EPP Write Address Cycle duration is dependant upon the timing response of the peripheral's BUSY line and the parallel port filters. Example waveform has the parallel port filters disabled. An extra 2 PCI CLK cycles will be incurred in the response of the host to the peripheral's BUSY line when the filters are enabled. <sup>\*</sup> These values are applicable to a pin loading of 100 pF. #### Read from EPP Address Register (EPP Read Address cycle) #### PCI CLK no (1st Transaction) - Start of PCI Read from EPP Address register - 4 Start of EPP address read cycle on parallel port side. - 8 PCI transaction completes with a 'reity' (without affecting current EPP read address cycle) as EPP cycle cannot complete within 16 PCI CLK cycles - 8-9 Peripheral Asserts BUSY in response to the host driving SLIN\_N low. - 12 Host responds to BUSY by de-asserting SLIN\_N (3 clock cycles after sampling BUSY) - 15-16 Peripheral Deasserts BUSY - EPP cycle completed. #### PCI CLK no (Retry Transaction) - Start of Retry transaction, to the original read from EPP address register - 5 Retry transaction completes with "Data Transfer", without initiating another EPP read address cycle. Tslin (PCI clk to valid SLIN\_N) - 22ns max\* Tpd (PCI clk to valid Port Address) - 22ns max\* EPP Read Address Cycle duration is dependant upon the timing response of the peripheral's BUSY line and the parallel port filters. Example waveform has the parallel port filters disabled. An extra 2 PCI CLK cycles will be incurred in the response of the host to the peripheral's BUSY line when the filters are enabled. <sup>\*</sup> These values are applicable to a pin loading of 100 pF. #### 2 Consecutive Write Transactions to ECP DFIFO #### PCI CLK no 10 1 - Start of 1st PCI write to ECP DFIFO register 6 - Start of 1st ECP forward Transfer Cycle - 1st PCI transaction terminates with a "Data Transfer" 9-10 - Peripheral Asserts BUSY in response to the host driving STB\_N low - Start of 2nd PCI write to ECP DFIFO register. Current ECP forward transfer remains unaffected. 11 - Host responds to BUSY by de-asserting STB\_N (2 clock cycles after sampling BUSY) – 1st ECP forward transfer. 14-15 - Peripheral Deasserts BUSY 17 - End of 1st ECP forward transfer (2 clock cycles after sampling BUSY) 18 Start of 2nd ECP forward Transfer Cycle Tstb (PCI clk to valid STB\_N) - 22ns max\* Tpd (PCI clk to valid port Address) - 22ns max\* ECP Forward Transfer Cycle duration is dependant upon the timing response of the peripheral's BUSY line and the parallel port filters. Example waveform has the parallel port filters disabled. An extra 2 PCI CLK cycles will be incurred in the response of the host to the peripheral's BUSY line when the filters are enabled. <sup>\*</sup> These values are applicable to a pin loading of 100 pF. ECP Reverse transfer PCI CLK no (Parallel Port already placed in the reverse ECP transfer mode) Start of 1st ECP reverse transfer by peripheral 2-3 - Peripheral asserts ACK\_N low - Host responds by asserting AFD\_N (3 clock cycles after sampling ACK\_N low) 10-11 - Peripheral deasserts ACK\_N - Host responds by de-asserting AFD\_N (2 clock cycles after sampling ACK\_N low) - End of ECP reverse transfer (data already transferred to ECP DFIFO) - Start of PCI read from ECP DFIFO (does not initiate or affect any ECP reverse transfers that may be taking place) 26 - Start of 2nd ECP reverse transfer by peripheral. Tafd (PCI clk to AFD\_N valid) : 22ns max\* Tack-afd : 3 clock cycles (see below) + Tafd ECP Reverse Transfer Cycle duration is dependant upon the timing response of the peripheral's ACK\_N line and the parallel port filters. Example waveform has the parallel port filters disabled. An extra 2 PCI CLK cycles will be incurred in the response of the host to the peripheral's ACK\_N line when the filters are enabled. <sup>\*</sup> These values are applicable to a pin loading of 100 pF. # 13 PACKAGE INFORMATION # 13.1 160-Pin LQFP Package Figure 11: 160-pin Low Profile Quad Flat Pack (LQFP) Package # 13.2 176-Pin BGA Package Figure 12: 176-pin BGA Package Figure 13: Custom marking on the 176-Pin VBGA package # 14 ORDERING INFORMATION # **N**OTES This page has been intentionally left blank # CONTACT DETAILS #### Oxford Semiconductor Ltd. 25 Milton Park Abingdon Oxfordshire OX14 4SH United Kingdom Telephone: +44 (0)1235 824900 Fax: +44 (0)1235 821141 Sales e-mail: sales@oxsemi.com Tech support e-mail: support@oxsemi.com Web site: http://www.oxsemi.com # **DISCLAIMER** Oxford Semiconductor believes the information contained in this document to be accurate and reliable. However, it is subject to change without notice. No responsibility is assumed by Oxford Semiconductor for its use, nor for infringement of patents or other rights of third parties. No part of this publication may be reproduced, or transmitted in any form or by any means without the prior consent of Oxford Semiconductor Ltd. Oxford Semiconductor's terms and conditions of sale apply at all times.