**MCM4464** Series

**PIN ASSIGNMENT** 

80 LEAD SIMM - TOP VIEW

Vcc 2

DQ1 4

DQ3 6

Vss

DQ8

DQ10

DQ12

DQ14

8 DQ5

10

12

14

16

18

1

3 DQ0

5 DQ2

7 DQ4

9 DQ6

11

13

15

17

19

Vss

DQ7

DQ9

DQ11

DQ13

Vss

# 1MB R4000 Secondary Cache Fast Static RAM Module Set

Four MCM4464 modules comprise a full 1 MB of secondary cache for the R4000 processor. Each module contains nine MCM6709J fast static RAMs for a cache data size of 64K x 36. The tag portion, dependent on word line size, contains either two MCM6709J or one MCM6706J fast static RAMs. All input signals, except A0 and  $\overline{\text{WE}}$  are buffered using 74FBT2827 drivers with series 25  $\Omega$ resistors.

The MCM6709J and MCM6706J are fabricated using high-performance silicon-gate BiCMOS technology. Static design eliminates the need for internal clocks or timing strobes.

All 1MB R4000 supported secondary cache options are available.

- Single 5 V ± 10% Power Supply
- All Inputs and Outputs are TTL Compatible
- Three State Outputs
- Fast Module Access Time: 12/15/17 ns
- Zero Wait–State Operation
- Unified or Split Seconday Cache Modules are Available (See Ordering Information for Details)
- Word Line Sizes of 4, 8, 16, and 32 are Available (See Ordering Information for Details)
- The Pin Compatible MCM44256 Series is also Available to Support a Full 4MB R4000 Secondary Cache.
- Decoupling Capacitors are Used for Each Fast Static RAM and Buffer, ٠ Along with Bulk Capacitance for Maximum Noise Immunity
- High Quality Multi-Layer FR4 PWB with Separate Power and Ground Planes

| PIN NAMES                                                                                                                                                                                                         |                                                      |  |  |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--|--|--|--|--|--|
| A0 – A15   Address Ing     WE   Write Ena     DCS   Data Ena     TCS   Tag Ena     OE   Output Ena     DQ0 – DQ35   Data Input / Ou     TDQ0 – TDQ7   TAG Data Input / Ou     VCC   + 5 V Power Sup     VSS   Gro | able<br>able<br>able<br>able<br>tput<br>tput<br>pply |  |  |  |  |  |  |

For proper operation of the device, VSS must be connected to ground.



NOTE: Pin assignment is for unified cache. For split cache option, Pin 68 becomes Address MSB (A15) and Pin 66 is NC.



| REV  | 1 |
|------|---|
| 8/94 |   |

**BLOCK DIAGRAM** 



#### ABSOLUTE MAXIMUM RATINGS (Voltages Referenced to V<sub>SS</sub> = 0 V)

| · · · · · · · · · · · · · · · · · · · |                                    | , 00                           |      |
|---------------------------------------|------------------------------------|--------------------------------|------|
| Rating                                | Symbol                             | Value                          | Unit |
| Power Supply Voltage                  | Vcc                                | – 0.5 to 7.0                   | V    |
| Voltage Relative to V <sub>SS</sub>   | V <sub>in</sub> , V <sub>out</sub> | – 0.5 to V <sub>CC</sub> + 0.5 | V    |
| Output Current (per I/O)              | l <sub>out</sub>                   | ± 30                           | mA   |
| Power Dissipation                     | PD                                 | 10                             | W    |
| Temperature Under Bias                | T <sub>bias</sub>                  | – 10 to + 85                   | °C   |
| Operating Temperature                 | Т <sub>А</sub>                     | 0 to + 70                      | °C   |
| Storage Temperature                   | T <sub>stg</sub>                   | – 25 to +125                   | °C   |

This devices on this module contain circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to these high–impedance circuits.

These BiCMOS memory circuits have been designed to meet the dc and ac specifications shown in the tables, after thermal equilibrium has been established. The module is in a test socket or mounted on a printed circuit board and transverse air flow of at leat 500 linear feet per minute is maintained.

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPER-ATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

# DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub> = 5.0 V  $\pm$  10%, T<sub>A</sub> = 0 to + 70°C, Unless Otherwise Noted)

#### **RECOMMENDED OPERATING CONDITIONS** (Voltages referenced to $V_{SS} = 0 V$ )

| Parameter                                                                      |     | Min        | Тур | Max                                                  | Unit |
|--------------------------------------------------------------------------------|-----|------------|-----|------------------------------------------------------|------|
| Supply Voltage (Operating Voltage Range)                                       | Vcc | 4.5        | 5.0 | 5.5                                                  | V    |
| Input High Voltage<br>(DQ0 – 35, TDQ0 – 7, WE, A0)<br>(A1 – A15, OE, DCS, TCS) | VIH | 2.2<br>2.0 |     | V <sub>CC</sub> + 0.3 V*<br>V <sub>CC</sub> + 0.3 V* | V    |
| Input Low Voltage                                                              | VIL | - 0.5**    | _   | 0.8                                                  | V    |

\* V<sub>IH</sub> (max) = V<sub>CC</sub> + 0.3 V dc; V<sub>IH</sub> (max) = V<sub>CC</sub> + 2 V ac (pulse width  $\leq$  20 ns)

\*\* V<sub>IL</sub> (min) = -3.0 V ac (pulse width  $\leq 20$  ns)

#### DC CHARACTERISTICS

| Parameter                                                                                          | Symbol              | Min | Тур | Max  | Unit |
|----------------------------------------------------------------------------------------------------|---------------------|-----|-----|------|------|
| Input Leakage Current (All Inputs, $V_{in} = 0$ to $V_{CC}$ )                                      | l <sub>lkg(l)</sub> | _   | —   | ± 10 | μΑ   |
| Output Leakage Current ( $\overline{G}$ , $\overline{xCS} = V_{IH}$ , $V_{out} = 0$ to $V_{CC}$ )  | llkg(O)             | _   | —   | ± 10 | μA   |
| AC Supply Current ( $\overline{G}$ , $\overline{xCS}$ = V <sub>IL</sub> , I <sub>Out</sub> = 0 mA) | ICCA                | _   | _   | 1850 | mA   |
| Output Low Voltage (I <sub>OL</sub> = + 8 mA)                                                      | VOL                 | _   | —   | 0.4  | V    |
| OUtput High Voltage (I <sub>OH</sub> = - 4.0 mA)                                                   | VOH                 | 2.4 | _   | _    | V    |

Note: Good decoupling of the local power supply should always be used.

#### CAPACITANCE (f = 1.0 MHz, dV = 3.0 V, T<sub>A</sub> = 25°C, Periodically Sampled Rather Than 100% Tested)

| Parameter                                                                                              | Symbol                             | Тур | Max       | Unit     |
|--------------------------------------------------------------------------------------------------------|------------------------------------|-----|-----------|----------|
| Input Capacitance $(A0, \overline{WE})$<br>$(A1 - A15, \overline{OE}, \overline{DCS}, \overline{TCS})$ | C <sub>in</sub><br>C <sub>in</sub> |     | 110<br>10 | pF<br>pF |
| Input/Output Capacitance                                                                               | Cout                               |     | 10        | pF       |

# AC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub> = 5.0 V  $\pm$  10%, T<sub>A</sub> = 0 to + 70°C, Unless Otherwise Noted)

| Input Timing Measurement Reference Level 1. | .5 V |
|---------------------------------------------|------|
| Input Pulse Levels 0 to 3                   | .0 V |
| Input Rise/Fall Time                        | 3 ns |

#### READ CYCLE (See Notes 1 and 2)

|                                       |                    |     | 12  |     | 15  | _^  | 17  |      |       |
|---------------------------------------|--------------------|-----|-----|-----|-----|-----|-----|------|-------|
| Parameter                             | Symbol             | Min | Max | Min | Max | Min | Max | Unit | Notes |
| Address Access Time                   | t <sub>AVQV</sub>  | —   | 12  | —   | 15  | _   | 17  | ns   |       |
| A0 Access Time                        | t <sub>A0QV</sub>  | —   | 10  | —   | 12  | _   | 14  | ns   |       |
| Data/Tag Enable Access Time           | <sup>t</sup> ELQV  | —   | 12  | —   | 15  | _   | 17  | ns   |       |
| Output Enable Access Time             | tGLQV              | —   | 9   | —   | 10  | —   | 11  | ns   |       |
| Output Hold from Address Change       | t <sub>AXQX</sub>  | 4   | —   | 4   | _   | 4   | —   | ns   |       |
| Output Hold from A0 Change            | t <sub>A0XQX</sub> | 4   | —   | 4   | _   | 4   | —   | ns   |       |
| Data/Tag Enable Low to Output Active  | t <sub>ELQX</sub>  | 2   | —   | 2   | _   | 2   | —   | ns   | 3, 4  |
| Data/Tag Enable High to Output High-Z | <sup>t</sup> EHQZ  | 1   | 9   | 1   | 10  | 1   | 11  | ns   | 3, 4  |
| Output Enable Low to Output Active    | tGLQX              | 1   | —   | 1   |     | 1   | _   | ns   | 3, 4  |
| Output Enable High to Output High–Z   | <sup>t</sup> GHQZ  | 1   | 9   | 1   | 10  | 1   | 11  | ns   | 3, 4  |

NOTES:

1.  $\overline{\text{WE}}$  is high for read cycle.

2. Enable timings are the same for both  $\overline{\text{DCS}}$  and  $\overline{\text{TCS}}$ .

3. Transition is measured 200 mV from steady-state voltage with load of Figure 1B.

4. This parameter is sampled and not 100% tested.

## AC TEST LOADS



#### **TIMING LIMITS**

The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address setup time is shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time.

## READ CYCLE 1 (See Note)



NOTE: Module is continuously selected ( $\overline{DCS}$  or  $\overline{TCS} = V_{IL}$ ,  $\overline{OE} = V_{IL}$ ).





NOTE: Address valid prior to or coincident with  $\overline{\text{DCS}}$  or  $\overline{\text{TCS}}$  going low.

## WRITE CYCLE 1 (WE Controlled, See Notes 1 and 2)

|                               |                                        |     | 12  |     | 15  |     | 17  |      |       |
|-------------------------------|----------------------------------------|-----|-----|-----|-----|-----|-----|------|-------|
| Parameter                     | Symbol                                 | Min | Max | Min | Max | Min | Max | Unit | Notes |
| Address Setup Time            | <sup>t</sup> AVWL                      | 5   | _   | 5   | —   | 5   | —   | ns   |       |
| A0 Setup Time                 | tA0VWL                                 | 0   | _   | 0   | —   | 0   | _   | ns   |       |
| Address Valid to End of Write | <sup>t</sup> AVWH                      | 12  | _   | 15  | —   | 17  | —   | ns   |       |
| A0 Valid to End of Write      | tA0VWH                                 | 10  | _   | 12  | —   | 14  | —   | ns   |       |
| Write Pulse Width             | <sup>t</sup> WLWH<br><sup>t</sup> WLEH | 7   | _   | 10  | _   | 12  | _   | ns   |       |
| Data Valid to End of Write    | <sup>t</sup> DVWH                      | 6   | _   | 7   | —   | 8   | —   | ns   |       |
| Data Hold Time                | tWHDX                                  | 0   | _   | 0   | —   | 0   | —   | ns   |       |
| Write Low to Data High–Z      | tWLQZ                                  | 0   | 4   | 0   | 5   | 0   | 6   | ns   | 3, 4  |
| Write High to Output Active   | <sup>t</sup> WHQX                      | 3   |     | 3   | —   | 3   | —   | ns   | 3, 4  |
| Write Recovery Time           | twhax                                  | 0   | _   | 0   | —   | 0   | —   | ns   |       |
| Write Recovery Time – A0      | <sup>t</sup> WHA0X                     | 0   | —   | 0   | —   | 0   | —   | ns   |       |

NOTES:

1. A write occurs during the overlap of  $\overline{\text{DCS}}$  or  $\overline{\text{TCS}}$  low and  $\overline{\text{WE}}$  low.

2. Enable timings are the same for both  $\overline{\text{DCS}}$  and  $\overline{\text{TCS}}.$ 

3. Transition is measured 200 mV from steady-state voltage with load of Figure 1B.

4. This parameter is sampled and not 100% tested.

## WRITE CYCLE 1



# WRITE CYCLE 2 (DCS or TCS Controlled, See Notes 1 and 2)

|                                 |                                         | _^  | 12  | -   | 15  |     | 17  |      |       |
|---------------------------------|-----------------------------------------|-----|-----|-----|-----|-----|-----|------|-------|
| Parameter                       | Symbol                                  | Min | Max | Min | Max | Min | Max | Unit | Notes |
| Address Setup Time              | <sup>t</sup> AVEL                       | 0   |     | 0   | —   | 0   | —   | ns   |       |
| A0 Setup Time                   | <sup>t</sup> A0VEL                      | 0   |     | 0   | —   | 0   | —   | ns   |       |
| Address Valid to End of Write   | <sup>t</sup> AVEH                       | 12  |     | 15  | —   | 17  | —   | ns   |       |
| A0 Valid to End of Write        | <sup>t</sup> A0VEH                      | 10  | -   | 12  | —   | 14  | —   | ns   |       |
| Data/Tag Enable to End of Write | <sup>t</sup> ELEH,<br><sup>t</sup> ELWH | 12  | -   | 15  | -   | 17  | -   | ns   |       |
| Data Valid to End of Write      | <sup>t</sup> DVEH                       | 6   | _   | 7   | —   | 8   | —   | ns   |       |
| Data Hold Time                  | <sup>t</sup> EHDX                       | 5   | _   | 5   | —   | 5   | —   | ns   |       |
| Write Recovery Time             | <sup>t</sup> EHAX                       | 5   | _   | 5   | —   | 5   | —   | ns   |       |
| Write Recovery Time – A0        | <sup>t</sup> EHA0X                      | 5   |     | 5   | _   | 5   | _   | ns   |       |

NOTES:

A write occurs during the overlap of DCS or TCS low and WE low.
Enable timings are the same for both DCS and TCS.



# WRITE CYCLE 2

# ORDERING INFORMATION

(Order by Full Part Number)



| Part Number | Unified/Split | Word Line Size | TAG Depth |
|-------------|---------------|----------------|-----------|
| MCM44A64    | Unified       | 4              | 64K       |
| MCM44B64    | Unified       | 8              | 32K       |
| MCM44C64    | Unified       | 16             | 16K       |
| MCM44D64    | Unified       | 32             | 8K        |
|             |               |                |           |
| MCM44E64    | Split         | 4              | 64K       |
| MCM44F64    | Split         | 8              | 32K       |
| MCM44G64    | Spllit        | 16             | 16K       |
| MCM44H64    | Split         | 32             | 8K        |

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and a re registered trademarks of Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

#### Literature Distribution Centers:

USA/EUROPE: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. JAPAN: Nippon Motorola Ltd.; 4–32–1, Nishi–Gotanda, Shinagawa–ku, Tokyo 141, Japan. ASIA PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Center, No. 2 Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong.



