







# 具有杂音抑制功能的 25mW DIRECTPATH™ 立体声头戴式耳机放大器

查询样品: TPA6136A2

# 特性

专利 DirectPath™ 技术免除了增设隔直流电容器的需要

RUMENTS

- 输出被偏置于 **0 V**
- 卓越的低频保真度
- 喀嗒/噼啪噪声抑制活动
- 高阻抗输出模式允许共用输出插孔
- 电源电流通常为 2.1mA
- 全差分输入降低了系统噪声
  - 也可配置为单端输入
- · SGND 引脚可减少接地环路噪声
- 2.3V 至 5.5V 电源提供恒定最大输出功率
  - 简化了设计以防声震
- 可兼容 Microsoft<sup>™</sup> Windows Vista<sup>™</sup>
- 100dB电源噪声抑制
- 宽电源范围: 2.3V 至 5.5V
- 增益设定值: 0 dB 和 6 dB
- 短路和过热保护
- ±8kV HBM ESD 保护输出
- 提供小封装
  - 16 焊球、1.6mm x 1.6mm、0.4mm 间距 WCSP

## 应用

- 智能电话/手机
- 便携式媒体 / MP3 播放器
- 笔记本电脑
- 便携式游戏设备

# 说明

TPA6136A2(有时被称为 TPA6136)是一款 DirectPathTM 立体声头戴式耳机放大器,该器件免除了增设外部隔直流输出电容器的需要。 差动立体声输入和内置电阻设置器件增益,进一步减少了外部组件数。 可选增益为 0 dB 或 6 dB。 该放大器可从 2.3V 单电源为 16Ω 扬声器输送 25mW 的驱动功率。

TPA6136A2 (TPA6136) 提供了一个与电源电压无关的恒定最大输出功率,因而可简化防声震设计。

TPA6136A2 (TPA6136) 具有全差分输入和一个集成型低通滤波器,旨在减少音源与头戴式耳机放大器之间的系统噪声捡拾,并降低 DAC 带外噪声。 高电源噪声抑制性能和差分架构提升了射频 (RF) 噪声免疫力。 对于单端输入信号,请将 INL+ 和 INR+ 接地。

该器件具有内置杂音抑制电路,可以完全消除开启和关闭期间的噼啪噪声干扰。 放大器输出具有短路和热过载保护以及±8 kV HBM ESD 保护能力,从而可使终端设备更加容易地与 IEC 61000-4-2 ESD 标准的要求相符。



A

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

DirectPath is a trademark of Texas Instruments.
Windows Vista is a trademark of Microsoft Corporation.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## **FUNCTIONAL BLOCK DIAGRAM**





## **DEVICE PINOUT**

# WCSP PACKAGE (TOP VIEW)



# **PIN FUNCTIONS**

| PIN I/O/P |      |       | DIN DESCRIPTION                                                                                            |  |  |  |  |  |  |
|-----------|------|-------|------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| NAME      | WCSP | 1/O/P | PIN DESCRIPTION                                                                                            |  |  |  |  |  |  |
| INL-      | A4   | ı     | Inverting left input for differential signals; left input for single-ended signals                         |  |  |  |  |  |  |
| INL+      | B4   | ı     | Non-inverting left input for differential signals. Connect to ground for single-ended input applications   |  |  |  |  |  |  |
| INR+      | C4   | ı     | Non-inverting right input for differential signals. Connect to ground for single-ended input applications  |  |  |  |  |  |  |
| INR-      | D4   | I     | Inverting right input for differential signals; right input for single-ended signals                       |  |  |  |  |  |  |
| OUTR      | D3   | 0     | Right headphone amplifier output. Connect to right terminal of headphone jack                              |  |  |  |  |  |  |
| HI-Z      | D1   | 1     | Output impedance select. Set to logic LOW for normal operation and to logic HIGH for high output impedance |  |  |  |  |  |  |
| GAIN      | D2   | 1     | Gain select. Set to logic LOW for a gain of 0dB and to logic HIGH for a gain of 6dB                        |  |  |  |  |  |  |
| HPVSS     | C2   | Р     | Charge pump output and negative power supply for output amplifiers; connect 1µF capacitor to GND           |  |  |  |  |  |  |
| CPN       | C1   | Р     | Charge pump negative flying cap. Connect to negative side of 1µF capacitor between CPP and CPN             |  |  |  |  |  |  |
| GND       | B1   | Р     | Ground                                                                                                     |  |  |  |  |  |  |
| CPP       | B2   | Р     | Charge pump positive flying cap. Connect to positive side of 1µF capacitor between CPP and CPN             |  |  |  |  |  |  |
| HPVDD     | В3   | Р     | Positive power supply for headphone amplifiers. Connect to a 2.2µF capacitor. Do not connect to VDD        |  |  |  |  |  |  |
| EN        | A1   | ı     | Amplifier enable. Connect to logic low to shutdown; connect to logic high to activate                      |  |  |  |  |  |  |
| VDD       | A2   | Р     | Positive power supply for TPA6136A2                                                                        |  |  |  |  |  |  |
| SGND      | C3   | 1     | Amplifier reference voltage. Connect to ground terminal of headphone jack                                  |  |  |  |  |  |  |
| OUTL      | А3   | 0     | Left headphone amplifier output. Connect to left terminal of headphone jack                                |  |  |  |  |  |  |



## **BOARD LAYOUT CONCEPT**



## **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range,  $T_A = 25^{\circ}C$  (unless otherwise noted)

|                  |                          |                                                                               | VALUE / UNIT         |  |  |  |  |
|------------------|--------------------------|-------------------------------------------------------------------------------|----------------------|--|--|--|--|
|                  | Supply voltage, VDD      |                                                                               | -0.3 V to 6.0 V      |  |  |  |  |
|                  | Headphone amplifier su   | Headphone amplifier supply voltage, HPVDD (do not connect to external supply) |                      |  |  |  |  |
| VI               | Input voltage (INR+, INF | R-, INL+, INL-)                                                               | 1.4 V <sub>RMS</sub> |  |  |  |  |
|                  | Output continuous total  | See Dissipation Rating Table                                                  |                      |  |  |  |  |
| T <sub>A</sub>   | Operating free-air tempe | erature range                                                                 | -40°C to 85°C        |  |  |  |  |
| T <sub>J</sub>   | Operating junction temp  | erature range                                                                 | -40°C to 150°C       |  |  |  |  |
| T <sub>stg</sub> | Storage temperature rar  | nge                                                                           | −65°C to 150°C       |  |  |  |  |
|                  | 500 D                    | OUTL, OUTR                                                                    | 8 kV                 |  |  |  |  |
|                  | ESD Protection – HBM     | All Other Pins                                                                | 2 kV                 |  |  |  |  |

# **ORDERING GUIDE**

| T <sub>A</sub> | PACKAGED DEVICES <sup>(1)</sup> | PART NUMBER (2) | SYMBOL |
|----------------|---------------------------------|-----------------|--------|
| 40°C to 95°C   | 16 holl 16 mm v 16 mm WCCD      | TPA6136A2YFFR   | AOWI   |
| –40°C to 85°C  | 16-ball, 1.6 mm × 1.6 mm WCSP   | TPA6136A2YFFT   | AOWI   |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com.

<sup>(2)</sup> The YFF packages is only available taped and reeled. The suffix "R" indicates a reel of 3000, the suffix "T" indicates a reel of 250



## **DISSIPATION RATINGS TABLE**

| PACKAGE    | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR (1) | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |  |
|------------|---------------------------------------|---------------------|---------------------------------------|---------------------------------------|--|
| YFF (WCSP) | 1250 mW                               | 10 mW/°C            | 800 mW                                | 650 mW                                |  |

<sup>(1)</sup> See JEDEC Standard 51-3 for Low-K board, JEDEC Standard 51-7 for High-K board, and JEDEC Standard 51-12 for using package thermal information. See JEDEC document page for downloadable copies: http://www.jedec.org/download/default.cfm.

# RECOMMENDED OPERATING CONDITIONS

|                |                                                                          | MIN  | MAX | UNIT |
|----------------|--------------------------------------------------------------------------|------|-----|------|
|                | Supply voltage, VDD                                                      | 2.3  | 5.5 | V    |
| $V_{IH}$       | High-level input voltage; EN, GAIN, HI-Z                                 | 1.3  |     | V    |
| $V_{IL}$       | Low-level input voltage; EN, GAIN, HI-Z                                  |      | 0.6 | V    |
|                | Voltage applied to Output; OUTR, OUTL (when EN = 0 V)                    | -0.3 | 3.6 | V    |
|                | Voltage applied to Output; OUTR, OUTL (when EN ≥ 1.3 V and HI–Z ≥ 1.3 V) | -1.8 | 1.8 | V    |
| T <sub>A</sub> | Operating free-air temperature                                           | -40  | 85  | °C   |

# **ELECTRICAL CHARACTERISTICS**

 $T_A = 25^{\circ}C$  (unless otherwise noted)

| PARAMETER                                  | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                                                           | MIN  | TYP | MAX | UNIT |
|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|------|
| Output offset voltage                      |                                                                                                                                                                                                                                                                                                                                                                           | -0.5 |     | 0.5 | mV   |
| Power supply rejection ratio               | V <sub>DD</sub> = 2.3 V to 5.5 V                                                                                                                                                                                                                                                                                                                                          |      | 100 |     | dB   |
| High-level output current (EN, GAIN, HI-Z) |                                                                                                                                                                                                                                                                                                                                                                           |      |     | 1   | μΑ   |
| Low-level output current (EN, GAIN, HI-Z)  |                                                                                                                                                                                                                                                                                                                                                                           |      |     | 1   | μΑ   |
|                                            | $V_{DD}$ = 2.3 V, No load, EN = $V_{DD}$                                                                                                                                                                                                                                                                                                                                  |      | 2.1 | 2.8 |      |
| Supply Compart                             | ver supply rejection ratio $V_{DD} = 2.3 \text{ V to } 5.5 \text{ V}$ $V_{DD} = 2.3 \text{ V to } 5.5 \text{ V}$ $V_{DD} = 2.3 \text{ V to } 5.5 \text{ V}$ $V_{DD} = 2.3 \text{ V, No load, EN} = V_{DD}$ $V_{DD} = 3.6 \text{ V, No load, EN} = V_{DD}$ $V_{DD} = 5.5 \text{ V, No load, EN} = V_{DD}$ $V_{DD} = 2.3 \text{ V to } 5.5 \text{ V, No load, EN} = V_{DD}$ |      | 2.1 | 2.8 | A    |
| Supply Current                             | $V_{DD}$ = 5.5 V, No load, EN = $V_{DD}$                                                                                                                                                                                                                                                                                                                                  |      | 2.2 | 2.9 | mA   |
|                                            | $V_{DD}$ = 2.3 V to 5.5 V, No load, EN = HI-Z = V,                                                                                                                                                                                                                                                                                                                        |      | 0.7 | 1.2 |      |
| Shutdown Supply Current                    | EN = 0 V, V <sub>DD</sub> = 2.3 V to 5.5 V                                                                                                                                                                                                                                                                                                                                |      | 0.7 | 1.2 | μA   |



# **OPERATING CHARACTERISTICS**

 $V_{DD} = 3.6 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ ,  $R_L = 16 \Omega$  (unless otherwise noted)

|                  | PARAMETER                                           | TEST CONDITIONS                                                             | MIN   | TYP   | MAX   | UNIT             |
|------------------|-----------------------------------------------------|-----------------------------------------------------------------------------|-------|-------|-------|------------------|
| D                | Outrat source(1) (Outrate in these)                 | THD = 1%, f = 1 kHz                                                         |       | 25    |       | \^/              |
| Po               | Output power <sup>(1)</sup> (Outputs in phase)      | THD = 1%, f = 1 kHz, $R_L = 32 \Omega$                                      |       | 22    |       | mW               |
| Vo               | Output voltage <sup>(1)</sup> (Outputs in phase)    | THD = 1%, $V_{DD}$ = 3.6 V, f = 1 kHz, $R_{L}$ = 100 $\Omega$               |       | 1.1   |       | V <sub>RMS</sub> |
| ^                | Olegand In an aralla are spain (OUT / IN )          | GAIN = 0 V, (0 dB)                                                          | -0.95 | -1.0  | -1.05 | \/A/             |
| $A_V$            | Closed-loop voltage gain (OUT / IN-)                | GAIN ≥ 1.3 V (6 dB)                                                         | -1.95 | -2.0  | -2.05 | V/V              |
| $\Delta A_{v}$   | Gain matching                                       | Between Left and Right channels                                             |       | 1%    |       |                  |
|                  |                                                     | GAIN = 0 V (0 dB)                                                           |       | 19.8  |       |                  |
| R <sub>IN</sub>  | Input impedance (per input pin)                     | GAIN ≥ 1.3 V (6 dB)                                                         |       | 13.2  |       | kΩ               |
| MIN              | Input impedance in shutdown (per input pin)         | EN = 0 V                                                                    |       | 10    |       | K22              |
| V <sub>CM</sub>  | Input common-mode voltage range                     |                                                                             | -0.5  |       | 1.5   | V                |
|                  |                                                     | EN = HI-Z ≥ 1.3 V, f = 10 kHz                                               | 40    |       |       |                  |
|                  | Output Impodonos                                    | EN = HI-Z ≥ 1.3 V, f = 1 MHz 4.5                                            |       |       |       | kΩ               |
|                  | Output Impedance                                    | EN = HI-Z ≥ 1.3 V, f = 10 MHz                                               |       | 0.75  |       |                  |
|                  |                                                     | EN = 0 V (shutdown mode)                                                    |       | 25    |       | Ω                |
|                  | Input-to-output attenuation in shutdown             | EN = 0 V                                                                    |       | 80    |       | dB               |
| AC               | AC                                                  | 200 mV <sub>pp</sub> ripple, f = 217 Hz                                     | -80   | -100  |       | 4D               |
| PSRR             | AC-power supply rejection ratio                     | 200 mV <sub>pp</sub> ripple, f = 10 kHz                                     |       | -90   |       | dB               |
| THD+N            | Total harmonic distortion plus noise <sup>(2)</sup> | P <sub>O</sub> = 20 mW, f = 1 kHz                                           |       | 0.02% |       |                  |
| I UD+N           | Total narmonic distortion plus noise                | $P_O = 25$ mW into 32 $\Omega$ , $V_{DD} = 5.5$ V, $f = 1$ kHz              |       | 0.01% |       |                  |
| SNR              | Signal-to-noise ratio                               | $P_{O} = 20 \text{ mW}; \text{ GAIN} = 0 \text{ V}, (A_{V} = 0 \text{ dB})$ |       | 100   |       | dB               |
| En               | Noise output voltage                                | A-weighted                                                                  |       | 5.5   |       | $\mu V_{RMS}$    |
| f <sub>osc</sub> | Charge pump switching frequency                     |                                                                             | 1200  | 1275  | 1350  | kHz              |
| t <sub>ON</sub>  | Start-up time from shutdown                         |                                                                             |       | 5     |       | ms               |
|                  | Crosstalk                                           | P <sub>O</sub> = 20 mW, f = 1 kHz                                           |       | -80   |       | dB               |
|                  | Thermal objetdence                                  | Threshold                                                                   |       | 150   |       | °C               |
|                  | Thermal shutdown                                    | Hysteresis                                                                  |       | 20    |       | °C               |
|                  |                                                     | *                                                                           |       |       |       |                  |

<sup>(1)</sup> Per output channel

<sup>(2)</sup> A-weighted



## TYPICAL CHARACTERISTICS

 $T_A = 25^{\circ}C$ ,  $V_{DD} = 3.6$  V, Gain = 0 dB, EN = 3.6 V,  $C_{HPVDD} = C_{HPVSS} = 2.2$   $\mu F$ ,  $C_{INPUT} = C_{FLYING} = 1$   $\mu F$ , Outputs in Phase

## TOTAL HARMONIC DISTORTION + NOISE vs OUTPUT POWER



Figure 1.

## TOTAL HARMONIC DISTORTION + NOISE vs OUTPUT POWER



Figure 2.

## TOTAL HARMONIC DISTORTION + NOISE vs FREQUENCY



Figure 3.

## TOTAL HARMONIC DISTORTION + NOISE vs FREQUENCY



Figure 4.



## TOTAL HARMONIC DISTORTION + NOISE vs FREQUENCY



Figure 5.

## TOTAL HARMONIC DISTORTION + NOISE vs FREQUENCY



Figure 6.

## TOTAL HARMONIC DISTORTION + NOISE vs FREQUENCY



Figure 7.

TOTAL HARMONIC DISTORTION + NOISE vs FREQUENCY



Figure 8.

## OUTPUT POWER vs SUPPLY VOLTAGE



## OUTPUT POWER vs SUPPLY VOLTAGE



Figure 10.





Figure 11.



Figure 12.





Figure 13.

## SUPPLY VOLTAGE REJECTION RATIO vs FREQUENCY



Figure 14.

## SUPPLY VOLTAGE REJECTION RATIO vs FREQUENCY



Figure 15.

## QUIESCENT SUPPLY CURRENT vs SUPPLY VOLTAGE



Figure 16.



#### SUPPLY CURRENT vs TOTAL OUTPUT POWER



Figure 17.

## SUPPLY CURRENT vs TOTAL OUTPUT POWER



Figure 18.

## CROSSTALK vs FREQUENCY



Figure 19.

## OUTPUT SPECTRUM vs FREQUENCY



Figure 20.

## HI-Z OUTPUT IMPEDANCE vs FREQUENCY



Figure 21.

## STARTUP WAVEFORMS vs TIME



Figure 22.



# SHUTDOWN WAVEFORMS vs TIME 5 4 Load = 16 Ω, V<sub>DD</sub> = 3.6 V, V<sub>I</sub> = 0.5 V<sub>RMS</sub> at 20 kHz 7 96 1 2 3 0 50 100 150 200 t - Time - μs

Figure 23.



## **APPLICATION INFORMATION**

# **APPLICATION CIRCUIT**



Figure 24. Typical Application Configuration with Differential Input Signals



Figure 25. Typical Application Configuration with Single-Ended Input Signals



## **GAIN CONTROL**

The TPA6136A2 has two gain settings which are controlled with the GAIN pin. The following table gives an overview of the gain function.

| GAIN VOLTAGE | AMPLIFIER GAIN |
|--------------|----------------|
| ≤ 0.6 V      | 0 dB           |
| ≥ 1.3 V      | 6 dB           |

Table 1. Windows Vista™ Premium Mobile Mode Specifications

| Device Type                                                                            | Requirement                          | Windows Premium Mobile Vista<br>Specifications | TPA6136A2 Typical Performance |
|----------------------------------------------------------------------------------------|--------------------------------------|------------------------------------------------|-------------------------------|
|                                                                                        | THD+N                                | ≤ -65 dB FS [20 Hz, 20 kHz]                    | -75 dB FS [20 Hz, 20 kHz]     |
| Analog Speaker Line Jack $[R_L = 10 \text{ k}\Omega, \text{ FS} = 0.707 \text{ Vrms}]$ | Dynamic Range with Signal<br>Present | ≤ –80 dB FS A-Weight                           | –100 dB FS A-Weight           |
| Villoj                                                                                 | Line Output Crosstalk                | ≤ -60 dB [20 Hz, 20 kHz]                       | –90 dB [20 Hz, 20 kHz]        |
|                                                                                        | THD+N                                | ≤ –45 dB FS [20 Hz, 20 kHz]                    | -65 dB FS [20 Hz, 20 kHz]     |
| Analog Headphone Out Jack [ $R_L = 32\Omega$ , FS = 0.300 Vrms]                        | Dynamic Range with Signal<br>Present | ≤ –80 dB FS A-Weight                           | –94 dB FS A-Weight            |
|                                                                                        | Headphone Output Crosstalk           | ≤ -60 dB [20 Hz, 20 kHz]                       | –90 dB [20 Hz, 20 kHz]        |

## HIGH OUTPUT IMPEDANCE

The TPA6136A2 has a HI-Z control pin that increases output impedance while muting the amplifier. Apply a voltage greater than 1.3 V to the HI-Z and EN pin to activate the HI-Z mode. This feature allows the headphone output jack to be shared for other functions besides audio. For example, sharing of a headphone jack between audio and video as shown in Figure 26. The TPA6136A2 output impedance is high enough to prevent attenuating the video signal.

| Enable Voltage | HI-Z Voltage | Output Impedance | Maximum<br>External Voltage<br>Applied to the<br>Output Pins | Comments      |  |
|----------------|--------------|------------------|--------------------------------------------------------------|---------------|--|
| ≤ 0.6 V        | ≤ 0.6 V      | 20 Ω – 30 Ω      | -0.3 V to 3.3 V <sup>(1)</sup>                               | Shutdown Mode |  |
| ≤ 0.6 V        | ≥ 1.3 V      | 20 Ω –30 Ω       | -0.3 V to 3.3 V V                                            | Shuldown Mode |  |
| ≥ 1.3 V        | ≤ 0.6 V      | ≤1Ω              | _                                                            | Active Mode   |  |
|                |              | 40 kΩ @ 10 kHz   |                                                              |               |  |
| ≥ 1.3 V        | ≥ 1.3 V      | 4.5 kΩ @ 1 MHz   | –1.8 V to 1.8 V                                              | HI-Z Mode     |  |
|                |              | 750 Ω @ 10 MHz   |                                                              |               |  |

(1) If  $V_{DD}$  is < 3.3 V, then maximum allowed external voltage applied is  $V_{DD}$  in this mode



Figure 26. Sharing One Connector Between Audio and Video Signals Example

## **GROUND SENSE FUNCTION**

The ground sense pin, SGND, reduces ground-loop noise when the audio output jack is connected to a different ground reference than codec and amplifier ground. Always connect the SGND pin to the headphone jack. This reduces output offset voltage and eliminates turn-on pop. Figure 27 shows how to connect SGND when an FM radio antenna function is implemented on the headphone wire. The nH coil and capacitor separate the RF signal from the audio GND signal. In this case, SGND is used to eliminate the offset voltage that is generated from the audio signal current and the RF coil low-frequency impedance.

The voltage difference between SGND and AGND cannot be greater than ±300 mV. The amplifier performance degrades if the voltage difference between SGND and AGND is greater than ±300 mV.



Figure 27. Typical Application Circuit Using Ground Sense Function

## **HEADPHONE AMPLIFIERS**

Single-supply headphone amplifiers typically require dc-blocking capacitors to remove dc bias from their output voltage. The top drawing in Figure 28 illustrates this connection. If dc bias is not removed, large dc current will flow through the headphones which wastes power, clips the output signal, and potentially damages the headphones.

These dc-blocking capacitors are often large in value and size. Headphone speakers have a typical resistance between 16  $\Omega$  and 32  $\Omega$ . This combination creates a high-pass filter with a cutoff frequency as shown in Equation 1, where R<sub>L</sub> is the load impedance, C<sub>O</sub> is the dc-block capacitor, and f<sub>C</sub> is the cutoff frequency.

$$f_{c} = \frac{1}{2\pi R_{L} C_{O}} \tag{1}$$

For a given high-pass cutoff frequency and load impedance, the required dc-blocking capacitor is found as:

$$C_{O} = \frac{1}{2\pi f_{C} R_{L}} \tag{2}$$

Reducing  $f_C$  improves low frequency fidelity and requires a larger dc-blocking capacitor. To achieve a 20 Hz cutoff with 16  $\Omega$  headphones,  $C_O$  must be at least 500  $\mu$ F. Large capacitor values require large packages, consuming PCB area, increasing height, and increasing cost of assembly. During start-up or shutdown the dc-blocking capacitor has to be charged or discharged. This causes an audible pop on start-up and power-down. Large dc-blocking capacitors also reduce audio output signal fidelity.

Two different headphone amplifier architectures are available to eliminate the need for dc-blocking capacitors. The Capless amplifier architecture provides a reference voltage to the headphone connector shield pin as shown in the middle drawing of Figure 28. The audio output signals are centered around this reference voltage, which is typically half of the supply voltage to allow symmetrical output voltage swing.



When using a Capless amplifier do not connect the headphone jack shield to any ground reference or large currents will result. This makes Capless amplifiers ineffective for plugging non-headphone accessories into the headphone connector. Capless amplifiers are useful only with floating GND headphones.



Figure 28. Amplifier Applications

The DirectPath™ amplifier architecture operates from a single supply voltage and uses an internal charge pump to generate a negative supply rail for the headphone amplifier. The output voltages are centered around 0 V and are capable of positive and negative voltage swings as shown in the bottom drawing of Figure 28. DirectPath amplifiers require no output dc-blocking capacitors. The headphone connector shield pin connects to ground and will interface with headphones and non-headphone accessories. The TPA6136A2 is a DirectPath amplifier.

# **ELIMINATING TURN-ON POP AND POWER SUPPLY SEQUENCING**

The TPA6136A2 has excellent noise and turn-on / turn-off pop performance. It uses an integrated click-and-pop suppression circuit to allow fast start-up and shutdown without generating any voltage transients at the output pins. Typical start-up time from shutdown is 5 ms.

DirectPath technology keeps the output dc voltage at 0 V even when the amplifier is powered up. The DirectPath technology together with the active pop-and-click suppression circuit eliminates audible transients during start up and shutdown.

Use input coupling capacitors to ensure inaudible turn-on pop. Activate the TPA6136A2 after all audio sources have been activated and their output voltages have settled. On power-down, deactivate the TPA6136A2 before deactivating the audio input source. The EN pin controls device shutdown: Set to 0.6 V or lower to deactivate the TPA6136A2; set to 1.3 V or higher to activate.

## RF AND POWER SUPPLY NOISE IMMUNITY

The TPA6136A2 employs a new differential amplifier architecture to achieve high power supply noise rejection. Power supply noise is common in modern electronics. Although power supply noise frequencies are much higher than the 20 kHz audio band, signal modulation often falls in-band. This, in turn, modulates the supply voltage, allowing a coupling path into the audio amplifier. A common example is the 217 Hz GSM frame-rate buzz often heard from an active speaker when a cell phone is placed nearby during a phone call.

The TPA6136A2 has excellent rejection of power supply noise, preventing audio signal degradation.

## CONSTANT MAXIMUM OUTPUT POWER AND ACOUSTIC SHOCK PREVENTION

Typically the output power increases with increasing supply voltage on an unregulated headphone amplifier. The TPA6136A2 maintains a constant output power independent of the supply voltage. Thus the design for prevention of acoustic shock (hearing damage due to exposure to a loud sound) is simplified since the output power will remain constant, independent of the supply voltage. This feature allows maximizing the audio signal at the lowest supply voltage.

# INPUT COUPLING CAPACITORS

Input coupling capacitors block any dc bias from the audio source and ensure maximum dynamic range. Input coupling capacitors also minimize TPA6136A2 turn-on pop to an inaudible level.

The input capacitors are in series with TPA6136A2 internal input resistors, creating a high-pass filter. Equation 3 calculates the high-pass filter corner frequency. The input impedance, RIN, is dependent on device gain. Larger input capacitors decrease the corner frequency. See the Operating Characteristics table for input impedance values.

$$f_{\rm C} = \frac{1}{2\pi \, \mathsf{R}_{\mathsf{IN}} \mathsf{C}_{\mathsf{IN}}} \tag{3}$$

For a given high-pass cutoff frequency, the minimum input coupling capacitor is found as:

$$C_{IN} = \frac{1}{2\pi f_C R_{IN}} \tag{4}$$

Example: Design for a 20 Hz corner frequency with a TPA6136A2 gain of +6 dB. The Operating Characteristics table gives RIN as 13.2 k $\Omega$ . Equation 4 shows the input coupling capacitors must be at least 0.6  $\mu$ F to achieve a 20 Hz high-pass corner frequency. Choose a 0.68  $\mu$ F standard value capacitor for each TPA6136A2 input (X5R material or better is required for best performance).

Input capacitors can be removed provided the TPA6136A2 inputs are driven differentially with less than  $\pm 1~V_{RMS}$  and the common-mode voltage is within the input common-mode range of the amplifier. Without input capacitors turn-on pop performance may be degraded and should be evaluated in the system.

# CHARGE PUMP FLYING CAPACITOR AND HPVSS CAPACITOR

The TPA6136A2 uses a built-in charge pump to generate a negative voltage supply for the headphone amplifiers. The charge pump flying capacitor connects between CPP and CPN. It transfers charge to generate the negative supply voltage. The HPVSS capacitor must be at least equal in value to the flying capacitor to allow maximum charge transfer. Use low equivalent-series-resistance (ESR) ceramic capacitors (X5R material or better is required for best performance) to maximize charge pump efficiency. Typical values are 1  $\mu$ F to 2.2  $\mu$ F for the HPVSS and flying capacitors. Although values down to 0.47  $\mu$ F can be used, total harmonic distortion (THD) will increase.

## OPERATION WITH DACS AND CODECS AND INPUT RF NOISE REJECTION

When using amplifiers with CODECs and DACs, sometimes there is an increase in the output noise floor from the audio amplifier. This occurs when the output out–of–band noise of the CODEC/DAC folds back into the audio frequency due to the limited gain bandwidth product of the audio amplifier. Single–ended RF noise can also fold back into the audio band thus degrading the audio signal even further.



The TPA6136A2 has a built-in low-pass filter to reduce CODEC/DAC out-of-band noise and RF noise, that could fold back into the audio frequency.

## POWER SUPPLY AND HPVDD DECOUPLING CAPACITORS AND CONNECTIONS

The TPA6136A2 DirectPath headphone amplifier requires adequate power supply decoupling to ensure that output noise and total harmonic distortion (THD) remain low. Use good low equivalent-series-resistance (ESR) ceramic capacitors (X5R material or better is required for best performance). Place a 2.2 µF capacitor within 5 mm of the VDD pin. Reducing the distance between the decoupling capacitor and VDD minimizes parasitic inductance and resistance, improving TPA6136A2 supply rejection performance. Use 0402 or smaller size capacitors if possible. Ensure that the ground connection of each of the capacitors has a minimum length return path to the device. Failure to properly decouple the TPA6136A2 may degrade audio or EMC performance.

For additional supply rejection, connect an additional 10  $\mu$ F or higher value capacitor between VDD and ground. This will help filter lower frequency power supply noise. The high power supply rejection ratio (PSRR) of the TPA6136A2 makes the 10  $\mu$ F capacitor unnecessary in most applications.

Connect a 2.2 µF capacitor between HPVDD and ground. This ensures the amplifier internal bias supply remains stable and maximizes headphone amplifier performance.

## **WARNING**

DO NOT connect HPVDD directly to VDD or an external supply voltage. The voltage at HPVDD is generated internally. Connecting HPVDD to an external voltage can damage the device.

## LAYOUT RECOMMENDATIONS

## **GND CONNECTIONS**

The SGND pin is an input reference and must be connected to the headphone ground connector pin. This ensures no turn-on pop and minimizes output offset voltage. Do not connect more than ±0.3 V to SGND.

GND is a power ground. Connect supply decoupling capacitors for VDD, HPVDD, and HPVSS to GND.

## **BOARD LAYOUT**

In making the pad size for the WCSP balls, it is recommended that the layout use non-solder-mask defined (NSMD) land. With this method, the solder mask opening is made larger than the desired land area, and the opening size is defined by the copper pad width. Figure 29 and Table 2 shows the appropriate diameters for a WCSP layout.

For improved RF immunity it is recommended that all signal traces are routed in the middle layers of the multi-layer PCB. The top and bottom layers are used for the supply voltage plane and the GND plane.





Figure 29. Land Pattern Dimensions

Table 2. Land Pattern Dimensions (1) (2) (3) (4)

| SOLDER PAD<br>DEFINITIONS      | COPPER PAD            | SOLDER MASK <sup>(5)</sup> COPPER OPENING THICKNESS |                  | STENCIL <sup>(6)</sup> (7) OPENING       | STENCIL<br>THICKNESS |
|--------------------------------|-----------------------|-----------------------------------------------------|------------------|------------------------------------------|----------------------|
| Non-solder-mask defined (NSMD) | 230 μm (+0.0, –25 μm) | 310 μm (+0.0, –25 μm)                               | 1 oz max (32 μm) | 275 µm × 275 µm Sq.<br>(rounded corners) | 100 µm thick         |

- (1) Circuit traces from NSMD defined PWB lands should be 75 μm to 100 μm wide in the exposed area inside the solder mask opening. Wider trace widths reduce device stand off and impact reliability.
- (2) Best reliability results are achieved when the PWB laminate glass transition temperature is above the operating the range of the intended application
- (3) Recommend solder paste is Type 3 or Type 4.
- (4) For a PWB using a Ni/Au surface finish, the gold thickness should be less 0,5 mm to avoid a reduction in thermal fatigue performance.
- (5) Solder mask thickness should be less than 20 µm on top of the copper circuit pattern
- (6) Best solder stencil performance is achieved using laser cut stencils with electro polishing. Use of chemically etched stencils results in inferior solder paste volume control.
- (7) Trace routing away from WCSP device should be balanced in X and Y directions to avoid unintentional component movement due to solder wetting forces.

## TRACE WIDTH

Recommended trace width at the solder balls is 75  $\mu$ m to 100  $\mu$ m to prevent solder wicking onto wider PCB traces. For high current pins (VDD, HPVDD, HPVSS, CPP, CPN, OUTL, and OUTR) of the TPA6136A2, use 100  $\mu$ m trace widths at the solder balls and at least 500  $\mu$ m PCB traces to ensure proper performance and output power for the device. For the remaining signals of the TPA6136A2, use 75  $\mu$ m to 100  $\mu$ m trace widths at the solder balls. The audio input pins (INL-, INL+, INR- and INR+) must run side-by-side to maximize common-mode noise cancellation.

# PACKAGE OPTION ADDENDUM



1-Oct-2011

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| TPA6136A2YFFR    | ACTIVE     | DSBGA        | YFF                | 16   | 3000        | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-1-260C-UNLIM           |                             |
| TPA6136A2YFFT    | ACTIVE     | DSBGA        | YFF                | 16   | 250         | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-1-260C-UNLIM           |                             |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 30-Sep-2011

# TAPE AND REEL INFORMATION

## **REEL DIMENSIONS**



## **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# TAPE AND REEL INFORMATION

\*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPA6136A2YFFR | DSBGA           | YFF                | 16 | 3000 | 180.0                    | 8.4                      | 1.65       | 1.65       | 0.81       | 4.0        | 8.0       | Q1               |
| TPA6136A2YFFT | DSBGA           | YFF                | 16 | 250  | 180.0                    | 8.4                      | 1.65       | 1.65       | 0.81       | 4.0        | 8.0       | Q1               |



# PACKAGE MATERIALS INFORMATION

www.ti.com 30-Sep-2011



## \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPA6136A2YFFR | DSBGA        | YFF             | 16   | 3000 | 210.0       | 185.0      | 35.0        |
| TPA6136A2YFFT | DSBGA        | YFF             | 16   | 250  | 210.0       | 185.0      | 35.0        |

# YFF (S-XBGA-N16)

# DIE-SIZE BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. NanoFree™ package configuration.

The package size (Dimension D and E) of a particular device is specified in the device Product Data Sheet version of this drawing, in case it cannot be found in the product data sheet please contact a local TI representative.

- E. Reference Product Data Sheet for array population. 4 x 4 matrix pattern is shown for illustration only.
- F. This package contains Pb-free balls.

NanoFree is a trademark of Texas Instruments



#### 重要声明

德州仪器(TI) 及其下属子公司有权在不事先通知的情况下,随时对所提供的产品和服务进行更正、修改、增强、改进或其它更改,并有权随时中止提供任何产品和服务。客户在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。所有产品的销售都遵循在订单确认时所提供的TI 销售条款与条件。

TI 保证其所销售的硬件产品的性能符合 TI 标准保修的适用规范。仅在 TI 保证的范围内,且 TI 认为有必要时才会使用测试或其它质量控制技术。除非政府做出了硬性规定,否则没有必要对每种产品的所有参数进行测试。

TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用TI 组件的产品和应用自行负责。为尽量减小与客户产品和应用相关的风险,客户应提供充分的设计与操作安全措施。

TI 不对任何TI 专利权、版权、屏蔽作品权或其它与使用了TI 产品或服务的组合设备、机器、流程相关的TI 知识产权中授予的直接或隐含权限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从TI 获得使用这些产品或服务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是TI 的专利权或其它知识产权方面的许可。

对于TI 的产品手册或数据表,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况下才允许进行复制。在复制信息的过程中对内容的篡改属于非法的、欺诈性商业行为。TI 对此类篡改过的文件不承担任何责任。

在转售TI 产品或服务时,如果存在对产品或服务参数的虚假陈述,则会失去相关TI 产品或服务的明示或暗示授权,且这是非法的、欺诈性商业行为。TI 对此类虚假陈述不承担任何责任。

TI产品未获得用于关键的安全应用中的授权,例如生命支持应用(在该类应用中一旦TI产品故障将预计造成重大的人员伤亡),除非各方官员已经达成了专门管控此类使用的协议。购买者的购买行为即表示,他们具备有关其应用安全以及规章衍生所需的所有专业技术和知识,并且认可和同意,尽管任何应用相关信息或支持仍可能由TI提供,但他们将独力负责满足在关键安全应用中使用其产品及TI产品所需的所有法律、法规和安全相关要求。此外,购买者必须全额赔偿因在此类关键安全应用中使用TI产品而对TI及其代表造成的损失。

TI 产品并非设计或专门用于军事/航空应用,以及环境方面的产品,除非TI 特别注明该产品属于"军用"或"增强型塑料"产品。只 有TI 指定的军用产品才满足军用规格。购买者认可并同意,对TI 未指定军用的产品进行军事方面的应用,风险由购买者单独承担,并且独力负责在此类相关使用中满足所有法律和法规要求。

TI 产品并非设计或专门用于汽车应用以及环境方面的产品,除非TI 特别注明该产品符合ISO/TS 16949 要求。购买者认可并同意,如果他们在汽车应用中使用任何未被指定的产品,TI 对未能满足应用所需要求不承担任何责任。

可访问以下URL 地址以获取有关其它TI 产品和应用解决方案的信息:

|                      | 产品                                    |                       | 应用                       |
|----------------------|---------------------------------------|-----------------------|--------------------------|
| 数字音频                 | www.ti.com.cn/audio                   | 通信与电信                 | www.ti.com.cn/telecom    |
| 放大器和线性器件             | http://www.ti.com.cn/amplifiers       | 计算机及周边                | www.ti.com.cn/computer   |
| 数据转换器                | http://www.ti.com.cn/dataconverters   | 消费电子                  | www.ti.com/consumer-apps |
| DLP®产品               | www.dlp.com                           | 能源                    | www.ti.com/energy        |
| DSP - 数字信号处理器        | http://www.ti.com.cn/dsp              | 工业应用                  | www.ti.com.cn/industrial |
| 时钟和计时器               | http://www.ti.com.cn/clockandtimers   | 医疗电子                  | www.ti.com.cn/medical    |
| 接口                   | http://www.ti.com.cn/interface        | 安防应用                  | www.ti.com.cn/security   |
| 逻辑                   | http://www.ti.com.cn/logic            | 汽车电子                  | www.ti.com.cn/automotive |
| 电源管理                 | http:///www.ti.com.cn/power           | 视频和影像                 | www.ti.com.cn/video      |
| 微控制器 (MCU)           | http://www.ti.com.cn/microcontrollers | 无线通信                  | www.ti.com.cn/wireless   |
| RFID 系统              | http://www.ti.com.cn/rfidsys          |                       |                          |
| RF/IF 和 ZigBee® 解决方案 | www.ti.com.cn/radiofre                |                       |                          |
|                      | TI E2E 工程师社区                          | http://e2e.ti.com/cn/ |                          |

邮寄地址: 上海市浦东新区世纪大道 1568 号,中建大厦 32 楼 邮政编码: 200122 Copyright © 2011 德州仪器 半导体技术(上海)有限公司