TPS1H100-Q1 ZHCSDD8A - OCTOBER 2014-REVISED JANUARY 2014 # TPS1H100-Q1 40V、100mΩ 单通道智能高侧电源开关 # 特性 - 符合汽车应用要求 - 具有符合 AEC-Q100 的下列结果: - 器件温度 1 级: -40°C 至 125°C 的环境运行温 度范围 - 器件人体模型 (HBM) 静电放电 (ESD) 分类等级 **Н3А** - 器件充电器件模型 (CDM) ESD 分类等级 C4B - 具有全套诊断的单通道智能高侧电源开关 - 版本 A: 开漏状态输出 - 版本 B: 电流感测模拟输出 - 宽工作电压: 3.5V 至 40V - 超低待机电流: < 0.5µA - 工作结温范围: -40°C 至 150°C - 输入控制, 3.3V 和 5V 逻辑兼容 - 高精度电流感测: 1A 时为 ±30mA, 5mA 时为 ±4mA - 使用外部电阻提供可编程电流限制: 0.5A 时为 ±20% - 用于复用 MCU 模拟或数字接口的诊断使能功能 - 依据 AECQ100-12 A 级标准进行测试, 1 百万次短接地测试 - 通过 ISO7637-2 和 ISO16750-2 电快速瞬变抗扰度 认证 - 保护 - 过载保护和短路保护 - 感性负载负电压钳位 - 欠压闭锁 (UVLO) 保护 - 具有自恢复功能的热关断/热调节 - 失地保护和失电保护 - 采用外部电路提供反向电池保护 - 诊断 - 开/关状态输出开路/短路至电池检测 - 过载和接地短路检测以及电流限制 - 热关断/热调节检测 - 14 引脚耐热增强型 PWP 封装 #### 2 应用 - 用于子模块的高侧电源开关 - 低功率灯具电源开关 - 高侧继电器/螺线管 - PLC 数字输出电源开关 - 一般阻性、感性和容性负载 # 3 说明 TPS1H100-Q1 是一款具有全方位保护的高侧电源开 关,它集成有 NMOS 功率 FET 和电荷泵,专用于对 各类阻性、感性和容性负载进行智能控制。 其凭借着 精确的电流感测和可编程限流功能在市场上脱颖而出。 ### 器件信息<sup>(1)</sup> | 器件型号 | 封装 | 封装尺寸 (标称值) | |-------------|-------------|-----------------| | TPS1H100-Q1 | HTSSOP (14) | 4.40mm × 5.00mm | (1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。 # 4 典型应用电路原理图 | | 目录 | 1.<br>C | | | |---|---------------------------------------------------------|---------|--------------------------------|----| | 1 | 特性1 | | 8.1 Overview | 15 | | 2 | 应用 1 | | 8.2 Functional Block Diagram | 16 | | 3 | 说明 1 | | 8.3 Feature Description | 16 | | 4 | 典型应用电路原理图1 | | 8.4 Device Functional Modes | 31 | | 5 | 修订历史记录 | 9 | Application and Implementation | 32 | | 6 | Pin Configuration and Functions | | 9.1 Application Information | 32 | | 7 | | | 9.2 Typical Application | 32 | | ′ | Specifications | 10 | Power Supply Recommendations | 37 | | | 7.1 Absolute Maximum Ratings | 11 | Layout | 37 | | | 7.2 ESD Ratings | | 11.1 Layout Guidelines | | | | 7.4 Thermal Information | | 11.2 Layout Example | | | | 7.4 Thermal mormation 5 | | 11.3 Thermal Considerations | | | | | 12 | 器件和文档支持 | | | | 7.6 Timing Requirements – Current Sense Characteristics | | 12.1 商标 | | | | 7.7 Switching Characteristics9 | | 12.2 静电放电警告 | 39 | | | 7.8 Typical Characteristics | | 12.3 术语表 | | | 8 | Detailed Description | 13 | 机械封装和可订购信息 | 39 | # 5 修订历史记录 | Cha | Changes from Original (October 2014) to Revision A | | | | |-----|----------------------------------------------------|--|--|--| | • | 已将器件状态从产品预览更新为量产数据 | | | | # 6 Pin Configuration and Functions #### **Pin Functions** | | 1 III I dilottollo | | | | | | | |---------|--------------------|-----|---------------------------------------------|-------------------------------------------------------------|--|--|--| | PIN | | 1/0 | DESCRIPTION | | | | | | NAME | NO. | 1/0 | | DECOMI TION | | | | | | 1 | | | | | | | | NC | 4 | _ | No connect pin | Floating | | | | | | 11 | | | | | | | | GND | 2 | _ | Ground pin | | | | | | IN | 3 | I | Input control for channel activation | | | | | | | 5 | | | | | | | | OUT | 6 | 0 | Output, connected to load (NMOS source) | | | | | | | 7 | 7 | | | | | | | | 8 | | | | | | | | VS | 9 | I | Power supply; battery voltage | | | | | | | 10 | | | | | | | | DIAG_EN | 12 | I | Enable/disable pin for diagnostic functions | Connect to device GND if not used | | | | | CL | 13 | 0 | Programmable current limit pin | Connect to device GND if external current limit is not used | | | | | CS | 14 <sup>(1)</sup> | 0 | Current sense output | Floating if not used | | | | | ST | 14 <sup>(2)</sup> | 0 | Open-drain diagnostic status output | Floating if not used | | | | | Tab | _ | - | Thermal pad | Connect to device GND or floating | | | | <sup>(1)</sup> Version B <sup>(2)</sup> Version A Figure 1. Pin Current and Voltage Conventions # 7 Specifications # 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) $^{(1)(2)(3)}$ | | MIN | MAX | UNIT | |---------------------------------------------------------------|------------|-----------|------| | Supply voltage <sup>(4)</sup> , t < 400 ms | | 48 | V | | Reverse polarity voltage <sup>(5)</sup> | -18 | | V | | Continuous drain current | Internally | y limited | А | | Reverse current on GND | -50 | 20 | mA | | Reverse current on GND, t < 120 s | -250 | 20 | mA | | Voltage on IN/DIAG_EN pin | -0.3 | 7 | V | | Current on IN /DIAG_EN pin | -30 | 2 | mA | | Voltage on ST pin | -0.3 | 7 | V | | Current on ST pin | -30 | 10 | mA | | IN pin PWM frequency | | 2 | KHz | | Voltage on CL pin | -0.3 | 7 | V | | Current on CL pin | -2 | 30 | mA | | Voltage on CS pin | -2.7 | 6.5 | V | | Current on CS pin | -2 | 30 | mA | | Inductive load switch-off energy dissipation single pulse (6) | | 70 | mJ | | Operating ambient temperature | -40 | 125 | °C | | Operating junction temperature | -40 | 150 | °C | | Storage temperature, T <sub>stg</sub> | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage values are with respect to GND. Absolute negative voltage on these terminals is not to go below -0.3 V. Absolute maximum voltage, withstand 48-V load dump voltage for 400 ms. Reverse polarity condition: t < 60 s, reverse current < Irev1, GND pin 1-k $\Omega$ resistor in parallel with diode. Test condition: $V_S = 13.5$ V, L = 8 mH, R = 0 $\Omega$ , $T_J = 150$ °C. FR4 2s2p board, 2- x 70- $\mu$ m Cu, 2- x 35- $\mu$ m Cu. 600-mm<sup>2</sup> thermal pad copper area. # 7.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------|------------|-------|------| | | Human body model (HBM) AEC-Q100 Classification Level H3A <sup>(1)</sup> | VS, OUT, GND | ±5000 | | | | V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM) AEC-Q100 Classification Level H2 <sup>(1)</sup> | Other pins | ±4000 | V | | (202) | diconargo | Charged device model (CDM), per AEC Q100-011 <sup>(2)</sup> | | ±750 | | - The human-body model is a 107-pF capacitor discharged through a 1.5-k $\Omega$ resistor into each terminal. The charged-device model is tested according to AEC\_Q100-011C. # 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |--------------------|--------------------------------------|-----|-----|------| | Vs | Operating voltage | 5 | 40 | V | | | Voltage on IN/DIAG_EN pin | 0 | 5 | V | | | Voltage on ST pin | 0 | 5 | V | | I <sub>o,nom</sub> | Nominal DC load current | 0 | 4 | А | | $T_{J}$ | Operating junction temperature range | -40 | 150 | °C | #### 7.4 Thermal Information | | | TPS1H100-Q1 | | |----------------------|----------------------------------------------|-------------|------| | | THERMAL METRIC <sup>(1)</sup> | PWP | UNIT | | | | 14 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance (2) | 41 | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 29.7 | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 25.1 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.9 | C/VV | | ΨЈВ | Junction-to-board characterization parameter | 24.8 | | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 2.7 | | - For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. - The thermal data is based on JEDEC standard high-K profile JESD 51-7. The copper pad is soldered to the thermal land pattern. Also, correct attachment procedure must be incorporated. - (1) 4-layer board: FR4 2s2p board, 2.8-mil copper (top/bottom), 1.4-mil copper (internal layers). 76.4- x 114.3- x 1.5-mm board size. - (2) 2-layer board: FR4 2s0p board, 2.8-mil copper (top/bottom). 76.4- x 114.3- x 1.5-mm board size. Figure 2. R<sub>0JA</sub> Value vs Copper Area # 7.5 Electrical Characteristics $5 \text{ V} < \text{V}_S < 40 \text{ V}; -40^{\circ}\text{C} < \text{T}_J < 150^{\circ}\text{C}$ unless otherwise specified | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | OPERATI | NG VOLTAGE | | | | | | | V <sub>S,nom</sub> | Nominal operating voltage | | 5 | | 40 | V | | $V_{S,op}$ | Extended operating voltage | R <sub>DS-ON</sub> value increases maximum 20%, compared to 5 V, see R <sub>DS-ON</sub> parameter | 3.5 | | 5 | V | | V <sub>S,UVR</sub> | Undervoltage restart | V <sub>S</sub> rises up, V <sub>S</sub> > V <sub>S,UVR</sub> , device turn on | 3.5 | 3.7 | 4 | V | | V <sub>S,UVF</sub> | Undervoltage shutdown | V <sub>S</sub> falls down, V <sub>S</sub> < V <sub>S,uvf</sub> , device shuts off | 3 | 3.2 | 3.5 | V | | V <sub>UV,hys</sub> | Undervoltage shutdown, hysteresis | | | 0.5 | | V | | OPERATI | NG CURRENT | | | | • | | | | Name and a second | V <sub>IN</sub> = 5 V, V <sub>DIAG_EN</sub> = 0 V, no load | | | 5 | mA | | I <sub>nom</sub> | Nominal operating current | $V_{IN} = 5 \text{ V}, V_{DIAG EN} = 0 \text{ V}, 10-\Omega \text{ load}$ | | | 10 | mA | | | Standby ourrent | $V_S = 13.5 \text{ V}, V_{IN} = V_{DIAG\_EN} = V_{CS} = V_{CL} = V_{OUTPUT} = 0 \text{ V}, T_J = 25^{\circ}C$ | | | 0.5 | μΑ | | l <sub>off</sub> | Standby current | $V_S = 13.5V, V_{IN} = V_{DIAG\_EN} = V_{CS} = V_{CL} = V_{OUTPUT} = 0 V, T_J = 125^{\circ}C$ | | | 5 | μΑ | | I <sub>off,diag</sub> | Standby current with diagnostic enabled | $V_{IN} = 0 \text{ V}, V_{DIAG\_EN} = 5 \text{ V}$ | | | 1.2 | mA | | t <sub>off,deg</sub> | Standby mode deglitch time <sup>(1)</sup> | IN from high to low, if deglitch time > $t_{\text{off,deg}}$ , enters into standby mode. | | 2 | | ms | | | Off state system the charge symmetric | V <sub>S</sub> = 13.5 V, V <sub>IN</sub> = V <sub>OUTPUT</sub> = 0, T <sub>J</sub> = 25°C | | | 0.5 | μA | | I <sub>leak,out</sub> | Off-state output leakage current | $V_S = 13.5 \text{ V}, V_{IN} = V_{OUTPUT} = 0, T_J = 125^{\circ}\text{C}$ | | | 3 | μΑ | | POWER S | STAGE | | | | | | | | | $V_S > 5 \text{ V}, T_J = 25^{\circ}\text{C}$ | | 80 | 100 | mΩ | | R <sub>DS-ON</sub> | On-state resistance | V <sub>S</sub> > 5 V, T <sub>J</sub> = 150°C | | | 166 | mΩ | | | | $V_S = 3.5 \text{ V}, T_J = 25^{\circ}\text{C}$ | | | 120 | mΩ | | I <sub>lim,nom</sub> | Internal current limit | | 7 | | 13 | Α | | | | Internal current limit, thermal cycling condition | | 5 | | Α | | II <sub>im,tsd</sub> | Current limit during thermal shutdown | External current limit, thermal cycling condition; Percentage of current limit set value | | 50% | | | | V <sub>DS</sub> | Clamp drain-to-source voltage internally clamped | | 50 | | 70 | ٧ | | OUTPUT | DIODE CHARACTERISTICS | | | | | | | $V_{F}$ | Drain-to-source diode voltage | $V_{IN} = 0$ , $I_{OUT} = -0.2$ A | | 0.7 | | V | | I <sub>rev1</sub> | Continuous reverse current when reverse polarity (2) | t < 60 s, $V_S$ = 13.5 V, GND pin 1-kΩ resistor in parallel with diode. $T_J$ = 25°C. See $I_{rev1}$ test condition (Figure 6). | | 4 | | Α | | I <sub>rev2</sub> | Continuous reverse current when $V_{OUT} > V_{S} + V_{diode}^{(2)}$ | $t < 60 \text{ s}, V_S = 13.5 \text{ V}. T_J = 25^{\circ}\text{C}. \text{ See } I_{rev2}$ test condition (Figure 7). | | 2 | | Α | | LOGIC IN | PUT (IN AND DIAG_EN) | | | | , | | | V <sub>logic,h</sub> | Input/Diag_En high level voltage | | 2 | | | V | | V <sub>logic,I</sub> | Input/Diag_En low level voltage | | | | 0.8 | V | | V <sub>logic,hys</sub> | Input/Diag_En Hysteresis voltage | | | 250 | | mV | | R <sub>pd,in</sub> | Input pulldown resistor | | | 500 | | kΩ | | R <sub>pd,diag</sub> | Diag pulldown resistor | | | 150 | | kΩ | <sup>(1)</sup> Value is specified by design, not subject to production test.(2) Value are based on the minimum value of the 10 pcs/3 lots samples. # **Electrical Characteristics (continued)** 5 V < $V_S$ < 40 V; -40°C < $T_J$ < 150°C unless otherwise specified | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-------|----------------------------------------------------|------| | DIAGNOS | TICS | | | | | | | I <sub>loss,gnd</sub> | Loss of ground output leakage current | | | | 100 | μΑ | | $V_{ol,off}$ | Open load detection threshold in off state | $V_{\text{IN}} = 0 \text{ V}$ , When $V_{\text{S}} - V_{\text{OUT}} < V_{\text{ol,off}}$ , duration longer than $t_{\text{ol,off}}$ . Open load detected. | 1.4 | 1.8 | 2.6 | V | | I <sub>ol,off</sub> | Off-state output sink current when open load | V <sub>IN</sub> = 0 V, V <sub>S</sub> = V <sub>OUT</sub> = 13.5 V, T <sub>J</sub> = 125°C. | | | -50 | μΑ | | $t_{ol,off}$ | Open load detection threshold deglitch time in off state | $V_{IN} = 0$ V, When $V_S - V_{OUT} < V_{ol,off}$ , duration longer than $t_{ol,off}$ . Open load detected. | | 600 | | μs | | I <sub>ol,on</sub> | Open load detection threshold in on state | $V_{\rm IN}$ = 5 V, when $I_{\rm OUT}$ < $I_{\rm ol,on}$ , duration longer than $t_{\rm ol,on}$ . Open load detected. Version A only | 2 | 6 | 10 | mA | | t <sub>ol,on</sub> | Open load detection threshold deglitch time in on state | $V_{\rm IN}$ = 5 V, when $I_{\rm OUT}$ < $I_{\rm ol,on}$ , duration longer than $t_{\rm ol,on}$ . Open load detected. Version A only | | 700 | | μs | | $V_{\text{ST}}$ | Status low output voltage | I <sub>ST</sub> = 2 mA<br>Version A only | | | 0.4 | V | | T <sub>SD</sub> | Thermal shutdown threshold | | | 175 | | °C | | T <sub>SD,rst</sub> | Thermal shutdown status reset | | | 155 | | °C | | T <sub>sw</sub> | Thermal swing shutdown threshold | | | 60 | | °C | | Thys | Hysteresis for resetting the thermal shutdown and swing | | | 10 | | °C | | CURRENT | SENSE (VERSION B) AND CURRENT LI | MIT | • | | • | | | K | Current sense current ratio | | | 500 | | | | K <sub>CL</sub> | Current limit current ratio | | | 2000 | | | | | | I <sub>load</sub> ≥ 5 mA | -80% | | 80% | | | | | I <sub>load</sub> ≥ 25 mA | -10% | | 10% | | | dK/K | Current sense accuracy | I <sub>load</sub> ≥ 50 mA | -7% | | 0 0.4 5 5 5 7 0 80% 10% 7% 5% 3% 20% 14% 4 4 4 4.9 | | | | | I <sub>load</sub> ≥ 0.1 A | -5% | | | | | | | I <sub>load</sub> ≥ 1 A | -3% | | 3% | | | 11.4 | F | I <sub>limit</sub> ≥ 0.5 A | -20% | | 20% | | | dK <sub>CL</sub> /K <sub>CL</sub> | External current limit accuracy | I <sub>limit</sub> ≥ 1.6 A | -14% | | 14% | | | $V_{CS,lin}$ | Linear current sense voltage range (1) | V <sub>S</sub> ≥ 5 V | 0 | | 4 | V | | I <sub>OUT,lin</sub> | Linear output current range <sup>(1)</sup> | V <sub>S</sub> ≥ 5 V, V <sub>CS.lin</sub> ≤ 4 V | 0 | | 4 | Α | | | | V <sub>S</sub> ≥ 7 V | 4.3 | 4.75 | 4.9 | | | $V_{\text{CS},H}$ | Current sense fault high voltage | V <sub>S</sub> ≥ 5 V | Min(V <sub>S</sub> – 0.8, 4.3) | | 4.9 | V | | I <sub>CS,H</sub> | Current sense fault condition current | V <sub>CS</sub> = 4.3 V, V <sub>S</sub> > 7 V | 10 | | | mA | | $V_{CL,th}$ | Current limit internal threshold voltage (1) | | | 1.233 | | V | | I <sub>CS.leak</sub> | Current sense leakage current in | $V_{IN} = 5 \text{ V}, \text{ R}_{load} = 10 \Omega, \text{ V}_{DIAG\_EN} = 0 \text{ V}, \text{ T}_{J} = 125^{\circ}\text{C}$ | | | 1 | μΑ | | OO,IEAK | disabled mode | V <sub>IN</sub> = 0 V, V <sub>DIAG EN</sub> = 0 V, T <sub>J</sub> = 125°C | | | 1 | μA | # TEXAS INSTRUMENTS # 7.6 Timing Requirements – Current Sense Characteristics<sup>(1)</sup> | | | | MIN | NOM | MAX | UNIT | |----------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | t <sub>CS,off1</sub> | CS settling time from DIAG disabled | $V_{IN}$ = 5 V, $I_{load}$ $\geq$ 5 mA. $V_{DIAG\_EN}$ from 5 to 0 V. CS to 10% of sense value. | | | 10 | μs | | t <sub>CS,on1</sub> | CS settling time<br>from DIAG enabled | $V_{IN} = 5 \text{ V}$ , $I_{load} \ge 5 \text{ mA}$ . $V_{DIAG\_EN}$ from 0 to 5 V. CS to 90% of sense value. | | | 10 | μs | | t <sub>CS,off2</sub> | CS settling time | $V_{DIAG\_EN} = 5 \text{ V}$ , $I_{load} \ge 5 \text{ mA}$ . IN from 5 to 0 V. CS to 10% of sense value. | | | 10 | μs | | | from IN falling edge | V <sub>DIAG_EN</sub> = 5 V, I <sub>load</sub> ≥ 5 mA. IN from 5 to 0 V. Current limit triggered. | | | 180 | μs | | t <sub>CS,on2</sub> | CS settling time from IN rising edge | $V_S$ = 13.5 V, $V_{DIAG\_EN}$ = 5 V, $I_{load}$ ≥ 100 mA. $V_{IN}$ from 0 to 5 V. CS to 90% of sense value. | | | 150 | μs | (1) Value specified by design, not subject to production test. Figure 3. CS Delay Characteristics Figure 4. Open Load Blanking Time Characteristics # 7.7 Switching Characteristics $V_S$ = 13.5 V, $R_{load}$ = 10 $\Omega$ , over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |----------------------|-------------------------------|---------------------------------------------------------|-------|---------|------| | $t_{d,ON}$ | Turn-on delay time | IN rising edge to V <sub>OUT</sub> = 10%, DIAG_EN high | 20 | 50 | μs | | $t_{d,OFF}$ | Turn-off delay time | IN falling edge to V <sub>OUT</sub> = 90%, DIAG_EN high | 20 | 50 | μs | | dV/dt <sub>ON</sub> | Slew rate on | V <sub>OUT</sub> = 10% to 90%, DIAG_EN high | 0.1 | 0.5 | V/µs | | dV/dt <sub>OFF</sub> | Slew rate off | V <sub>OUT</sub> = 90% to 10%, DIAG_EN high | 0.1 | 0.5 | V/µs | | | Slew rate on and off matching | | -0.15 | 0.15 | V/µs | (1) Value specified by design, not subject to production test. Figure 5. Switching Characteristics Diagram Figure 6. I<sub>rev1</sub> Test Condition Figure 7. I<sub>rev2</sub> Test Condition # 7.8 Typical Characteristics All the below data are based on the mean value of the three lots samples, $V_S = 13.5 \text{ V}$ if not specified. # TEXAS INSTRUMENTS # **Typical Characteristics (continued)** All the below data are based on the mean value of the three lots samples, $V_S = 13.5 \text{ V}$ if not specified. # **Typical Characteristics (continued)** All the below data are based on the mean value of the three lots samples, $V_S = 13.5 \text{ V}$ if not specified. # TEXAS INSTRUMENTS # **Typical Characteristics (continued)** All the below data are based on the mean value of the three lots samples, $V_S$ = 13.5 V if not specified. # 8 Detailed Description #### 8.1 Overview The TPS1H100-Q1 is a high-side power switch that is fully protected and single channel, with integrated NMOS power FET and charge pump. Full diagnostics and high-accuracy current sense features enable intelligent control of the load. Programmable current limit function greatly improves the whole system's reliability. The device diagnostic reporting has two versions to support both digital status and analog current sense output, both of which can be set as high impedance when diagnostics are disabled, for multiplexing the MCU analog or digital interface among devices. For version A, the digital status report is implemented with an open-drain structure. When a fault condition happens, it pulls down to GND. 3.3- or 5-V external pullup is required to match the microcontroller's supply level. For version B, high-accuracy current sensing allows better real-time monitoring effect and more accurate diagnostics without further calibration. A current mirror is used to source 1 / K of the load current, which is reflected as voltage on the CS pin. K is a constant value across the temperature and supply voltage. Wide linear region from 0 to 4 V is presented for normal operation current sensing function. The CS pin can also report a fault with pulled up voltage of $V_{CS\,h}$ . The external high-accuracy current limit allows setting the current limit value by application. It highly improves the system's reliability by clamping the inrush current effectively under start-up or short-circuit conditions. Also, it can save system costs by reducing PCB trace, connector size, and the preceding power stage capacity. Internal current limit is also implemented in this device. The smaller value of the external or internal current limit value is applied. An active drain and source voltage clamp is built in to address switching off energy of inductive load, including the relays, solenoids, pumps, motors, and so forth. During the inductive switching off cycle, both the energy of the power supply (E<sub>BAT</sub>) and the load (E<sub>LOAD</sub>) are dissipated on the high-side power switch itself. With the benefits of process technology and excellent IC layout, TPS1H100-Q1 can achieve excellent power dissipation capacity, which can help save the external free-wheeling circuitry in most cases. Refer to *Inductive Load Switching-Off Clamp* for more details. Short circuit reliability is critical for smart high-side power switch devices. The standard of AEC-Q100-012 is to determine the reliability of the devices when operating in a continuous short-circuit condition. Different grade levels are specified according to the pass cycles. This device is qualified with the highest level, Grade A, 1 million times short to GND certification. TPS1H100-Q1 can be used as a high-side power switch a wide variety of resistive, inductive, and capacitive loads, including the low-wattage bulbs, LEDs, relays, solenoids, and heaters. #### 8.2 Functional Block Diagram ## 8.3 Feature Description ## 8.3.1 Accurate Current Sense For version B, the high-accuracy current sense function is internally implemented, which allows a better realtime monitoring effect and more accurate diagnostics without further calibration. A current mirror is used to source 1 / K of the load current, flowing out to the external resistor between the CS pin and GND, and reflected as voltage on CS pin. K is the ratio of the output current and the sense current. It is a constant value across the temperature and supply voltage. Each device was internally calibrated while in production, so post-calibration by users is not required in most cases. Figure 29. Current Sense Accuracy Ensure the CS voltage is in the linear region (0 to 4 V) during normal operation. Calculate the $R_{CS}$ with Equation 1. $$R_{CS} = \frac{V_{CS}}{I_{CS}} = \frac{V_{CS} \times K}{I_{out}}$$ (1) Also, when a fault condition happens, CS works as a diagnostics report pin. When open load/short to battery happens in the on-state, $V_{CS}$ almost equals 0. When current limit, thermal shutdown/swing, open load/short to battery in the off-state happens, the voltage is pulled up to $V_{CS,h}$ . Figure 30 shows a typical current sense voltage according to the operating conditions, including fault conditions. Figure 30. Current Sense Pin Voltage Indication Figure 31. Current Sense and Current Limit Block Diagram #### 8.3.2 Programmable Current Limit A high-accuracy current limit allows higher reliability, which protects the power supply during short circuit or power-up. Also, it can save system costs, by reducing PCB traces, connector size, and the preceding stage power capacity. Current limit offers the protection to the load and integrated power FET from over stressing. It holds at the set value, and pulls up the CS pin to $V_{CS,h}$ as a diagnostic report. The two current limit thresholds are: - External programmable current limit -- An external resistor is used to convert a proportional load current into a voltage, which is compared with an internal reference voltage, V<sub>th,cl</sub>. When the voltage on the CL pin exceeds V<sub>th,cl</sub>, a closed loop steps in immediately. V<sub>GS</sub> voltage regulates accordingly, leading to the V<sub>ds</sub> voltage regulation. When the closed loop is set up, the current is clamped at the set value finally. The external programmable current limit enhances the flexibility to set the current limit value by application. - Internal current limit -- Internal current limit is fixed and typically 10 A. To use internal current limit for large current applications, the CL pin should be tied directly to the device GND. Both internal current limit ( $I_{lim,nom}$ ) and external programmable current limit are always active when $V_S$ is powered and IN is high level. The smaller one (of $I_{lim,nom}$ and external programmable current limit) is applied as the actual current limit. Note that if a GND network is used (which leads to the level shift between the device GND and board GND), the CL pin must be connected with device GND. Calculate the R<sub>CL</sub> with Equation 2. $$I_{CL} = \frac{V_{CL,th}}{R_{CL}} = \frac{I_{out}}{K_{CL}} \rightarrow R_{CL} = \frac{V_{CL,th} \times K_{CL}}{I_{out}}$$ (2) For better protection from the hard short to GND condition (when $V_S$ and input are high and a short to GND happens suddenly), an open loop fast-response behavior is set to turn off the channel, before the current limit closed loop is set-up. The open loop response time is around 1 $\mu s$ . With this fast response, the device can achieve better inrush suppression performance. #### 8.3.3 Inductive Load Switching-Off Clamp When inductive load is switching off, output voltage is pulled down to negative, due to the inductance characteristics. The power FET may break down if the voltage is not clamped during the demagnetization. To protect the power FET in this situation, internally clamp the drain-to-source voltage, namely $V_{DS,clamp}$ , the clamp diode between the drain and gate. $$V_{DS,clamp} = V_{BAT} - V_{OUT}$$ (3) During the duty of demagnetization ( $T_{DECAY}$ ), the power FET is turned on for inductance energy dissipation. Both the energy of the power supply ( $E_{BAT}$ ) and the load ( $E_{LOAD}$ ) are dissipated on the high-side power switch itself, which is called $E_{HSD}$ . If resistance is in series with inductance, some of the load energy will be dissipated on the resistance. $$\mathsf{E}_{\mathsf{HSD}} = \mathsf{E}_{\mathsf{BAT}} + \mathsf{E}_{\mathsf{LOAD}} = \mathsf{E}_{\mathsf{BAT}} + \mathsf{E}_{\mathsf{L}} - \mathsf{E}_{\mathsf{R}} \tag{4}$$ From the high-side power switch's view, E<sub>HSD</sub> equals the integration value during the demagnetization duty. $$\mathsf{E}_{\mathsf{HSD}} = \int_{0}^{\mathsf{T}_{\mathsf{DECAY}}} \mathsf{V}_{\mathsf{DS},\mathsf{clamp}} \times \mathsf{I}_{\mathsf{OUT}}(\mathsf{t}) \mathsf{d}\mathsf{t} \tag{5}$$ $$T_{DECAY} = \frac{L}{R} \times \ln \left( \frac{R \times I_{OUT(MAX)} + |V_{OUT}|}{|V_{OUT}|} \right)$$ (6) $$E_{HSD} = L \times \frac{V_{BAT} + \left| V_{OUT} \right|}{R^2} \times \left[ R \times I_{OUT(MAX)} - \left| V_{OUT} \right| In \left( \frac{R \times I_{OUT(MAX)} + \left| V_{OUT} \right|}{\left| V_{OUT} \right|} \right) \right]$$ (7) When R approximately equals 0, E<sub>HSD</sub> can be given simply as: $$E_{HSD} = \frac{1}{2} \times L \times I_{OUT(MAX)}^2 \frac{V_{BAT} + |V_{OUT}|}{R^2}$$ (8) Figure 32. Driving Inductive Load Figure 33. Inductive Load Switching Off Diagram As discussed previously, when switching off, battery energy and load energy are dissipated on the high-side power switch, which leads to the large thermal variation. For each high-side power switch, the upper limit of the maximum safe power dissipation depends on the device intrinsic capacity, ambient temperature, and board dissipation condition. TI provides the upper limit of the maximum single pulse energy that devices can tolerant under the test condition: $V_S = 13.5 \text{ V}$ , inductance from 0.1 to 400 mH, $R = 0 \Omega$ , FR4 2s2p board, 2- x 70- $\mu$ m copper, 2- x 35- $\mu$ m copper, thermal pad copper area 600 mm<sup>2</sup>. For one dedicated inductance, users can refer to Figure 34. If the maximum switching off current is smaller than the current value shown on the curve, the internal clamp function can be used for the demagnetization energy dissipation. If not, the external free-wheeling circuitry is necessary for device protection. Figure 34. Maximum Current vs Inductance Range # 8.3.4 Full Protections and Diagnostics Table 1 is when DIAG\_EN enabled. When DIAG\_EN is low, current sense or ST is disabled accordingly. The output is in high-impedance mode. Refer to Table 2 for details. **Table 1. Fault Table** | CONDITIONS | IN | OUT | CRITERION | ST<br>(Version A) | CS<br>(Version B) | Diagnostics Recovery | |----------------------------------------------|----|-----|------------------------------------------------------------------------------|-------------------|------------------------------|------------------------------------------| | Normal | L | L | | Н | 0 | | | Normal | Н | Н | | Н | In linear region | | | Short to GND | Н | L | Current limit triggered. | L | V <sub>CS,h</sub> | AUTO | | Open load <sup>(1)</sup><br>Short to battery | Н | Н | Version A: Output current < I <sub>ol,on</sub><br>Version B: Judged by users | L (deglitch) | Almost 0 | AUTO | | Reverse polarity | L | Н | $V_{S} - V_{OUT} < V_{ol,off}$ | L (deglitch) | V <sub>CS,h</sub> (deglitch) | AUTO | | Thermal shutdown | Н | | TSD triggered | L | V <sub>CS,h</sub> | Recovery when temp < T <sub>SD,rst</sub> | | Thermal swing | Н | | T <sub>sw</sub> triggered | L | V <sub>CS,h</sub> | AUTO | <sup>(1)</sup> Need external pullup resistor during off-state Table 2. DIAG\_EN Logic Table | DIAG_EN | IN Condition | Protections and Diagnostics | | | |---------|--------------|--------------------------------------------------------------------|--|--| | HIGH | ON | See Table 1 | | | | HIGH | OFF | See Table 1 | | | | LOW | ON | Diagnostics disabled, protection normal CS or ST is high Impedance | | | | | OFF | Diagnostics disabled, no protections CS or ST is high impedance | | | #### 8.3.4.1 Short to GND/Overload Detection In the on state, the short to GND fault is reported as the low status output or $V_{CS,h}$ on CS, when current limit is triggered. The smaller one of the internal or external set value is applied for the actual current limit. It is in autorecovery when the fault condition is cleared. If not cleared, thermal shutdown triggers to protect the power FET. #### 8.3.4.2 Open Load Detection In the on state, for version A, if the current flowing through the output is less than I<sub>ol,on</sub>, the device recognizes an open load fault. For version B, diagnostics are diagnosed by reading the voltage on the CS pin, it is judged by the user. As a benefit from high accuracy current sense down to very-small current range, this device can achieve very-low open load detection threshold, which respectively expands the normal operation region. TI suggests 10 mA as the upper limit for the open-load detection threshold and 25 mA as the lower limit for the normal operation current. In Figure 35, the recommended open load detection region is shown as the dark-shaded region and the light-shaded region is for normal operation. As a guideline, do not overlap these two regions. Figure 35. On-State Open Load Detection and Normal Operation Diagram In the off state, if a load is connected, the output voltage is pulled to 0 V. When open load, the output voltage is close to the supply voltage, $V_S - V_{OUT} < V_{ol,off}$ . For version A, the ST pin will go low to indicate the fault to MCU. For version B, the CS pin will be pulled up to $V_{CS,h}$ . There is always a leakage current $I_{ol,off}$ present on the output, due to internal logic control path or external humidity, corrosion, and so forth. Thus, TI recommends an external pullup resistor to offset the leakage current. This pullup current should be less than output load current to avoid misdetection in the normal operation mode. To reduce the standby current, TI recommends to always use a switch for the pullup resistor. TI recommends $R_{pu} \le 15 \text{ k}\Omega$ . Figure 36. Open Load Detection Circuit #### 8.3.4.3 Short to Battery Detection Short to battery has the same detection mechanism and behavior as open load both in the on-state and off-state. Refer to the fault truth table, Table 1, for more details. In the on-state, the reverse current flows through the FET instead of the body diode, leading to less power dissipation. Thus, the worst case for off-state is when reverse current occurs. In the off-state, if $V_{OUT} - V_S < V_F$ , short to battery can be detected. ( $V_F$ is the body diode forward voltage and typically 0.7 V.) However, the reverse current will not occur. If $V_{OUT} - V_S > V_F$ , short to battery can be detected, and the reverse current should be smaller than $I_{rev2}$ to ensure the survival of the device. TI recommends switching on the input for lower power dissipation or the reverse block circuitry for the supply. Refer to *Reverse Current Protection* for more external protection circuitry information. #### 8.3.4.4 Reverse Polarity Detection Reverse polarity has the same detection mechanism and behavior as open load both in the on-state and off-state. Refer to the fault truth table, Table 1, for more details. In the on-state, the reverse current flows through the FET instead of the body diode, leading to less power dissipation. Thus, the worst case off-state is when reverse current occurs. In off-state, the reverse current should be smaller than I<sub>rev1</sub> to ensure the survival of the device. Refer to *Reverse Current Protection* for more external protection circuitry information. #### 8.3.4.5 Thermal Protection Behavior Both the absolute temperature thermal shutdown and the dynamic temperature thermal swing diagnostic and protection are built in to the device to increase the max reliability of the power FET. Thermal swing is active when the temperature of the power FET is increasing sharply, that is $\Delta T = T_{DMOS} - T_{Logic} > T_{sw}$ , then the output is shut down, and the ST pin goes low, or the CS pin is pulled up to $V_{CS,h}$ . It auto-recovers and clears the fault signal until $\Delta T = T_{DMOS} - T_{Logic} < T_{sw} - T_{hys}$ . Thermal swing function improves the device's reliability against repetitive fast thermal variation, as shown in Figure 37. Multiple thermal swings are triggered before thermal shutdown happens. Thermal shutdown is active when absolute temperature $T > T_{SD}$ . When active, the output is shut down, and the ST pin goes low, or the CS pin pulled up to $V_{CS,h}$ . The output is auto-recovered when $T < T_{SD} - T_{hys}$ ; the current limit is reduced to $I_{lim,tsd}$ , or half of the programmable current limit value, to avoid repeated thermal shutdown. However, the thermal shutdown fault signal and half current limit value are not cleared until the junction temperature decreases to less than $T_{SD,rst}$ . Figure 37. Thermal Behavior # 8.3.4.6 UVLO Protection The device monitors the supply voltage $V_S$ to prevent unpredicted behaviors in the event that the supply voltage is too low. When the supply voltage falls down to $V_{S,UVF}$ , the output stage is shut down automatically. When the supply rises up to $V_{S,UVR}$ , the device turns on. #### 8.3.4.7 Loss of GND Protection When loss of GND happens, output is turned off regardless of whether the input signal is high or low. Case 1 (loss of device GND): Loss of GND protection is active when the Tab, $I_{C\_GND}$ , and current limit GND are one trace connected to the board GND, as shown in Figure 38. Tab floating is also a choice. Figure 38. Loss of Device GND Case 2 (loss of module GND): When the whole ECU module GND is lost, protections are also active. At this condition, the load GND remains connected. Figure 39. Loss of Module GND # 8.3.4.8 Loss of Power Supply Protection When loss of supply happens, output is turned off regardless of whether the input is high or low. For a resistive or capacitive load, loss of supply protection is easy to achieve due to no more power. The worst case is a charged inductive load. In this case, the current is driven from all of the IOs to maintain the inductance output loop. TI recommends either the MCU serial resistor plus the GND network (diode and resistor in parallel) or external free-wheeling circuitry. Figure 40. Loss of Battery #### 8.3.4.9 Reverse Current Protection **Method 1:** Block diode connected with $V_S$ . Both the IC and load are protected when in reverse polarity. Figure 41. Reverse Protection With Block Diode **Method 2 (GND network protection):** Only the high-side device is protected under this connection. The load reverse loop is limited by the load itself. Note when reverse polarity happens, the continuous reverse current through the power FET should be less than $I_{rev}$ . Of the three types of ground pin networks, TI strongly recommends type 3 (the resistor and diode in parallel). No matter what types of connection are between IC GND and the board GND, if a GND voltage shift happens, ensure the following proper connections for the normal operation: - Leave the NC pin floating or connect to the IC GND. TI recommends to leave floating. - Connect the current limit programmable resistor to IC GND. Figure 42. Reverse Protection With GND Network • **Type 1 (resistor):** The higher resistor value contributes to a better current limit effect when the reverse battery or negative ISO pulses. However, it leads to higher GND shift during normal operation mode. Also, consider the resistor's power dissipation. $$R_{GND} \le \frac{V_{GNDshift}}{I_{nom}}$$ $$R_{GND} \ge \frac{\left(-V_{CC}\right)}{\left(-I_{GND}\right)}$$ (9) where - V<sub>GNDshift</sub> is the maximum value for the GND shift, determined by the HSD and microcontroller. TI suggests a value ≤ 0.6 V. - I<sub>nom</sub> is the nominal operating current. - -V<sub>CC</sub> is the maximum reverse voltage seen on the battery line. If multiple high-side power switches are used, the resistor can be shared among devices. Type 2 (diode): A diode is needed to block the reverse voltage, which also brings a ground shift (≈ 600 mV). However, an inductive load is not acceptable to avoid an abnormal status when switching off. Type 3 (resistor and diode in parallel (recommended)): A peak negative spike may occur when the inductive load is switching off, which may damage the HSD or the diode. So, TI recommends a resistor in parallel with the diode when driving an inductive load. The recommended selection are 1-kΩ resistor in parallel with an I<sub>F</sub> > 100-mA diode. If multiple high-side switches are used, the resistor and diode can be shared among devices. #### 8.3.4.10 MCU IOs Protection In many conditions, such as the negative ISO pulse, or the loss of battery when inductive load, a negative potential on the IC GND pin may damage the MCU's I/O pins. Therefore, the serial resistors between MCU and HSD are required. Also, for the proper protection of loss of GND, TI recommends 4.7 k $\Omega$ when using 3.3-V MCU I/Os; 10 k $\Omega$ is for 5-V applications. Figure 43. MCU IO Protections #### 8.3.5 Diagnostic Enable Function The diagnostic enable pin, DIAG\_EN, offers multiplexing of the microcontroller diagnostic input for current sense or digital status, by sharing the same sense resistor and ADC line or I/O port among multiple devices. In addition, during the output off period, diagnostic disable function lowers the current consumption for the standby condition. The three working modes in the device are normal mode, standby mode, and standby mode with diagnostic. If an off-state power saving is required in the system, the standby current is <500 nA with DIAG\_EN low. If the off-state diagnostic is required in the system, the typical standby current is around 1 mA with DIAG\_EN high. #### 8.4 Device Functional Modes #### 8.4.1 Working Mode The three working modes in the device are normal mode, standby mode, and standby mode with diagnostic. If an off-state power saving is required in the system, the standby current is less than 500 nA with DIAG\_EN low. If an off-state diagnostic is required in the system, the typical standby current is around 1 mA with DIAG\_EN high. Note that to enter standby mode requires IN low and $t > t_{off,deg}$ . $t_{off,deg}$ is the standby mode deglitch time, which is used to avoid false triggering. Figure 44 shows a work mode state machine block diagram. Figure 44. Work Mode State Machine # 9 Application and Implementation #### **NOTE** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. # 9.1 Application Information The following discussion notes how to implement the device such as distinguish the different fault modes and transient pulse immunity test. In some applications, open load, short to battery, and short to GND are required to distinguish from each other. This requires two steps. # 9.2 Typical Application Figure 45 shows an example of how to design the external circuitry parameters. Figure 45. Typical Application Circuitry ### Typical Application (continued) #### 9.2.1 Design Requirements - V<sub>S</sub> range from 9 to 16 V - Nominal current of 2 A - Current sense for fault monitoring - Expected current limit value of 5 A - Full diagnostic with 5-V MCU - · Reverse protection with GND network ## 9.2.2 Detailed Design Procedure The $R_{CS}$ , $V_{CS}$ linear region is from 0 to 4 V. To keep the 2-A nominal current in the 0- to 3-V range, calculate the $R_{CS}$ as in Equation 11. To achieve better current sense accuracy, 1% accuracy or an even higher resistor is preferred. $$R_{CS} = \frac{V_{CS}}{I_{CS}} = \frac{V_{CS} \times K}{I_{OUT}} = \frac{3 \times 500}{2} = 750 \Omega$$ (11) $R_{CL}$ , $V_{CL,th}$ is the current limit internal threshold 1.233 V. To set the programmable current limit value at 5 A, calculate the $R_{CL}$ as in Equation 12. $$R_{CL} = \frac{V_{cl,th} \times K_{CL}}{I_{OUT}} = \frac{1.233 \times 2000}{5} = 493.2 \Omega$$ (12) TI recommends $R_{SER} = 10 \text{ k}\Omega$ for 5-V MCU. TI recommends $R_{GND} = 1 k\Omega$ , 200 V / 0.2 A $D_{GND}$ for the GND network. #### 9.2.2.1 Distinguishing of Different Fault Modes Some applications require that open load, short to battery, and short to GND can be distinguished from each other. This requires two steps: - 1. In the on state, for current sense version device (version B), on-state open load/ short to battery are recognized as an extremely-low voltage level in current sense pin, while short to GND is reported as a pulled-up voltage V<sub>CS,h</sub>. Therefore, the user can find a short to GND (see Figure 46). - If reported as an on-state open load or short to battery fault in the first step, turn off the input signal. In the off state, with an external pulldown resistor, open load and short to battery can be easily distinguished. When the output pulls down, the short to battery is still reported as an off-state fault condition, while the open load is ignored. ### **Typical Application (continued)** Figure 46. Step 1: Distinguish Short to GND in On-State Figure 47. Step 2: Distinguish Short to Battery in Off-State #### 9.2.2.2 AEC Q100-012 Test Grade A Certification Short-circuit reliability is critical for smart high-side power switch devices. The standard of AEC-Q100-012 is to determine the reliability of the devices when operating in a continuous short-circuit condition. Different grade levels are specified according to the pass cycles. This device is qualified with the highest level, Grade A, 1 million times short to GND certification. Three test modes are defined in the AEC Q100-012. See Table 3 for cold repetitive SCT – long pulse, cold repetitive SCT – short pulse, and hot repetitive SCT. # **Typical Application (continued)** #### Table 3. | Test Items | Test Condition | Test Cycles | |--------------------------------------------------|--------------------------------|-------------| | Cold repetitive short circuit test – short pulse | -40°C, 10-ms pulse, cool down | 1M | | Cold repetitive short circuit test – long pulse | -40°C, 300-ms pulse, cool down | 1M | | Hot repetitive short circuit test | 25°C, keeping short | 1M | Different grade levels are specified according to the pass cycles. The TPS1H100 gets the certification of Grade A level, 1 million times short to GND, which is the highest test standard in the market. Table 4. | Grade | Number of Cycles | Lots/Samples Per Lot | Number of Fails | | |-------|-------------------------|----------------------|-----------------|--| | Α | >1000000 | 3/10 | 0 | | | В | >300000 to 1000000 3/10 | | 0 | | | С | >100000 to 300000 | 3/10 | 0 | | | D | >30000 to 100000 | 3/10 | 0 | | | E | >10000 to 30000 | 3/10 | 0 | | | F | >3000 to 10000 | 3/10 | 0 | | | G | >1000 to 3000 | 3/10 | 0 | | | Н | 300 to 1000 | 3/10 | 0 | | | 0 | <300 | 3/10 | 0 | | #### 9.2.2.3 EMC Transient Disturbances Test Due to the severe electrical condition in the automotive, the immunity capacity against electrical transient disturbances is required, especially for a high-side power switch, which is connected to the battery directly. Detailed test requirements are in accordance with the ISO 7637-2:2011 and ISO 16750-2:2010. TPS1H100-Q1 part is tested and certificated by a third-party organization. Table 5. ISO 7637-2:2011(E) in 12-V System (1)(2)(3)(4) | Test | Test Pulse Severity Level and vs Accordingly | | Pulse | Minimum<br>Number of | Burst Cycle/Pulse<br>Repetition Time | | Input<br>Resistance | Function<br>Performance | |------|----------------------------------------------|------|----------------------------|------------------------|--------------------------------------|--------|---------------------|--------------------------| | Item | Level | Vs/V | Duration (t <sub>d</sub> ) | Pulses or Test<br>Time | MIN | MAX | (Ω) | Status<br>Classification | | 1 | III | -112 | 2 ms | 500 pulses | 0.5 s | e s | 10 | Status II | | 2a | III | 55 | 50 µs | 500 pulses | 0.2 s | 5 s | 2 | Status II | | 2b | IV | 10 | 0.2 to 2 s | 10 pulses | 0.5 s | 5 s | 0 to 0.05 | Status II | | 3a | IV | -220 | 0.1 µs | 1h | 90 ms | 100 ms | 50 | Status II | | 3b | IV | 150 | 0.1 µs | 1h | 90 ms | 100 ms | 50 | Status II | - (1) Tested both under input low condition and high condition. - (2) Considering the worst test condition, it is tested without any filter capacitors in V<sub>S</sub> and V<sub>OUT</sub>. - (3) GND pin network is a 1-k $\Omega$ resistor in parallel with a diode BAS21-7-F. - (4) Status II: The function does not perform as designed during the test, but returns automatically to normal operation after the test. Table 6. ISO 16750-2:2010(E) Load Dump Test B in 12-V System<sup>(1)(2)(3)(4)(5)</sup> | Test | Test Pulse Severity Level and vs Accordingly | | Pulse | Minimum<br>Number of | Burst Cycle/Pulse<br>Repetition Time | | Input<br>Resistance | Function<br>Performance | |--------|----------------------------------------------|------|----------------------------|------------------------|--------------------------------------|---------|---------------------|--------------------------| | Item | Level | Vs/V | Duration (t <sub>d</sub> ) | Pulses or Test<br>Time | MIN (s) | MAX (s) | (Ω) | Status<br>Classification | | Test B | | 45 | 40 to 400 ms | 5 pulses | 60 | е | 0.5 to 4 | Status II | - (1) Tested both under input low condition and high condition. - 2) Considering the worst test condition, it is tested without any filter capacitors in V<sub>S</sub> and V<sub>OUT</sub>. - GND pin network is a 1-k $\Omega$ resistor in parallel with a diode BAS21-7-F. - (4) Status II: The function does not perform as designed during the test, but returns automatically to normal operation after the test. - (5) Select 45-V external suppressor #### 9.2.3 Application Curves Figure 48 shows a test example of initial short circuit inrush current limit. Test condition: $V_S = 13.5 \text{ V}$ , input is from low to high, load is short to GND or with 470- $\mu$ F capacitive load, external current limit is 2 A. CH1 is the output current. CH3 is the input step. Figure 49 shows a test example of a hard short-circuit inrush current limit. Test condition: $V_S$ = 13.5 V, input is high, load is 5 $\mu$ H + 100 m $\Omega$ , external current limit is 1 A. A short to GND suddenly happens. # 10 Power Supply Recommendations The device is qualified for both automotive and industrial applications. The normal power supply connection is a 12-V automotive system or 24-V industrial system. Detailed supply voltage should be within the range specified in the *Recommended Operating Conditions*. ## 11 Layout # 11.1 Layout Guidelines To prevent thermal shutdown, $T_J$ must be less than 150°C. If the output current is very high, the power dissipation may be large. The HTSSOP package has good thermal impedance. However, the PCB layout is very important. Good PCB design can optimize heat transfer, which is absolutely essential for the long-term reliability of the device. - Maximize the copper coverage on the PCB to increase the thermal conductivity of the board. The major heatflow path from the package to the ambient is through the copper on the PCB. Maximum copper is extremely important when there are not any heat sinks attached to the PCB on the other side of the package. - Add as many thermal vias as possible directly under the package ground pad to optimize the thermal conductivity of the board. - All thermal vias should either be plated shut or plugged and capped on both sides of the board to prevent solder voids. To ensure reliability and performance, the solder coverage should be at least 85%. #### 11.2 Layout Example #### 11.2.1 Without a GND Network Without a GND network, tie the thermal pad directly to the board GND copper for better thermal performance. Figure 50. Without a GND Network Layout # **Layout Example (continued)** #### 11.2.2 With a GND Network With a GND network, tie the thermal pad as one trace to the board GND copper after the GND network. Figure 51. With a GND Network Layout ### 11.3 Thermal Considerations This device possesses thermal shutdown (TSD) circuitry as a protection from overheating. For continuous normal operation, the junction temperature should not exceed the thermal-shutdown trip point. If the junction temperature exceeds the thermal-shutdown trip point, the output turns off. When the junction temperature falls below the thermal-shutdown trip point, the output turns on again. Calculate the power dissipated by the device according to Equation 13. $$P_T = I_{OUT}^2 \times R_{DSON} + V_S \times I_{nom}$$ where After determining the power dissipated by the device, calculate the junction temperature from the ambient temperature and the device thermal impedance. $$T_{J} = T_{A} + R_{\theta JA} \times P_{T} \tag{14}$$ (13) # 12 器件和文档支持 ## 12.1 商标 All trademarks are the property of their respective owners. ## 12.2 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 ## 12.3 术语表 SLYZ022 — TI 术语表。 这份术语表列出并解释术语、首字母缩略词和定义。 # 13 机械封装和可订购信息 以下页中包括机械封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不对本文档进行修订的情况下发生改变。 欲获得该数据表的浏览器版本,请查阅左侧的导航栏。 #### 重要声明 德州仪器(TI) 及其下属子公司有权根据 JESD46 最新标准, 对所提供的产品和服务进行更正、修改、增强、改进或其它更改, 并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息, 并验证这些信息是否完整且是最新的。所有产品的销售都遵循在订单确认时所提供的TI 销售条款与条件。 TI 保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为 有必要时才会使用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。 TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。 TI 不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。 对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。 在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。 客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而对 TI 及其代理造成的任何损失。 在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。 TI 组件未获得用于 FDA Class III(或类似的生命攸关医疗设备)的授权许可,除非各方授权官员已经达成了专门管控此类使 用的特别协议。 只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。 TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。 | | 产品 | | 应用 | |---------------|------------------------------------|--------------|--------------------------| | 数字音频 | www.ti.com.cn/audio | 通信与电信 | www.ti.com.cn/telecom | | 放大器和线性器件 | www.ti.com.cn/amplifiers | 计算机及周边 | www.ti.com.cn/computer | | 数据转换器 | www.ti.com.cn/dataconverters | 消费电子 | www.ti.com/consumer-apps | | DLP® 产品 | www.dlp.com | 能源 | www.ti.com/energy | | DSP - 数字信号处理器 | www.ti.com.cn/dsp | 工业应用 | www.ti.com.cn/industrial | | 时钟和计时器 | www.ti.com.cn/clockandtimers | 医疗电子 | www.ti.com.cn/medical | | 接口 | www.ti.com.cn/interface | 安防应用 | www.ti.com.cn/security | | 逻辑 | www.ti.com.cn/logic | 汽车电子 | www.ti.com.cn/automotive | | 电源管理 | www.ti.com.cn/power | 视频和影像 | www.ti.com.cn/video | | 微控制器 (MCU) | www.ti.com.cn/microcontrollers | | | | RFID 系统 | www.ti.com.cn/rfidsys | | | | OMAP应用处理器 | www.ti.com/omap | | | | 无线连通性 | www.ti.com.cn/wirelessconnectivity | 德州仪器在线技术支持社区 | www.deyisupport.com | | | | | | 邮寄地址: 上海市浦东新区世纪大道1568 号,中建大厦32 楼邮政编码: 200122 Copyright © 2015, 德州仪器半导体技术(上海)有限公司 # PACKAGE OPTION ADDENDUM 2-Apr-2015 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | _ | Pins | _ | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | TPS1H100AQPWPRQ1 | ACTIVE | HTSSOP | PWP | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 125 | 1H100AQ | Samples | | TPS1H100BQPWPRQ1 | ACTIVE | HTSSOP | PWP | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 125 | 1H100BQ | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. # **PACKAGE OPTION ADDENDUM** 2-Apr-2015 | n no event shall TI's liability aris | ing out of such information exceed the total | purchase price of the TI part(s) at | t issue in this document sold by | TI to Customer on an annual basis. | |--------------------------------------|----------------------------------------------|-------------------------------------|----------------------------------|------------------------------------| | | | | | | # PACKAGE MATERIALS INFORMATION www.ti.com 13-Feb-2016 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS1H100AQPWPRQ1 | HTSSOP | PWP | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | TPS1H100BQPWPRQ1 | HTSSOP | PWP | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 13-Feb-2016 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS1H100AQPWPRQ1 | HTSSOP | PWP | 14 | 2000 | 367.0 | 367.0 | 38.0 | | TPS1H100BQPWPRQ1 | HTSSOP | PWP | 14 | 2000 | 367.0 | 367.0 | 38.0 | PWP (R-PDSO-G14) # PowerPAD ™ PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>>. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - E. Falls within JEDEC MO-153 PowerPAD is a trademark of Texas Instruments. # PWP (R-PDSO-G14) PowerPAD™ SMALL PLASTIC OUTLINE #### THERMAL INFORMATION This PowerPAD<sup>TM</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Exposed Thermal Pad Dimensions 4206332-2/AO 01/16 NOTE: A. All linear dimensions are in millimeters PowerPAD is a trademark of Texas Instruments # PWP (R-PDSO-G14) # PowerPAD™ PLASTIC SMALL OUTLINE #### NOTES: - All linear dimensions are in millimeters. - This drawing is subject to change without notice. - Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### 重要声明 德州仪器 (TI) 公司有权按照最新发布的 JESD46 对其半导体产品和服务进行纠正、增强、改进和其他修改,并不再按最新发布的 JESD48 提供任何产品和服务。买方在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。 TI 公布的半导体产品销售条款 (http://www.ti.com/sc/docs/stdterms.htm) 适用于 TI 己认证和批准上市的已封装集成电路产品的销售。另有其他条款可能适用于其他类型 TI 产品及服务的使用或销售。 复制 TI 数据表上 TI 信息的重要部分时,不得变更该等信息,且必须随附所有相关保证、条件、限制和通知,否则不得复制。TI 对该等复制文件不承担任何责任。第三方信息可能受到其它限制条件的制约。在转售 TI 产品或服务时,如果存在对产品或服务参数的虚假陈述,则会失去相关 TI 产品或服务的明示或暗示保证,且构成不公平的、欺诈性商业行为。TI 对此类虚假陈述不承担任何责任。 买方和在系统中整合 TI 产品的其他开发人员(总称"设计人员")理解并同意,设计人员在设计应用时应自行实施独立的分析、评价和判断,且应全权负责并确保应用的安全性,及设计人员的应用(包括应用中使用的所有 TI 产品)应符合所有适用的法律法规及其他相关要求。设计人员就自己设计的应用声明,其具备制订和实施下列保障措施所需的一切必要专业知识,能够(1)预见故障的危险后果,(2)监视故障及其后果,以及(3)降低可能导致危险的故障几率并采取适当措施。设计人员同意,在使用或分发包含 TI 产品的任何应用前,将彻底测试该等应用和该等应用中所用 TI 产品的功能。 TI 提供技术、应用或其他设计建议、质量特点、可靠性数据或其他服务或信息,包括但不限于与评估模块有关的参考设计和材料(总称"TI资源"),旨在帮助设计人员开发整合了 TI 产品的 应用, 如果设计人员(个人,或如果是代表公司,则为设计人员的公司)以任何方式下载、访问或使用任何特定的 TI资源,即表示其同意仅为该等目标,按照本通知的条款使用任何特定 TI资源。 TI 所提供的 TI 资源,并未扩大或以其他方式修改 TI 对 TI 产品的公开适用的质保及质保免责声明;也未导致 TI 承担任何额外的义务或责任。TI 有权对其 TI 资源进行纠正、增强、改进和其他修改。除特定 TI 资源的公开文档中明确列出的测试外,TI 未进行任何其他测试。 设计人员只有在开发包含该等 TI 资源所列 TI 产品的 应用时, 才被授权使用、复制和修改任何相关单项 TI 资源。但并未依据禁止反言原则或其他法理授予您任何TI知识产权的任何其他明示或默示的许可,也未授予您 TI 或第三方的任何技术或知识产权的许可,该等产权包括但不限于任何专利权、版权、屏蔽作品权或与使用TI产品或服务的任何整合、机器制作、流程相关的其他知识产权。涉及或参考了第三方产品或服务的信息不构成使用此类产品或服务的许可或与其相关的保证或认可。使用 TI 资源可能需要您向第三方获得对该等第三方专利或其他知识产权的许可。 TI 资源系"按原样"提供。TI 兹免除对资源及其使用作出所有其他明确或默认的保证或陈述,包括但不限于对准确性或完整性、产权保证、无屡发故障保证,以及适销性、适合特定用途和不侵犯任何第三方知识产权的任何默认保证。TI 不负责任何申索,包括但不限于因组合产品所致或与之有关的申索,也不为或对设计人员进行辩护或赔偿,即使该等产品组合已列于 TI 资源或其他地方。对因 TI 资源或其使用引起或与之有关的任何实际的、直接的、特殊的、附带的、间接的、惩罚性的、偶发的、从属或惩戒性损害赔偿,不管 TI 是否获悉可能会产生上述损害赔偿,TI 概不负责。 除 TI 己明确指出特定产品已达到特定行业标准(例如 ISO/TS 16949 和 ISO 26262)的要求外,TI 不对未达到任何该等行业标准要求而承担任何责任。 如果 TI 明确宣称产品有助于功能安全或符合行业功能安全标准,则该等产品旨在帮助客户设计和创作自己的 符合 相关功能安全标准和要求的应用。在应用内使用产品的行为本身不会 配有 任何安全特性。设计人员必须确保遵守适用于其应用的相关安全要求和 标准。设计人员不可将任何 TI 产品用于关乎性命的医疗设备,除非己由各方获得授权的管理人员签署专门的合同对此类应用专门作出规定。关乎性命的医疗设备是指出现故障会导致严重身体伤害或死亡的医疗设备(例如生命保障设备、心脏起搏器、心脏除颤器、人工心脏泵、神经刺激器以及植入设备)。此类设备包括但不限于,美国食品药品监督管理局认定为 III 类设备的设备,以及在美国以外的其他国家或地区认定为同等类别设备的所有医疗设备。 TI 可能明确指定某些产品具备某些特定资格(例如 Q100、军用级或增强型产品)。设计人员同意,其具备一切必要专业知识,可以为自己的应用选择适合的 产品, 并且正确选择产品的风险由设计人员承担。设计人员单方面负责遵守与该等选择有关的所有法律或监管要求。 设计人员同意向 TI 及其代表全额赔偿因其不遵守本通知条款和条件而引起的任何损害、费用、损失和/或责任。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2017 德州仪器半导体技术(上海)有限公司