SCPS170E-JANUARY 2007-REVISED MARCH 2008

### **FEATURES**

- USB On-the-Go (OTG) Controller Core
  - Uses Mentor Graphics USB 2.0 OTG Core
  - Dual-Role Controller Can Operate Either as a Function Controller for a USB Peripheral or as the Host/Peripheral in Point-to-Point or Multipoint Communications With Other USB Functions
  - Compliant With the USB 2.0 Standard for High-Speed (480-Mbps) Functions and With OTG Supplement to USB 2.0 Specification
  - Supports OTG Communications With One or More High-, Full-, or Low-Speed Devices
  - Supports Session Request Protocol (SRP) and Host Negotiation Protocol (HNP)
  - Supports Suspend-and-Resume Signaling
  - Configurable for up to 4 Transmit
     Endpoints or up to 4 Receive Endpoints
  - Configurable FIFOs, Including the Option of Dynamic FIFO Sizing
  - 16k-Byte RAM for USB Endpoint FIFO Shared by USB In/Out Endpoints
  - Support for External Direct Memory Access (DMA) to FIFOs
  - Soft Connect/Disconnect Option
  - Performs All Transaction Scheduling in Hardware
- System Control Module
  - Controls Clock and Reset Generation and Distribution
  - Controls and Observes Device Power States
  - Supports External Power Management

- Integrated USB 2.0 OTG PHY
  - Fully Compliant with USB 2.0 Standard and USB 2.0 Transceiver Macrocell Interface (UTMI) Revision 1.05
  - Optimized One-Port Operation at Low Speed (1.5 Mbps), Full Speed (12 Mbps), and High Speed (480 Mbps)
  - Supports UTMI+3 Level 3 (Host and OTG Devices, High/Full/Low Speed and Preamble Packet)
  - Protection Circuitry to Withstand Possible VBUS Short
  - Use 19.200-MHz or 24.000-MHz Reference Clock Input as a Crystal or External Clock Driver
  - At-Speed Built-In Self Test (BIST) With Internal Asynchronous Capability Through Loopback
  - On-Chip Integrated Accurate 45-Ω
     High-Speed Termination, 1.5-kΩ Pullup, and
     15-kΩ Pulldown Resistors
  - On-Chip Phase-Locked Loop (PLL) to Reduce Noise on High-Speed Clocks
  - Active Power Consumption Less Than 100 mW
- VLYNQ 2.0 Interface to External Host Controller
  - High-Speed (150-MHz) Point-to-Point Serial Interface for Direct Connection to Other VLYNQ Interface
  - Supports 4 Receive (RX) and 4 Transmit (TX) Lines
  - Memory-Mapped Master/Slave
  - Hardware Flow Control Internal Loopback Mode
  - Multichannel DMA Controller
  - Integrated List Processor Capable of Parsing Communications Port Programming Interface (CPPI)
     3.0-Compliant Buffer Descriptors
- High-Performance 80-Pin
   MicroStar BGA™/MicroStar Junior™
   ZQE Package
- High-Performance 80-Pin PFC Package

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

MicroStar BGA, MicroStar Junior are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.



## **DESCRIPTION/ORDERING INFORMATION**

The TUSB6020 is a USB 2.0 high-speed, on-the-go (OTG) dual-role controller designed for a seamless interface to the VLYNQ serial interface, and is ideal for a wide range of applications. The USB OTG dual-role controller can operate either as a function controller for a USB peripheral or as the host/peripheral in point-to-point or multipoint communications with other functions. The integrated USB 2.0 PHY provides one-port operation at low speed (1.5 Mbps), full speed (12 Mbps), and high speed (480 Mbps). The VLYNQ serial interface is a low pin count, high-speed, point-to-point interface.

The device is fully compliant with *Universal Serial Bus Specification Revision 2.0* and *On-the-Go Supplement to the USB Specification* Revision 1.3.

### ORDERING INFORMATION

| T <sub>A</sub> | PACKAGE <sup>(</sup> | 1)(2)       | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|----------------------|-------------|-----------------------|------------------|
| 0°C to 70°C    | MicroStar BGA™ - ZQE | Reel of 360 | TUSB6020ZQE           | PREVIEW          |
| 0 0 10 70 0    | TQFP – PFC           | Tube of 96  | TUSB6020PFC           | PREVIEW          |

- (1) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.
- (2) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

### **BLOCK DIAGRAM**



Submit Documentation Feedback



SCPS170E-JANUARY 2007-REVISED MARCH 2008

### **TERMINAL FUNCTIONS**

| TERMINAL  |                                                               | TV0=                                                          |                                   | RESET | DECODIDE OU    |                                                                                                                                                              |
|-----------|---------------------------------------------------------------|---------------------------------------------------------------|-----------------------------------|-------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME      | ZQE NO.                                                       | PFC NO.                                                       | TYPE                              | I/O   | STATE          | DESCRIPTION                                                                                                                                                  |
| 1.5V_SWEN | G2                                                            | 18                                                            | LVCMOS                            | 0     | 0              | Switch enable for 1.5-V LDO for VBAT/VBUS switch                                                                                                             |
| 3.3V_SWEN | G3                                                            | 19                                                            | LVCMOS                            | 0     | 0              | Switch enable for 3.3-V CP/LDO for VBAT/VBUS switch                                                                                                          |
| CLKIN     | A5                                                            | 71                                                            | LVCMOS<br>failsafe <sup>(1)</sup> | I     | In             | 19.2-MHz system clock in. Connect directly to ground if not used.                                                                                            |
| CPEN      | H2                                                            | 22                                                            | LVCMOS                            | 0     | 0              | 5-V power distribution switch enable                                                                                                                         |
| DM        | E2                                                            | 10                                                            | USB                               | I/O   | _              | USB differential pair                                                                                                                                        |
| DP        | D1                                                            | 9                                                             | USB                               | I/O   | _              | USB differential pair                                                                                                                                        |
| GPIO0     | H4                                                            | 26                                                            | LVCMOS                            | I/O   | In with pullup | GPIO 0                                                                                                                                                       |
| GPIO1     | D5                                                            | 68                                                            | LVCMOS                            | I/O   | In with pullup | GPIO 1                                                                                                                                                       |
| GPIO2     | В6                                                            | 66                                                            | LVCMOS                            | I/O   | In with pullup | GPIO 2                                                                                                                                                       |
| GPIO3     | E6                                                            | 54                                                            | LVCMOS                            | I/O   | In with pullup | GPIO 3                                                                                                                                                       |
| GPIO4     | C4                                                            | 79                                                            | LVCMOS                            | I/O   | In with pullup | GPIO 4                                                                                                                                                       |
| GPIO5     | C9                                                            | 55                                                            | LVCMOS                            | ı     | In with pullup | GPIO 5                                                                                                                                                       |
| GPIO6     | F5                                                            | 27                                                            | LVCMOS                            | I/O   | In with pullup | GPIO 6. Input clock source select at reset. GPIO6 = HIGH, CLKIN is reference clock. GPIO6 = LOW, XI is reference clock.                                      |
| GPIO7     | B2                                                            | 2                                                             | LVCMOS                            | I/O   | In with pullup | GPIO 7. Must be pulled low for proper operation. It is recommended to tie this signal directly to GND.                                                       |
| ID        | F2                                                            | 15                                                            | USB                               | I     | _              | Indicates default master for OTG. For more information, see <i>On-the-Go Supplement to the USB Specification, Revision 1.2.</i>                              |
| R1        | C2                                                            | 5                                                             | Bias                              | 1     | _              | High-precision external resistor used for calibration (R1 value: 10.7 kΩ ±1%)                                                                                |
| RSTn      | H1                                                            | 20                                                            | LVCMOS                            | - 1   | In with pullup | Reset active low                                                                                                                                             |
| RSVD      | A8, B7,<br>B8, B9,<br>C6, C7,<br>C8, D6,<br>D8, E7,<br>G4, J5 | 64, 65,<br>62, 58,<br>63, 60,<br>57, 59,<br>53, 50,<br>23, 31 | -                                 | _     | -              | Reserved, must be pulled low by individual pulldown resistors. A 1-k $\Omega$ value is recommended.                                                          |
| RSVD – NC | G5, H5,<br>J4, F6                                             | 29, 30,<br>28, 32                                             | _                                 | _     | _              | Reserved, should be left unconnected                                                                                                                         |
| SLEEP     | НЗ                                                            | 24                                                            | LVCMOS                            | 0     | 0              | OTG sleep                                                                                                                                                    |
| TEST      | D4                                                            | 80                                                            | LVCMOS                            | ı     | _              | Test mode. Under normal operation, this signal should be tied directly to GND.                                                                               |
| VBUS      | F3                                                            | 16                                                            | USB                               | 1     | _              | Charged, discharged, and monitored for OTG host negotiation protocol and session request protocol. External power distribution switch provides up to 500 mA. |
| VDD15     | A1, A9,<br>B3, C5,<br>D7, J3                                  | 1, 25,<br>56, 61,<br>72, 77                                   | Supply                            | -     | -              | Digital core power supply, 1.5 V                                                                                                                             |
| VDD18     | A7, B5,<br>E8, J1                                             | 21, 49,<br>67, 70                                             | Supply                            | -     | _              | I/O power supply, 1.8 V                                                                                                                                      |
| VDDA1P5   | E3                                                            | 11                                                            | Supply                            | -     | _              | 1.5-V analog supply                                                                                                                                          |
| VDDA3P3   | C1                                                            | 7                                                             | Supply                            | -     | -              | 3.3-V analog supply                                                                                                                                          |
| VDDCM1P5  | D2                                                            | 6                                                             | Supply                            | -     | -              | 1.5-V PLL supply                                                                                                                                             |
| VDDD1P5   | F1                                                            | 14                                                            | Supply                            | -     | _              | 1.5-V digital supply                                                                                                                                         |
| VDDS3P3   | F8, G6,<br>J9                                                 | 33, 39,<br>44                                                 | Supply                            | -     | _              | VLYNQ supply, 3.3 V                                                                                                                                          |

(1) Failsafe means that CLKIN can toggle when VDD18 is not present without damaging the part.



## **TERMINAL FUNCTIONS (continued)**

| TE         | RMINAL                                             |                                                    |                                     |     | RESET          |                                                         |
|------------|----------------------------------------------------|----------------------------------------------------|-------------------------------------|-----|----------------|---------------------------------------------------------|
| NAME       | ZQE NO.                                            | PFC NO.                                            | TYPE                                | I/O | STATE          | DESCRIPTION                                             |
| VLYNQ_CLK  | F9                                                 | 45                                                 | LVCMOS<br>3.3-V VLYNQ               | ı   | In with pullup | VLYNQ clock                                             |
| VLYNQ_CRUN | E9                                                 | 48                                                 | LVCMOS<br>3.3-V VLYNQ<br>open drain | I/O | In with pullup | VLYNQ clock run                                         |
| VLYNQ_RXD0 | H7                                                 | 38                                                 | LVCMOS<br>3.3-V VLYNQ               | I   | In with pullup | VLYNQ receive data bit 0                                |
| VLYNQ_RXD1 | J7                                                 | 37                                                 | LVCMOS<br>3.3-V VLYNQ               | ı   | In with pullup | VLYNQ receive data bit 1                                |
| VLYNQ_RXD2 | H6                                                 | 35                                                 | LVCMOS<br>3.3-V VLYNQ               | ı   | In with pullup | VLYNQ receive data bit 2                                |
| VLYNQ_RXD3 | J6                                                 | 34                                                 | LVCMOS<br>3.3-V VLYNQ               | I   | In with pullup | VLYNQ receive data bit 3                                |
| VLYNQ_TXD0 | H9                                                 | 40                                                 | LVCMOS<br>3.3-V VLYNQ               | 0   | In with pullup | VLYNQ transmit data bit 0                               |
| VLYNQ_TXD1 | G9                                                 | 42                                                 | LVCMOS<br>3.3-V VLYNQ               | 0   | In with pullup | VLYNQ transmit data bit 1                               |
| VLYNQ_TXD2 | H8                                                 | 43                                                 | LVCMOS<br>3.3-V VLYNQ               | 0   | In with pullup | VLYNQ transmit data bit 2                               |
| VLYNQ_TXD3 | F7                                                 | 47                                                 | LVCMOS<br>3.3-V VLYNQ               | 0   | In with pullup | VLYNQ transmit data bit 3                               |
| VSS        | A2, A6,<br>B4, D9,<br>E5, G1,<br>G7, G8,<br>J2, J8 | 17, 36,<br>41, 46,<br>51, 52,<br>69, 74,<br>76, 78 | Supply                              | _   | _              | Ground                                                  |
| VSSA1P5    | E1                                                 | 12                                                 | Supply                              | -   | _              | 1.5-V analog ground                                     |
| VSSA3P3    | E4                                                 | 8                                                  | Supply                              | _   | _              | 3.3-V analog ground                                     |
| VSSCM1P5   | D3                                                 | 3                                                  | Supply                              | _   | -              | 1.5-V PLL ground                                        |
| VSSD1P5    | F4                                                 | 13                                                 | Supply                              | _   | -              | 1.5-V digital ground                                    |
| VSSREF     | B1                                                 | 4                                                  | Supply                              | _   | _              | Ground for the reference circuits                       |
| XI         | A4                                                 | 73                                                 | Crystal                             | I   | In             | Crystal input. Should be left unconnected if not used.  |
| XO         | А3                                                 | 75                                                 | Crystal                             | 0   | In             | Crystal output. Should be left unconnected if not used. |

SCPS170E-JANUARY 2007-REVISED MARCH 2008

## ABSOLUTE MAXIMUM RATINGS(1)

over operating free-air temperature range (unless otherwise noted)

|                      |                           |             | MIN  | MAX                      | UNIT |
|----------------------|---------------------------|-------------|------|--------------------------|------|
| V <sub>DDA3P3</sub>  | 2.2.1/                    |             | 0.5  | 4.0                      | V    |
| V <sub>DDS3P3</sub>  | 3.3-V supply voltage      |             | -0.5 | 4.2                      | V    |
| V <sub>DD18</sub>    | 1.8-V supply votlage      |             | -0.5 | 2.1                      | V    |
| $V_{DD15}$           |                           |             |      |                          |      |
| $V_{DDD1P5}$         | 1.5-V supply voltage      |             | 0.5  | -0.5 2.1                 | V    |
| V <sub>DDCM1P5</sub> | 1.5-v Supply voltage      |             | -0.5 |                          | V    |
| $V_{DDA1P5}$         |                           |             |      |                          |      |
| $V_{I}$              | Input voltage range       | 3.3-V USB   | -0.5 | V <sub>DDA3P3</sub> +0.5 | V    |
| $V_{\text{I-VLYNQ}}$ | input voltage range       | 3.3-V VLYNQ | -0.5 | V <sub>DDS3P3</sub> +0.5 | V    |
| Vo                   | Output voltage range      | 3.3-V USB   | -0.5 | V <sub>DDA3P3</sub> +0.5 | V    |
| $V_{O-VLYNQ}$        | Output voltage range      | 3.3-V VLYNQ | -0.5 | V <sub>DDS3P3</sub> +0.5 | V    |
| $V_{DD}$             | Core supply voltage       |             | -0.5 | 2.1                      | mA   |
| I <sub>IK</sub>      | Input clamp current       |             |      | ±20                      | mA   |
| I <sub>OK</sub>      | Output clamp current      |             |      | ±20                      | mA   |
| T <sub>stg</sub>     | Storage temperature range |             | -65  | 150                      | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### RECOMMENDED OPERATING CONDITIONS

|                      |                            |                       | MIN  | TYP | MAX  | UNIT |
|----------------------|----------------------------|-----------------------|------|-----|------|------|
| V <sub>DDA3P3</sub>  | Cumply voltage             | OTG PHY analog        | 3    | 2.2 | 2.6  | V    |
| V <sub>DDS3P3</sub>  | Supply voltage             | VLYNQ digital         |      | 3.3 | 3.6  | V    |
| $V_{DD18}$           | Supply voltage             | Digital I/O           | 1.62 | 1.8 | 1.98 | ٧    |
| $V_{DD15}$           |                            | Digital core          |      |     |      |      |
| V <sub>DDD1P5</sub>  | Cumply voltage             | OTG PHY digital       | 1.35 | 1 5 | 1 CE | V    |
| V <sub>DDCM1P5</sub> | Supply voltage             | OTG PHY common module | 1.33 | 1.5 | 1.65 | V    |
| V <sub>DDA1P5</sub>  |                            | OTG PHY analog        |      |     |      |      |
| T <sub>A</sub>       | Operating temperature      |                       | 0    |     | 70   | °C   |
| T <sub>J</sub>       | Operating junction tempera | ture                  | 0    |     |      | °C   |

Submit Documentation Feedback

5





## **DIGITAL I/O**

## **Electrical Characteristics**

 $T_A = 0$ °C to 70°C,  $V_{DD18} = 1.8 \text{ V} \pm 10\%$ ,  $V_{DDS3P3} = 3.3 \text{ V} \pm 10\%$ ,  $V_{SS} = 0 \text{ V}$  (unless otherwise noted)

|                                 | PARAMETE                                          | R                                        | TEST CONDITIONS                    | MIN                       | TYP MAX                     | UNIT |
|---------------------------------|---------------------------------------------------|------------------------------------------|------------------------------------|---------------------------|-----------------------------|------|
| V <sub>I-VLYNQ</sub>            | Input voltage                                     | 3.3-V LVCMOS<br>(VLYNQ only)             |                                    | 0                         | V <sub>DDS3P</sub> :        | 3 V  |
| VI                              |                                                   | LVCMOS                                   |                                    | 0                         | V <sub>DD18</sub>           | 3    |
| V <sub>O-VLYNQ</sub>            | Output voltage                                    | 3.3-V LVCMOS<br>(VLYNQ only)             |                                    | 0                         | V <sub>DDS3P</sub> :        | 3 V  |
| Vo                              |                                                   | LVCMOS                                   |                                    | 0                         | V <sub>DD18</sub>           | 3    |
| V <sub>IH-VLYNQ</sub>           | High-level input voltage                          | 3.3-V LVCMOS<br>(VLYNQ only)             |                                    | 0.7 × V <sub>DDS3P3</sub> | V <sub>DDS3P</sub>          | 3 V  |
| V <sub>IH</sub>                 | High-level input voltage  Low-level input voltage | LVCMOS                                   |                                    | $0.7 \times V_{DD18}$     | V <sub>DD18</sub>           | 3    |
| V <sub>IL-VLYNQ</sub>           | Low-level input voltage                           | 3.3-V LVCMOS<br>(VLYNQ only)             |                                    | 0                         | 0.3 × V <sub>DDS3P</sub>    | 3 V  |
| V <sub>IL</sub>                 |                                                   | LVCMOS                                   |                                    | 0                         | 0.3 × V <sub>DD18</sub>     | 3    |
| V <sub>OH</sub>                 | High-level output voltage                         | LVCMOS                                   |                                    | $0.8 \times V_{DD18}$     |                             | V    |
|                                 |                                                   | LVCMOS open drain                        | I <sub>OL</sub> = 4 mA             |                           | 0.22 × V <sub>DDS3P</sub> ; | 3 V  |
|                                 |                                                   | LVCMOS                                   | I <sub>OL</sub> = 8 mA             |                           | 0.22 × V <sub>DD18</sub>    | y .  |
| V <sub>OL</sub>                 | Low-level output voltage                          | LVCMOS<br>(1.5V_SWEN,<br>3.3V_SWEN only) | I <sub>OL</sub> = 100 μA           |                           | 10                          | mV   |
| I <sub>IH</sub>                 | High-level input current                          | LVCMOS                                   | $V_I = V_I \text{ max}$            |                           | ±                           | μΑ   |
| I <sub>IL</sub>                 | Low-level input current                           | LVCMOS                                   | $V_I = V_I \min$                   |                           | ±′                          | μΑ   |
| I <sub>OZ</sub>                 | Output leakage current (h                         | igh Z)                                   | $V_I = V_I \text{ max or } V_{SS}$ |                           | ±20                         | μΑ   |
| C <sub>i</sub>                  | Input capacitance                                 |                                          |                                    |                           | 2                           | pF   |
| t <sub>r</sub> , t <sub>f</sub> | Input rise/fall time                              |                                          |                                    | 0                         | 25                          | ns   |

Product Folder Link(s): TUSB6020

Submit Documentation Feedback



SCPS170E-JANUARY 2007-REVISED MARCH 2008

## **SUPPLY CURRENT**

## **Device Power Consumption**(1)

$$\begin{split} & T_{A} = 0^{\circ}\text{C to } 70^{\circ}\text{C}, \ V_{DD15} = 1.5 \ \text{V} \pm 10\%, \ V_{DD18} = 1.8 \ \text{V} \pm 10\%, \ V_{DDA1P5} = 1.5 \ \text{V} \pm 10\%, \ V_{DDA3P3} = 3.3 \ \text{V} \pm 10\%, \\ & V_{DDS3P3} = 3.3 \ \text{V} \pm 10\%, \ V_{DDD1P5} = 1.5 \ \text{V} \pm 10\%, \ V_{DDCM1P5} = 1.5 \ \text{V} \pm 10\%, \ V_{SS} = 0 \ \text{V} \ \text{(unless otherwise noted)} \end{split}$$

|           | PARAMETER    | TEST CONDITIONS                  | I <sub>DD</sub> = 1.5 | 5 V (TO | TAL) | I <sub>DI</sub> | <sub>0</sub> = 1.8 V | '    | I <sub>DD</sub> = 3.3 | 3 V (TO | ΓAL) | LIMIT |
|-----------|--------------|----------------------------------|-----------------------|---------|------|-----------------|----------------------|------|-----------------------|---------|------|-------|
| PARAMETER |              | TEST CONDITIONS                  | MIN                   | TYP     | MAX  | MIN             | TYP                  | MAX  | MIN                   | TYP     | MAX  | UNIT  |
|           |              | Power down (Idle) <sup>(2)</sup> |                       | 2.6     | 5.0  |                 | 0.26                 | 10.5 |                       | 4.1     | 4.8  |       |
| ١.        | Input supply | No bus activity <sup>(3)</sup>   |                       | 60.1    | 71.2 |                 | 0.21                 | 10.5 |                       | 12.7    | 14.5 | mA    |
| IDD       | current      | Active (transmit/receive) (4)    |                       | 66.2    | 78.1 |                 | 0.22                 | 10.5 |                       | 14.4    | 16.6 | mA    |
|           |              | Reset <sup>(5)</sup>             |                       |         |      |                 |                      |      |                       |         |      |       |

- (1) Minimum, typical, and maximum current values are average values.
- (2) Pmldle bit set in Device PRCM management register
- (3) Normal operation with no USB connection
- (4) Bulk IN and OUT on one endpoint. Packet size is 512 bytes.
- (5) Device RSTn asserted

Submit Documentation Feedback

7



### **INTEGRATED USB 2.0 TRANSCEIVER**

## Electrical Characteristics - V<sub>bus</sub>

 $T_{A} = 0^{\circ}\text{C to } 70^{\circ}\text{C}, \ V_{DD15} = 1.5 \ \text{V} \pm 10\%, \ V_{DD18} = 1.8 \ \text{V} \pm 10\%, \ V_{DDA1P5} = 1.5 \ \text{V} \pm 10\%, \ V_{DDA3P3} = 3.3 \ \text{V} \pm 10\%, \ V_{DDD3P3} = 3.3 \ \text{V} \pm 10\%, \ V_{DDCM1P5} = 1.5 \ \text{V} \pm 10\%, \ V_{SS} = 0 \ \text{V (unless otherwise noted)}^{(1)}$ 

| PARAMETER                                                     | MIN | MAX  | UNIT |
|---------------------------------------------------------------|-----|------|------|
| V <sub>bus</sub> input impedance                              | 360 | 690  | kΩ   |
| V <sub>bus</sub> valid comparator                             | 4.4 | 4.75 | V    |
| V <sub>bus</sub> SRP charge pullup value                      | 281 | 1950 | Ω    |
| V <sub>bus</sub> SRP discharge pulldown value                 | 656 | 1850 | Ω    |
| V <sub>bus</sub> leakage current (when device is powered off) |     | 11   | μΑ   |

<sup>(1)</sup> Characterization only. Limits approved by design.

### **Electrical Characteristics - DP and DM**

$$\begin{split} & T_{A} = 0^{\circ}\text{C to } 70^{\circ}\text{C}, \ V_{DD15} = 1.5 \ \text{V} \pm 10\%, \ V_{DD18} = 1.8 \ \text{V} \pm 10\%, \ V_{DDA1P5} = 1.5 \ \text{V} \pm 10\%, \ V_{DDA3P3} = 3.3 \ \text{V} \pm 10\%, \\ & V_{DDS3P3} = 3.3 \ \text{V} \pm 10\%, \ V_{DDD1P5} = 1.5 \ \text{V} \pm 10\%, \ V_{DDCM1P5} = 1.5 \ \text{V} \pm 10\%, \ V_{SS} = 0 \ \text{V} \ \text{(unless otherwise noted)}^{(1)} \end{split}$$

|                         | PARAMETER                                                              | MIN      | MAX     | UNIT |
|-------------------------|------------------------------------------------------------------------|----------|---------|------|
| Input Levels            | s for Full Speed                                                       |          |         |      |
| $V_{DI}$                | Full-speed differential input threshold                                | 0.2      |         | V    |
| V <sub>CM</sub>         | Input (was differential) common mode range                             | 0.8      | 2.5     | V    |
| Input Levels            | s for High Speed                                                       | <u>.</u> | ,       |      |
| V <sub>(HSSQ)</sub>     | High-speed squelch detection threshold (differential signal amplitude) | 100      | 1520    | mV   |
| $V_{DI}$                | High-speed differential input threshold voltage                        | 100      |         | mV   |
| Output Leve             | els for Full Speed                                                     | 1        |         |      |
| V <sub>OL</sub>         | Low-level output voltage                                               | 0        | 0.3     | V    |
| V <sub>OH</sub>         | High-level output voltage (driven)                                     | 2.8      | 3.6     | V    |
| V <sub>O(SE1)</sub>     | Output voltage on SE1                                                  | 0.8      |         | V    |
| V <sub>O(CRS)</sub>     | Output signal crossover voltage                                        | 1.3      | 2       | V    |
| Output Leve             | els for High Speed                                                     | T        |         |      |
| V <sub>(HSOI)</sub>     | High-speed idle level                                                  | -10      | 10      | mV   |
| V <sub>(HSOH)</sub>     | High-speed data signaling high                                         | 360      | 440     | mV   |
| V <sub>(HSOL)</sub>     | High-speed data signaling low                                          | -10      | 10      | mV   |
| V <sub>ID(CHIRPJ)</sub> | Chirp J level (differential voltage)                                   | 700      | 1100    | mV   |
| V <sub>ID(CHIRPK)</sub> | Chirp K level (differential voltage)                                   | -900     | -500    | mV   |
| Driver Char             | acteristics (Full Speed)                                               | <u>.</u> | ,       |      |
| t <sub>r</sub>          | Full-speed rise time                                                   | 4        | 20      | ns   |
| t <sub>f</sub>          | Full-speed fall time                                                   | 4        | 20      | ns   |
| t <sub>(RFM)</sub>      | Full-speed rise/fall time matching                                     | 90%      | 110%    |      |
| Driver Char             | acteristics (High Speed)                                               | 1        |         |      |
| t <sub>r</sub>          | Rise time (10%-90%)                                                    | 500      |         | ps   |
| t <sub>f</sub>          | Fall time (10%-90%)                                                    | 500      |         | ps   |
| ro <sub>(HSDRV)</sub>   | Driver output resistance (serves as a high-speed termination)          | 40.5     | 49.5    | Ω    |
| t <sub>(RFM)</sub>      | Differential rise and fall time matching                               | 90%      | 111.11% |      |
| Clock Timir             | gs                                                                     |          |         |      |
| t <sub>(HSDRAT)</sub>   | High-speed data rate                                                   | 479.76   | 480.24  | Mb/s |
|                         |                                                                        | 1        |         |      |

<sup>(1)</sup> Characterization only. Limits approved by design.



SCPS170E-JANUARY 2007-REVISED MARCH 2008

## **Electrical Characteristics – DP and DM (continued)**

$$\begin{split} & T_{A} = 0^{\circ}\text{C to } 70^{\circ}\text{C}, \ V_{DD15} = 1.5 \ \text{V} \pm 10\%, \ V_{DD18} = 1.8 \ \text{V} \pm 10\%, \ V_{DDA1P5} = 1.5 \ \text{V} \pm 10\%, \ V_{DDA3P3} = 3.3 \ \text{V} \pm 10\%, \\ & V_{DDS3P3} = 3.3 \ \text{V} \pm 10\%, \ V_{DDD1P5} = 1.5 \ \text{V} \pm 10\%, \ V_{DDCM1P5} = 1.5 \ \text{V} \pm 10\%, \ V_{SS} = 0 \ \text{V} \ \text{(unless otherwise noted)} \end{split}$$

|                  | PARAMETER                                                        | MIN | MAX | UNIT |
|------------------|------------------------------------------------------------------|-----|-----|------|
| Single-E         | nded Receiver                                                    |     |     |      |
| V <sub>IT+</sub> | Positive-going input threshold voltage                           |     | 2.0 | V    |
| V <sub>IT</sub>  | Negative-going input threshold voltage                           | 0.8 |     | V    |
| V <sub>hys</sub> | Hysteresis voltage                                               | 200 | 500 | mV   |
| Input Lea        | akage                                                            |     |     |      |
| DP               | Measurement taken with pulldown disabled and device in idle mode |     | 10  | nA   |
| DM               | Measurement taken with pulldown disabled and device in idle mode |     | 10  | nA   |

Submit Documentation Feedback

9



### **VLYNQ INTERFACE**

### **Electrical Characteristics**

 $T_{A} = 0^{\circ}\text{C to } 70^{\circ}\text{C}, \ V_{DD15} = 1.5 \ \text{V} \pm 10\%, \ V_{DD18} = 1.8 \ \text{V} \pm 10\%, \ V_{DDA1P5} = 1.5 \ \text{V} \pm 10\%, \ V_{DDA3P3} = 3.3 \ \text{V} \pm 10\%, \ V_{DDCM1P5} = 1.5 \ \text{V} \pm 10\%, \ V_{DDCM1P5} = 1.5 \ \text{V} \pm 10\%, \ V_{SS} = 0 \ \text{V} \ \text{(unless otherwise noted)}$ 

|                  | PARAMETER                                    |               | TEST CONDITIONS                  | MIN                       | TYP                       | MAX                                                                                    | UNIT     |
|------------------|----------------------------------------------|---------------|----------------------------------|---------------------------|---------------------------|----------------------------------------------------------------------------------------|----------|
| $I_{OL}$         | Low-level input current                      | LVCMOS        |                                  |                           | 8                         |                                                                                        | mA       |
| $I_{OH}$         | High-level input current                     | LVCMOS        |                                  |                           | -8                        |                                                                                        | mA       |
| V                | High level output voltage                    | LVCMOS        | $I_{O} = -100 \mu A$             | V <sub>DDS3P3</sub> – 0.2 |                           |                                                                                        | V V      |
| VOH              | V <sub>OH</sub> High-level output voltage L\ |               | $I_{O} = I_{OH}$                 | $0.8 \times V_{DDSS3P3}$  |                           |                                                                                        | ٧        |
|                  |                                              |               | $I_{O} = 100 \mu A$              |                           |                           | 0.2                                                                                    |          |
| V <sub>OL</sub>  | OL Low-level output voltage LVCMOS           | LVCMOS        | $I_{O} = I_{OL}$                 |                           |                           | $\begin{array}{c} \text{0.22} \times \\ \text{V}_{\text{DDS}} \text{S3P3} \end{array}$ | V        |
| $V_{\text{hys}}$ | Hysteresis                                   | LVCMOS        | $V_{I-VLYNQ} = V_{IH-VLYNQ}$     |                           | $0.13 \times V_{DDSS3P3}$ |                                                                                        | <b>V</b> |
| I <sub>IH</sub>  | High-level input current                     | Receiver only | $V_{I-VLYNQ} = V_{I-VLYNQ} \max$ |                           |                           | ±1                                                                                     | μΑ       |
| $I_{\rm IL}$     | Low-level input current                      | Receiver only | $V_{I-VLYNQ} = V_{I-VLYNQ}$ min  | _                         | _                         | ±1                                                                                     | μΑ       |
| l <sub>OZ</sub>  | Output leakage current (Hi-Z)                | Driver only   | Driver disabled                  |                           |                           | ±20                                                                                    | μΑ       |

## **Switching Characteristics**

$$\begin{split} &T_{A} = 0^{\circ}\text{C to } 70^{\circ}\text{C}, \ V_{DD15} = 1.5 \ \text{V} \pm 10\%, \ V_{DD18} = 1.8 \ \text{V} \pm 10\%, \ V_{DDA1P5} = 1.5 \ \text{V} \pm 10\%, \ V_{DDA3P3} = 3.3 \ \text{V} \pm 10\%, \\ &V_{DDS3P3} = 3.3 \ \text{V} \pm 10\%, \ V_{DDD1P5} = 1.5 \ \text{V} \pm 10\%, \ V_{DDCM1P5} = 1.5 \ \text{V} \pm 10\%, \ V_{SS} = 0 \ \text{V} \ \text{(unless otherwise noted)} \end{split}$$

|                | PARAMETER                                            | TEST CONDITIONS               | TYP   | UNIT |
|----------------|------------------------------------------------------|-------------------------------|-------|------|
| Driv           | er Characteristics                                   |                               |       |      |
|                |                                                      | Load: C <sub>L</sub> = 10 pF  | 1.68  |      |
| t <sub>r</sub> | Rise time<br>tr (between 10% and 90% swing of 3.3 V) | Load: $C_L = 50 \text{ pF}$   | 6.56  | ns   |
|                | (between 10% and 00% enting of 0.0 v)                | Load: C <sub>L</sub> = 125 pF | 15.78 |      |
|                |                                                      | Load: C <sub>L</sub> = 5 pF   | 2.09  |      |
| t <sub>f</sub> | Fall time (between 90% and 10% swing of 3.3 V)       | Load: C <sub>L</sub> = 5 pF   | 8.19  | ns   |
|                | (253535.25                                           | Load: C <sub>L</sub> = 15 pF  | 19.75 |      |

Submit Documentation Feedback

Copyright © 2007–2008, Texas Instruments Incorporated

### **APPLICATION INFORMATION**

### **Power-On Reset**

The system reset function ensures an orderly start-up sequence for the TUSB6020. There is one active-low external system reset (RSTn) input . The reset initializes the power/reset/clock manager (PRCM) module, which in turn generates all the internal resets to initialize USB 2.0 OTG PHY macro and synchronous logic in the core. While reset is asserted (active low), dual functional pins are sampled to determine device configuration after reset. Since the TUSB6020 relies on dual function pins to configure the device during reset, the reset must be sufficiently long for (external) marginal pullup/pulldown to achieve the intended levels. Reset pulse duration should be at least three times actual RC constant time (with typical 22 k $\Omega$  marginal pull-up resistor with 50-pF load, reset pulse should be at least 3.3  $\mu$ s). All functional pins remain in the same state even after RSTn is deasserted and stay in that state until the internal core reset is cleared. The internal core reset is held for 16 system clock cycles following the low-to-high RSTn transition. Upon power-on reset, the system reference clock source and the active external host interface must be determined for proper device initialization.

**Table 1. Dual-Function GPIOs** 

| EXTERNAL PIN | FUNCTION                       | DESCRIPTION                                                                                  |
|--------------|--------------------------------|----------------------------------------------------------------------------------------------|
| GPIO6        | Reference clock source select  | Determines the system reference clock source:<br>0 – XI (24 MHz)<br>1 – CLKIN (19.2 MHz)Dual |
| GPIO7        | External host interface select | Determines the external host interface type:<br>0 – VLYNQ host interface<br>1 – Reserved     |

The TUSB6020 uses dual-mode pins to determine initial setup. Dual-function pins are latched during the reset. After the reset, these terminals assumes the normal functionality. Figure 1 shows the power-up sequence.

Upon exiting reset, the USB 2.0 OTG PHY is not in the suspend state and the clocks are enabled and free running. The USB 2.0 HS OTG dual role controller core powers up without a session enabled, thus the state machines are in the idle state. After reset is deasserted, the TUSB6020 sends an interrupt to the external host to indicate that it is ready to be programmed. The host reads registers and decides how to proceed based on the device's current status.

### **Device Power States**

The TUSB6020 has three device states typically entered under normal operation:

- RESET
- IDLE
- NORMAL (ACTIVE)

### **RESET State**

The device is in the RESET state when the RSTn input signal is driven low. In RESET state:

- All output ports are tri-stated or initialized to inactive state.
- All bidirectional ports are configured as inputs.
- All registers are set to their reset value.
- PHY macro is enabled and its reference clock output is active.

The TUSB6020 always enters the RESET state asynchronously, but exits the state synchronously. System reset deassertion is always synchronized with active system clock. Upon asserted system reset, the device requires an active system clock to exit the RESET state.

SCPS170E-JANUARY 2007-REVISED MARCH 2008



### **IDLE State**

The TUSB6020 enters IDLE state when external host sets DevIdle bit in the device power management register. The external host may decide to place the device into IDLE state if:

- · No USB cable is attached.
- The type-B connector is attached, but the type-A device did not charge V<sub>BUS</sub>.
- The type-A connector is attached, but the external host may decide to wait for an SRP request from the type-B device.

### In IDLE state:

- All output signals are driven to state with minimum I/O current leakage (pullup/pulldowns are controllable through Pullup/Pulldown Control registers).
- All controllable bidirectional pins are placed into minimum current leakage state.
- All registers and memories retain the content and any read/write registers access is disabled.
- · All clock sources are disabled.
- PHY macro is suspended:
  - 1. Low-power V<sub>BUS</sub> sense comparator is enabled and all regular V<sub>BUS</sub> comparators are disabled to minimize current consumption.
  - 2. ID detection circuitry is enabled.
  - 3. Remaining analog circuitry is disabled.

In IDLE state, the device asserts the SLEEP output pin to the companion power-management device to place it into low-power/sleep mode if the Pmldle and Devldle bits are set in the PRCM power management register. The power-management device can be put into the sleep state only if the device is placed in IDLE state (Devldle bit set).

If the application requires the companion power-management device to remain in NORMAL state, the PmIdle bit will not be set, while the DevIdle bit can be set to place the device into the idle state. TUSB6020 stays in the IDLE state until a valid wake-up event occurs and transitions into NORMAL (ACTIVE) State. If system reset is asserted (RSTn), the device transitions to RESET state.

## **NORMAL (ACTIVE) State**

A transition to NORMAL state is required for normal device operation. All circuitry is enabled. In NORMAL state:

- All I/Os are enabled.
- All registers and memories are accessible.
- Clock source are enabled.
- PHY macro is enabled.
- Session end V<sub>BUS</sub> detect circuitry is enabled.
- V<sub>BUS</sub> detection circuitry is enabled.
- ID detection circuitry is enabled.

The external host enables IDpullup and the  $V_{\text{BUS}}$  sense comparator. It reads the Device Status register to confirm the USB cable connection.

- If no USB cable is attached, IDpullup should be high and V<sub>BUS</sub> should be low.
- If the type-B USB connector is attached, IDpullup should be high. The V<sub>BUS</sub> status depends on whether the type-A device on the other side of the cable is charging V<sub>BUS</sub>.
- If the type-A USB connector is attached, IDpullup should be low and V<sub>BUS</sub> should be low. The external host decides when to charge V<sub>BUS</sub>.

Submit Documentation Feedback

## **Power-Sequencing Guidelines**



NOTE: Host mode and reference clock source selection is latched on RSTn rising edge. No external components are required to select normal mode and CLKIN as a reference clock source.

NOTE: CPEN is used to drive the enable of the V<sub>BUS</sub> power switch. The TUSB6020 does not power up with CPEN asserted. CPEN is asserted when TUSB6020 is recognized as an A device.

Signal state cannot be ensured.

Signal state is stable and valid.

Figure 1. System Power-Up Sequence

Table 2. INPUT CLOCK REQUIREMENTS

| PARAMETER                 | VALUE                                   |
|---------------------------|-----------------------------------------|
| Nominal clock frequency   | 19.200 (CLKIN), 24.000 (XI)             |
| Frequency accuracy        | ±100 ppm                                |
| Maximum rise/fall time    | 5 ns (10% to 90%)                       |
| Voltage level             | 1.8 V                                   |
| Input clock type          | Square wave, Sine wave                  |
| Duty cycle                | 40% to 60%                              |
| Input capacitance loading | 4 pF                                    |
| Jitter                    | -95 dBc at 1 MHz<br>-120 dBc at 100 MHz |

## **Crystal Requirements**

### Frequency

The required frequency of oscillation for the crystal can be 19.200 or 24.000 MHz.

## **Frequency Tolerance**

Frequency tolerance is the maximum allowable deviation from the nominal crystal frequency at a specified temperature, usually 25°C. The recommended frequency tolerance of the crystal over the manufacturing process is ±50 ppm. The maximum acceptable frequency tolerance of the crystal over the manufacturing process is ±100 ppm.



#### NOTE:

The total system frequency tolerance from the crystal, load capacitors, capacitive load of the board, capacitive load of the device pins, variation over temperature, variation with age, and circuitry of the PHY must be less than  $\pm 500$  ppm. Consequently, the individual tolerance for the crystal must be  $\leq \pm 100$  ppm.

### **Load Capacitance**

The oscillator of the USB device may have difficulty driving a large load capacitance, so crystals that specify large load capacitances should be avoided. For more information on crystal requirements, see *Selection and Specification of Crystals for Texas Instruments USB 2.0 Devices* (literature number SLLA122).

### **Mechanical Characteristics**

The TUSB6020 controller uses an 80-pin MicroStar BGA<sup>™</sup> package. The lead-free solder ball composition is Sn/Ag1.2Cu0.5 (proportions by weight). The substrate plating on the die side where the die bonds to is NiAu. The substrate finish on the bottom side where the solder balls attach to is bare Cu.

### **Reflow Conditions - ZQE Package**



Figure 2. Reflow Conditions

The TUSB6020 controller can also use an 80-pin PFC (TQFP) package.

Submit Documentation Feedback





www.ti.com 7-Oct-2010

### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type               | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|----------------------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| TUSB6020PFC      | ACTIVE                | TQFP                       | PFC                | 80   | 96          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-4-260C-72 HR           | Request Free Samples        |
| TUSB6020PFCG4    | ACTIVE                | TQFP                       | PFC                | 80   | 96          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-4-260C-72 HR           | Request Free Samples        |
| TUSB6020PFCR     | ACTIVE                | TQFP                       | PFC                | 80   | 1000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-4-260C-72 HR           | Purchase Samples            |
| TUSB6020PFCRG4   | ACTIVE                | TQFP                       | PFC                | 80   | 1000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-4-260C-72 HR           | Purchase Samples            |
| TUSB6020ZQE      | ACTIVE                | BGA<br>MICROSTAR<br>JUNIOR | ZQE                | 80   | 360         | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-3-260C-168 HR          | Request Free Samples        |
| TUSB6020ZQER     | ACTIVE                | BGA<br>MICROSTAR<br>JUNIOR | ZQE                | 80   | 2500        | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-3-260C-168 HR          | Purchase Samples            |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## **PACKAGE OPTION ADDENDUM**

7-Oct-2010

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 21-Feb-2011

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device       | Package<br>Type                  | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|----------------------------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TUSB6020ZQER | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQE                | 80 | 2500 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q1               |

www.ti.com 21-Feb-2011



### \*All dimensions are nominal

| Device       | Package Type            | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|-------------------------|-----------------|------|------|-------------|------------|-------------|
| TUSB6020ZQER | BGA MICROSTAR<br>JUNIOR | ZQE             | 80   | 2500 | 340.5       | 333.0      | 20.6        |

## ZQE (S-PBGA-N80)

## PLASTIC BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MO-225
- D. This is a Pb-free solder ball design.

MicroStar Junior is a trademark of Texas Instruments.



## PFC (S-PQFP-G80)

## PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Falls within JEDEC MS-026

### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications                     |                                   |
|-----------------------------|------------------------|----------------------------------|-----------------------------------|
| Audio                       | www.ti.com/audio       | Communications and Telecom       | www.ti.com/communications         |
| Amplifiers                  | amplifier.ti.com       | Computers and Peripherals        | www.ti.com/computers              |
| Data Converters             | dataconverter.ti.com   | Consumer Electronics             | www.ti.com/consumer-apps          |
| DLP® Products               | www.dlp.com            | Energy and Lighting              | www.ti.com/energy                 |
| DSP                         | dsp.ti.com             | Industrial                       | www.ti.com/industrial             |
| Clocks and Timers           | www.ti.com/clocks      | Medical                          | www.ti.com/medical                |
| Interface                   | interface.ti.com       | Security                         | www.ti.com/security               |
| Logic                       | logic.ti.com           | Space, Avionics and Defense      | www.ti.com/space-avionics-defense |
| Power Mgmt                  | power.ti.com           | Transportation and<br>Automotive | www.ti.com/automotive             |
| Microcontrollers            | microcontroller.ti.com | Video and Imaging                | www.ti.com/video                  |
| RFID                        | www.ti-rfid.com        | Wireless                         | www.ti.com/wireless-apps          |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        |                                  |                                   |

**TI E2E Community Home Page** 

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated

e2e.ti.com