# Rail-to-Rail, Very Fast, 2.5 V to 5.5 V , Single-Supply TTL/CMOS Comparator ADCMP603 

## FEATURES

Fully specified rail to rail at $V_{c c}=2.5 \mathrm{~V}$ to 5.5 V Input common-mode voltage from -0.2 V to $\mathrm{V}_{\mathrm{cc}}+0.2 \mathrm{~V}$ Low glitch CMOS-/TTL-compatible output stage
Complementary outputs
3.5 ns propagation delay

12 mW at 3.3 V
Shutdown pin
Single-pin control for programmable hysteresis and latch
Power supply rejection > $\mathbf{5 0} \mathbf{~ d B}$
$-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ operation

## APPLICATIONS

High speed instrumentation
Clock and data signal restoration
Logic level shifting or translation

## Pulse spectroscopy

High speed line receivers
Threshold detection
Peak and zero-crossing detectors
High speed trigger circuitry
Pulse-width modulators


Automatic test equipment (ATE)

## GENERAL DESCRIPTION

The ADCMP603 is a very fast comparator fabricated on XFCB2, an Analog Devices, Inc. proprietary process. This comparator is exceptionally versatile and easy to use. Features include an input range from $\mathrm{V}_{\mathrm{EE}}-0.5 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{CC}}+0.2 \mathrm{~V}$, low noise complementary TTL-/CMOS-compatible output drivers, latch inputs with adjustable hysteresis and a shutdown input.

The device offers 3.5 ns propagation delay with 10 mV overdrive on 4 mA typical supply current.
A flexible power supply scheme allows the device to operate with a single +2.5 V positive supply and $\mathrm{a}-0.5 \mathrm{~V}$ to +2.8 V input signal range up to $\mathrm{a}+5.5 \mathrm{~V}$ positive supply with a -0.5 V to +5.8 V input signal range. Split input/output supplies with no sequencing restrictions support a wide input signal range while still allowing independent output swing control and power savings.


Figure 1.

The device passes 4.5 kV HBM ESD testing and the absolute maximum ratings include current limits for all pins.

The complementary TTL-/CMOS-compatible output stage is designed to drive up to 5 pF with full timing specs and to degrade in a graceful and linear fashion as additional capacitance is added. The comparator input stage offers robust protection against large input overdrive, and the outputs do not phase reverse when the valid input signal range is exceeded. Latch and programmable hysteresis features are also provided with a unique single-pin control option.
The ADCMP603 is available in a 12 -lead LFCSP package.

## Rev. 0

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## ADCMP603

## TABLE OF CONTENTS

Features ..... 1
Applications ..... 1
Functional Block Diagram .....  1
General Description .....  1
Revision History ..... 2
Specifications ..... 3
Electrical Characteristics ..... 3
Timing Information ..... 5
Absolute Maximum Ratings ..... 6
Thermal Resistance .....  6
ESD Caution ..... 6
Pin Configuration and Function Descriptions. .....  7
Typical Performance Characteristics ..... 8
Application Information ..... 10
Power/Ground Layout and Bypassing ..... 10
TTL-/CMOS-Compatible Output Stage ..... 10
Using/Disabling the Latch Feature ..... 10
Optimizing Performance ..... 11
Comparator Propagation Delay Dispersion ..... 11
Comparator Hysteresis ..... 11
Crossover Bias Point ..... 12
Minimum Input Slew Rate Requirement ..... 12
Typical Application Circuits ..... 13
Outline Dimensions ..... 14
Ordering Guide ..... 14

## REVISION HISTORY

## 10/06-Revision 0: Initial Version

## SPECIFICATIONS

## ELECTRICAL CHARACTERISTICS

$\mathrm{V}_{\mathrm{CCI}}=\mathrm{V}_{\mathrm{CCO}}=2.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 1.


## ADCMP603

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AC PERFORMANCE ${ }^{1}$ Rise Time /Fall time Propagation Delay | $\mathrm{t}_{\mathrm{R}} / \mathrm{t}_{\mathrm{F}}$ tPD | $\begin{aligned} & 10 \% \text { to } 90 \%, V_{\text {CCO }}=2.5 \mathrm{~V} \\ & 10 \% \text { to } 90 \%, \mathrm{~V}_{\text {CCO }}=5.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OD}}=50 \mathrm{mV}, \mathrm{~V}_{\text {CCO }}=2.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OD}}=50 \mathrm{mV}, \mathrm{~V}_{\text {CCO }}=5.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OD}}=10 \mathrm{mV}, \mathrm{~V}_{\text {CCO }}=2.5 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 2.2 \\ & 4.5 \\ & 3.5 \\ & 4.8 \\ & 5 \end{aligned}$ |  | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| Propagation Delay Skew—Rising to Falling Transition Propagation Delay Skew—Q to QB <br> Overdrive Dispersion Common-Mode Dispersion <br> Minimum Pulse Width | tpinskew <br> tDIFFSKEW <br> PW ${ }_{\text {MIN }}$ |  |  | $\begin{aligned} & \hline 500 \\ & 300 \\ & 1.5 \\ & 200 \\ & 3.3 \\ & 5.5 \end{aligned}$ |  | ps <br> ps <br> ns <br> ps <br> ns <br> ns |
| POWER SUPPLY <br> Input Supply Voltage Range <br> Output Supply Voltage Range <br> Positive Supply Differential <br> Positive Supply Differential <br> Input Section Supply Current <br> Output Section Supply Current <br> Power Dissipation <br> Power Supply Rejection Ratio <br> Shutdown Mode Supply Current | Vccı <br> Vcco <br> $\mathrm{V}_{\text {cl }}-\mathrm{V}_{\text {cco }}$ <br> $V_{\text {cll }}-V_{\text {cco }}$ <br> Ivca <br> Ivcco <br> PD <br> Pp <br> PSRR | Operating <br> Nonoperating $\begin{aligned} & V_{\mathrm{CcI}}=2.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{Cl}}=2.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{cc}}=2.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{Cc}}=5.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{Cl}}=2.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{cc}}=2.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \\ & -3.0 \\ & -5.5 \end{aligned}$ | $\begin{aligned} & 1.1 \\ & 2.3 \\ & 9 \\ & 21 \\ & \hline 290 \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 5.5 \\ & +3.0 \\ & +5.5 \\ & 1.8 \\ & 3.5 \\ & 11 \\ & 30 \\ & \\ & 430 \\ & \hline \end{aligned}$ | V <br> V <br> V <br> V <br> mA <br> mA <br> mW <br> mW <br> dB <br> $\mu \mathrm{A}$ |

[^0]
## TIMING INFORMATION

Figure 2 illustrates the ADCMP603 latch timing relationships. Table 2 provides definitions of the terms shown in Figure 2.


Table 2. Timing Descriptions

| Symbol | Timing | Description |
| :---: | :---: | :---: |
| tpDH | Input to output high delay | Propagation delay measured from the time the input signal crosses the reference ( $\pm$ the input offset voltage) to the $50 \%$ point of an output low-to-high transition. |
| tpol | Input to output low delay | Propagation delay measured from the time the input signal crosses the reference ( $\pm$ the input offset voltage) to the $50 \%$ point of an output high-to-low transition. |
| tpLOH | Latch enable to output high delay | Propagation delay measured from the $50 \%$ point of the latch enable signal low-to-high transition to the $50 \%$ point of an output low-to-high transition. |
| tplol | Latch enable to output low delay | Propagation delay measured from the $50 \%$ point of the latch enable signal low-to-high transition to the $50 \%$ point of an output high-to-low transition. |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum hold time | Minimum time after the negative transition of the latch enable signal that the input signal must remain unchanged to be acquired and held at the outputs. |
| $t_{\text {PL }}$ | Minimum latch enable pulse width | Minimum time that the latch enable signal must be high to acquire an input signal change. |
| ts | Minimum setup time | Minimum time before the negative transition of the latch enable signal occurs that an input signal change must be present to be acquired and held at the outputs. |
| $\mathrm{t}_{\mathrm{R}}$ | Output rise time | Amount of time required to transition from a low to a high output as measured at the 20\% and $80 \%$ points. |
| $\mathrm{t}_{\mathrm{F}}$ | Output fall time | Amount of time required to transition from a high to a low output as measured at the $20 \%$ and $80 \%$ points. |
| $V_{\text {OD }}$ | Voltage overdrive | Difference between the input voltages $\mathrm{V}_{\mathrm{A}}$ and $\mathrm{V}_{\mathrm{B}}$. |

## ADCMP603

## ABSOLUTE MAXIMUM RATINGS

Table 3.

| Parameter | Rating |
| :---: | :---: |
| Supply Voltages |  |
| Input Supply Voltage (V $\mathrm{V}_{\text {cI }}$ to GND) | -0.5 V to +6.0 V |
| Output Supply Voltage (Vcco to GND) | -0.5 V to +6.0 V |
| Positive Supply Differential $\left(\mathrm{V}_{\mathrm{ccI}}-\mathrm{V}_{\text {cco }}\right)$ | -6.0 V to +6.0 V |
| Input Voltages |  |
| Input Voltage | -0.5 V to $\mathrm{V}_{\mathrm{ccI}}+0.5 \mathrm{~V}$ |
| Differential Input Voltage | $\pm\left(\mathrm{V}_{\text {cla }}+0.5 \mathrm{~V}\right)$ |
| Maximum Input/Output Current | $\pm 50 \mathrm{~mA}$ |
| Shutdown Control Pin |  |
| Applied Voltage (HYS to GND) | -0.5 V to $\mathrm{V}_{\text {cco }}+0.5 \mathrm{~V}$ |
| Maximum Input/Output Current | $\pm 50 \mathrm{~mA}$ |
| Latch/Hysteresis Control Pin |  |
| Applied Voltage (HYS to GND) | -0.5 V to $\mathrm{V}_{\text {cco }}+0.5 \mathrm{~V}$ |
| Maximum Input/Output Current | $\pm 50 \mathrm{~mA}$ |
| Output Current | $\pm 50 \mathrm{~mA}$ |
| Temperature |  |
| Operating Temperature, Ambient | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Operating Temperature, Junction | $150^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
THERMAL RESISTANCE
$\theta_{J A}$ is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

Table 4. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\mathbf{J A}}{ }^{1}$ | Unit |
| :--- | :--- | :--- |
| ADCMP603 LFCSP 12-lead | 62 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| ${ }^{1}$ Measurement in still air. |  |  |

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. |
| :--- | :--- |

 Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## umw. BDTI C. com/ADI

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 3. ADCMP603 Pin Configuration

Table 5. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | $\mathrm{V}_{\text {cco }}$ | Output Section Supply. |
| 2 | $V_{\text {cıI }}$ | Input Section Supply. |
| 3 | $V_{\text {EE }}$ | Negative Supply Voltage. |
| 4 | $V_{P}$ | Noninverting Analog Input. |
| 5 | $V_{\text {EE }}$ | Negative Supply Voltage. |
| 6 | $\mathrm{V}_{\mathrm{N}}$ | Inverting Analog Input. |
| 7 | $\mathrm{S}_{\mathrm{DN}}$ | Shutdown. Drive this pin low to shut down the device. |
| 8 | LE/HYS | Latch/Hysteresis Control. Bias with resistor or current for hysteresis adjustment; drive low to latch. |
| 9 | $\mathrm{V}_{\mathrm{EE}}$ | Negative Supply Voltage. |
| 10 | $\overline{\mathrm{Q}}$ | Inverting Output. $\overline{\mathrm{Q}}$ is at logic low if the analog voltage at the noninverting input, $\mathrm{V}_{\mathrm{P}}$, is greater than the analog voltage at the inverting input, $\mathrm{V}_{\mathrm{N}}$, if the comparator is in compare mode. See the LE/HYS pin description (Pin 8) |
| 11 | $\mathrm{V}_{\text {EE }}$ | $\begin{aligned} & \text { for more jnformation. } \\ & \text { Negative Supply Voltage. } \end{aligned}$ |
| 12 | Q | Noninverting Output. Q is at logic high if the analog voltage at the noninverting input, $\mathrm{V}_{\mathrm{P}}$, is greater than the analog voltage at the inverting input, $\mathrm{V}_{\mathrm{N}}$, if the comparator is in compare mode. See the LE pin description (Pin 8) for more information. |
| Heat Sink Paddle | $\mathrm{V}_{\mathrm{EE}}$ | The metallic back surface of the package is electrically connected to $\mathrm{V}_{\text {EE. }}$ It can be left floating because Pin 3, Pin 5 , Pin 9 , and Pin 11 provide adequate electrical connection. It can also be soldered to the application board if improved thermal and/or mechanical stability is desired. Exposed metal at package corners is connected to the heat sink paddle. |

## ADCMP603

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{V}_{\mathrm{CCI}}=\mathrm{V}_{\mathrm{CCO}}=2.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.


Figure 4. LE/HYS Pin I/V Curve


Figure 5. Son Pin I/V Curve


Figure 6. Input Bias Current vs. Input Common Mode


Figure 7. Vol vs. Load Current

Figure 8. Hysteresis vs. RHYs


Figure 9. Hysteresis vs. Hysteresis Pin Current


Figure 10. Propagation Delay vs. Input Overdrive


Figure 11. Propagation Delay vs. Input Common Mode


Figure 12.50 MHz Output Voltage Waveform at $V_{c c o}=2.5 \mathrm{~V}$


Figure 13.50 MHz Output Voltage Waveform at $V_{c c o}=5.5 \mathrm{~V}$

## ADCMP603

## APPLICATION INFORMATION

## POWER/GROUND LAYOUT AND BYPASSING

The ADCMP603 comparator is a very high speed device. Despite the low noise output stage, it is essential to use proper high speed design techniques to achieve the specified performance. Because comparators are uncompensated amplifiers, feedback in any phase relationship is likely to cause oscillations or undesired hysteresis. Of critical importance is the use of low impedance supply planes, particularly the output supply plane ( $\mathrm{V}_{\mathrm{CCO}}$ ) and the ground plane (GND). Individual supply planes are recommended as part of a multilayer board. Providing the lowest inductance return path for switching currents ensures the best possible performance in the target application.
It is also important to adequately bypass the input and output supplies. Multiple high quality $0.01 \mu \mathrm{~F}$ bypass capacitors should be placed as close as possible to each of the $V_{C C I}$ and $V_{C C O}$ supply pins and should be connected to the GND plane with redundant vias. At least one of these should be placed to provide a physically short return path for output currents flowing back from ground to the $\mathrm{V}_{\mathrm{cco}}$ pin. High frequency bypass capacitors should be carefully selected for minimum inductance and ESR. Parasitic layout inductance should also be strictly controlled to maximize the effectiveness of the bypass at high frequencies.

If the input and output supplies have been connected separately such that $\mathrm{V}_{\mathrm{CCI}} \neq \mathrm{V}_{\mathrm{CCO}}$, care should bê taken to bypass each of these supplies separately to the GND plane. A bypass between them is futile and defeats the purpose of having separate pins. It is recommended that the GND plane separate the $V_{\text {CCI }}$ and $V_{\text {CCO }}$ planes when the circuit board layout is designed to minimize coupling between the two supplies and to take advantage of the additional bypass capacitance from each respective supply to the ground plane. This enhances the performance when split input/output supplies are used. If the input and output supplies are connected together for single-supply operation such that $\mathrm{V}_{\mathrm{CCI}}=$ $\mathrm{V}_{\mathrm{cco}}$, coupling between the two supplies is unavoidable; however, careful board placement can help keep output return currents away from the inputs.

## TTL-/CMOS-COMPATIBLE OUTPUT STAGE

Specified propagation delay performance can be achieved only by keeping the capacitive load at or below the specified minimums. The low skew complementary outputs of the ADCMP603 are designed to directly drive one Schottky TTL or three low power Schottky TTL loads or the equivalent. For large fan outputs, buses, or transmission lines, use an appropriate buffer to maintain the excellent speed and stability of the comparator.
With the rated 5 pF load capacitance applied, more than half of the total device propagation delay is output stage slew time, even at $2.5 \mathrm{~V} \mathrm{~V}_{\mathrm{Cc}}$. Because of this, the total prop delay decreases as $\mathrm{V}_{\mathrm{CCO}}$ decreases, and instability in the power supply may appear as excess delay dispersion.

This delay is measured to the $50 \%$ point for the supply in use; therefore, the fastest times are observed with the $V_{C C}$ supply at 2.5 V , and larger values are observed when driving loads that switch at other levels.
When duty cycle accuracy is critical, the logic being driven should switch at $50 \%$ of $\mathrm{V}_{\mathrm{CC}}$ and load capacitance should be minimized. When in doubt, it is best to power $\mathrm{V}_{\mathrm{CCO}}$ or the entire device from the logic supply and rely on the input PSRR and CMRR to reject noise.
Overdrive and input slew rate dispersions are not significantly affected by output loading and $V_{C C}$ variations.
The TTL-/CMOS-compatible output stage is shown in the simplified schematic diagram (Figure 14). Because of its inherent symmetry and generally good behavior, this output stage is readily adaptable for driving various filters and other unusual loads.


Figure 14. Simplified Schematic Diagram of TTL-/CMOS-Compatible Output Stage

## USING/DISABLING THE LATCH FEATURE

The latch input is designed for maximum versatility. It can safely be left floating for fixed hysteresis or be tied to $\mathrm{V}_{\mathrm{Cc}}$ to remove the hysteresis, or it can be driven low by any standard TTL/CMOS device as a high speed latch.
In addition, the pin can be operated as a hysteresis control pin with a bias voltage of 1.25 V nominal and an input resistance of approximately $7000 \Omega$, allowing the comparator hysteresis to be easily controlled by either a resistor or an inexpensive CMOS DAC.

Hysteresis control and latch mode can be used together if an open drain, an open collector, or a three-state driver is connected parallel to the hysteresis control resistor or current source.
Due to the programmable hysteresis feature, the logic threshold of the latch pin is approximately 1.1 V regardless of $\mathrm{V}_{\mathrm{cc}}$.

## OPTIMIZING PERFORMANCE

As with any high speed comparator, proper design and layout techniques are essential for obtaining the specified performance. Stray capacitance, inductance, inductive power and ground impedances, or other layout issues can severely limit performance and often cause oscillation. Large discontinuities along input and output transmission lines can also limit the specified pulsewidth dispersion performance. The source impedance should be minimized as much as is practicable. High source impedance, in combination with the parasitic input capacitance of the comparator, causes an undesirable degradation in bandwidth at the input, thus degrading the overall response. Thermal noise from large resistances can easily cause extra jitter with slowly slewing input signals; higher impedances encourage undesired coupling.

## COMPARATOR PROPAGATION DELAY DISPERSION

The ADCMP603 comparator is designed to reduce propagation delay dispersion over a wide input overdrive range of 5 mV to $\mathrm{V}_{\mathrm{CCI}}-1 \mathrm{~V}$. Propagation delay dispersion is the variation in propagation delay that results from a change in the degree of overdrive or slew rate (that is, how far or how fast the input signal exceeds the switching threshold).
Propagation delay dispersion is a specification that becomes important in high speed, time-critical applications, such as data communication, automatic test and measurement, and instrumentation. It is also important in event-driven applications, such as pulse spectroscopy, nuclear instrumentation, and medical imaging. Dispersion is defined as the variation in propagation delay as the input overdrive conditions are changed (Figure 15 and Figure 16).
ADCMP603 dispersion is typically $<2 \mathrm{~ns}$ as the overdrive varies from 10 mV to 125 mV . This specification applies to both positive and negative signals because the device has very closely matched delays for both positive-going and negative-going inputs.


Figure 15. Propagation Delay—Overdrive Dispersion


Figure 16. Propagation Delay—Slew Rate Dispersion

## COMPARATOR HYSTERESIS

The addition of hysteresis to a comparator is often desirable in a noisy environment, or when the differential input amplitudes are relatively small or slow moving. Figure 17 shows the transfer function for a comparator with hysteresis. As the input voltage approaches the threshold ( 0.0 V , in this example) from below the threshold region in a positive direction, the comparator switches from low to high when the input crosses $+\mathrm{V}_{\mathrm{H}} / 2$, and the new switching threshold becomes $-\mathrm{V}_{\mathrm{H}} / 2$. The comparator remains in the high state until the new threshold, $-\mathrm{V}_{\mathrm{H}} / 2$, is crossed from below the threshold region in a negative direction. In this manner, noise or feedback output signals centered on 0.0 V input cannot cause the comparator to switch states unless it exceeds the region bounded by $\pm \mathrm{V}_{\mathrm{H}} / 2$.


Figure 17. Comparator Hysteresis Transfer Function
The customary technique for introducing hysteresis into a comparator uses positive feedback from the output back to the input. One limitation of this approach is that the amount of hysteresis varies with the output logic levels, resulting in hysteresis that is not symmetric about the threshold. The external feedback network can also introduce significant parasitics that reduce high speed performance and induce oscillation in some cases.

## ADCMP603

The ADCMP603 comparator offers a programmable hysteresis feature that can significantly improve accuracy and stability. Connecting an external pull-down resistor or a current source from the LE/HYS pin to GND varies the amount of hysteresis in a predictable, stable manner. Leaving the LE/HYS pin disconnected or driving it high removes the hysteresis. The maximum hysteresis that can be applied using this pin is approximately 160 mV . Figure 18 illustrates the amount of hysteresis applied as a function of the external resistor value, and Figure 9 illustrates hysteresis as a function of the current.

The hysteresis control pin appears as a 1.25 V bias voltage seen through a series resistance of $7 \mathrm{k} \Omega \pm 20 \%$ throughout the hysteresis control range. The advantages of applying hysteresis in this manner are improved accuracy, improved stability, reduced component count, and maximum versatility. An external bypass capacitor is not recommended on the HYS pin because it impairs the latch function and often degrades the jitter performance of the device. As described in the Using/Disabling the Latch Feature section, hysteresis control need not compromise the latch function.

## CROSSOVER BIAS POINT

In both op amps and comparators, rail-to-rail inputs of this type have a dual front-end design. Certain devices are active near the $\mathrm{V}_{\mathrm{CC}}$ rail and others are active near the $\mathrm{V}_{\mathrm{EE}}$ rail. At some predetermined point in the common-mode range, a crossover occurs. At this point, typically $\mathrm{V}_{\mathrm{CC}} / 2$, the direction of the bias current reverses and the measured offset voltages and currents change.
The ADCMP603 slightly elaborates on this scheme. Crossover points can be found at approximately 0.8 V and 1.6 V .


Figure 18. Hysteresis vs. Rhys Control Resistor

## MINIMUM INPUT SLEW RATE REQUIREMENT

With the rated load capacitance and normal good PC Board design practice, as discussed in the Optimizing Performance section, these comparators should be stable at any input slew rate with no hysteresis. Broadband noise from the input stage is observed in place of the violent chattering seen with most other high speed comparators. With additional capacitive loading or poor bypassing, more persistent oscillations are seen. This oscillation is due to the high gain bandwidth of the comparator in combination with feedback parasitics in the package and PC board. In manylapplications, chattering is not harmful since the first cycle of the oscillation occurs elose to $V$ os.

## TYPICAL APPLICATION CIRCUITS



Figure 19. Self-Biased, 50\% Slicer


Figure 22. Duty Cycle to Differential Voltage Converter


Figure 23. Hysteresis Adjustment with Latch


Figure 24. Oscillator and Pulse-Width Modulator

## ADCMP603

## OUTLINE DIMENSIONS



Figure 25. 12-Lead Lead Frame Chip Scale Package [LFCSP_VQ] $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ Body, Very Thin Quad (CP-12-1)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option | Branding |
| :--- | :--- | :--- | :--- | :--- |
| ADCMP603BCPZ-WP ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 12-Lead Lead Frame Chip Scale Package [LFCSP_VQ] | CP-12-1 | G0D |
| ADCMP603BCPZ-R2 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 12-Lead Lead Frame Chip Scale Package [LFCSP_VQ] | CP-12-1 | G0D |
| ADCMP603BCPZ-R7 ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 12-Lead Lead Frame Chip Scale Package [LFCSP_VQ] | CP-12-1 | G0D |
| ${ }^{1} \mathrm{Z}=$ Pb-free part. |  |  |  |  |

NOTES

## umw. BDTI C. com/ADI

## ADCMP603

## NOTES

umw. BDTI C. com/ADI


[^0]:    ${ }^{1} \mathrm{~V}_{\mathrm{IN}}=100 \mathrm{mV}$ square input at $50 \mathrm{MHz}, \mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{V}_{\mathrm{CCI}}=\mathrm{V}_{\mathrm{CCO}}=2.5 \mathrm{~V}$, unless otherwise noted.

