## Linear LTC3350 System Monitor Datasheet

http://www.manuallib.com/linear/ltc3350-system-monitor-datasheet.html

The LTC®3350 is a backup power controller that can charge and monitor a series stack of one to four supercapacitors. The LTC3350's synchronous step-down controller drives Nchannel MOSFETs for constant current/constant voltage charging with programmable input current limit. In addition, the step-down converter can run in reverse as a step-up converter to deliver power from the supercapacitor stack to the backup supply rail. Internal balancers eliminate the need for external balance resistors and each capacitor has a shunt regulator for overvoltage protection.

ManualLib.com collects and classifies the global product instrunction manuals to help users access anytime and anywhere, helping users make better use of products.

http://www.manuallib.com





## High Current Supercapacitor Backup Controller and System Monitor

## **FEATURES**

- High Efficiency Synchronous Step-Down CC/CV Charging of One to Four Series Supercapacitors
- Step-Up Mode in Backup Provides Greater Utilization of Stored Energy in Supercapacitors
- 14-Bit ADC for Monitoring System Voltages/Currents, Capacitance and ESR
- Active Overvoltage Protection Shunts
- Internal Active Balancers—No Balance Resistors
- V<sub>IN</sub>: 4.5V to 35V, V<sub>CAP(n)</sub>: Up to 5V per Capacitor, Charge/Backup Current: 10+A
- Programmable Input Current Limit Prioritizes System Load Over Capacitor Charge Current
- Dual Ideal Diode PowerPath<sup>™</sup> Controller
- All N-FET Charger Controller and PowerPath Controller
- Compact 38-Lead 5mm × 7mm QFN Package

## **APPLICATIONS**

- High Current 12V Ride-Through UPS
- Servers/Mass Storage/High Availability Systems

### DESCRIPTION

The LTC®3350 is a backup power controller that can charge and monitor a series stack of one to four supercapacitors. The LTC3350's synchronous step-down controller drives N-channel MOSFETs for constant current/constant voltage charging with programmable input current limit. In addition, the step-down converter can run in reverse as a step-up converter to deliver power from the supercapacitor stack to the backup supply rail. Internal balancers eliminate the need for external balance resistors and each capacitor has a shunt regulator for overvoltage protection.

The LTC3350 monitors system voltages, currents, stack capacitance and stack ESR which can all be read over the I<sup>2</sup>C/SMBus. The dual ideal diode controller uses N-channel MOSFETs for low loss power paths from the input and supercapacitors to the backup system supply. The LTC3350 is available in a low profile 38-lead 5mm  $\times$  7mm  $\times$  0.75mm QFN surface mount package.

LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks and PowerPath are trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners. Patents pending.

## TYPICAL APPLICATION

High Current Supercapacitor Charger and Backup Supply





3350p

TECHNOLOGY LINEAR

For more information www.linear.com/LTC3350

# LTC3350

## TABLE OF CONTENTS

| Features                                        | 1    |
|-------------------------------------------------|------|
| Applications                                    | . 1  |
| Typical Application                             | . 1  |
| Description                                     | . 1  |
| Absolute Maximum Ratings                        | . 3  |
| Order Information                               |      |
| Pin Configuration                               |      |
| Electrical Characteristics                      | . 4  |
| Typical Performance Characteristics             |      |
| Pin Functions                                   |      |
| Block Diagram                                   |      |
| Timing Diagram                                  |      |
| Operation                                       |      |
| Introduction                                    |      |
| Bidirectional Switching Controller—Step-Down    |      |
| Mode                                            | . 13 |
| Bidirectional Switching Controller—Step-Up Mode | 14   |
| Ideal Diodes                                    |      |
| Gate Drive Supply (DRV <sub>CC</sub> )          |      |
| Undervoltage Lockout (UVLO)                     |      |
| RT Oscillator and Switching Frequency           |      |
| Input Overvoltage Protection                    | . 16 |
| V <sub>CAP</sub> DAC                            |      |
| Power-Fail (PF) Comparator                      |      |
| Charge Status Indication                        | . 16 |
| Capacitor Voltage Balancer                      |      |
| Capacitor Shunt Regulators                      |      |
| I <sup>2</sup> C/SMBus and SMBALERT             | . 17 |
| Analog-to-Digital Converter                     | . 17 |
| Capacitance and ESR Measurement                 | . 17 |
| Monitor Status Register                         | . 18 |
| Charge Status Register                          | . 19 |
| Limit Checking and Alarms                       | . 19 |
| Die Temperature Sensor                          | . 19 |
| General Purpose Input                           | . 19 |
| Applications Information                        | 20   |

| Digital Configuration                                          | 20 |
|----------------------------------------------------------------|----|
| Capacitor Configuration                                        | 20 |
| Capacitor Shunt Regulator Programming                          | 20 |
| Setting Input and Charge Currents                              | 20 |
| Low Current Charging and High Current Backup                   | 21 |
| Setting V <sub>CAP</sub> Voltage                               |    |
| Power-Fail Comparator Input Voltage Threshold .                | 21 |
| Setting V <sub>OUT</sub> Voltage in Backup Mode                |    |
| Compensation                                                   |    |
| Minimum V <sub>CAP</sub> Voltage in Backup Mode                | 23 |
| Optimizing Supercapacitor Energy Storage                       |    |
| Capacity                                                       |    |
| Capacitor Selection Procedure                                  |    |
| Inductor Selection                                             |    |
| C <sub>OUT</sub> and C <sub>CAP</sub> Capacitance              |    |
| Power MOSFET Selection                                         |    |
| Schottky Diode Selection                                       |    |
| Top MOSFET Driver Supply (C <sub>B</sub> , D <sub>B</sub> )    |    |
| INTV <sub>CC</sub> /DRV <sub>CC</sub> and IC Power Dissipation |    |
| Minimum On-Time Considerations                                 |    |
| Ideal Diode MOSFET Selection                                   |    |
| PCB Layout Considerations                                      |    |
| Register Map                                                   |    |
| Register Descriptions                                          |    |
| Typical Applications                                           |    |
| Package Description                                            |    |
| Typical Application                                            |    |
| Related Parts                                                  | 44 |
|                                                                |    |



## **ABSOLUTE MAXIMUM RATINGS**

(Note 1)

| 0.3V to 40V      |
|------------------|
| 0.3V to 22V      |
|                  |
| 0.3V to 5.5V     |
| PGD,             |
| 0.3V to 5.5V     |
| . −0.3V to 45.5V |
| 0.3V to 20V      |
| 0.3 to 3V        |
| 0.3V to 5.5V     |
| 0.3V to 0.3V     |
| 100mA            |
| 600mA            |
| 10mA             |
|                  |
| 40°C to 125°C    |
| -65°C to 150°C   |
|                  |

## PIN CONFIGURATION



## ORDER INFORMATION

| LEAD FREE FINISH | TAPE AND REEL     | PART MARKING | PACKAGE DESCRIPTION             | TEMPERATURE RANGE |
|------------------|-------------------|--------------|---------------------------------|-------------------|
| LTC3350EUHF#PBF  | LTC3350EUHF#TRPBF | 3350         | 38-Lead (5mm × 7mm) Plastic QFN | -40°C to 125°C    |
| LTC3350IUHF#PBF  | LTC3350IUHF#TRPBF | 3350         | 38-Lead (5mm × 7mm) Plastic QFN | -40°C to 125°C    |

Consult LTC Marketing for parts specified with wider operating temperature ranges.

Consult LTC Marketing for information on nonstandard lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/

For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/



| SYMBOL                 | PARAMETER                                                            | CONDITIONS                                                                         |   | MIN            | TYP            | MAX            | UNITS      |
|------------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------|---|----------------|----------------|----------------|------------|
| Switching R            | egulator                                                             |                                                                                    |   |                |                |                |            |
| V <sub>IN</sub>        | Input Supply Voltage                                                 |                                                                                    | • | 4.5            |                | 35             | V          |
| IQ                     | Input Quiescent Current (Note 4)                                     |                                                                                    |   |                | 4              |                | mA         |
| V <sub>CAPFBHI</sub>   | Maximum Regulated V <sub>CAP</sub> Feedback Voltage                  | V <sub>CAPDAC</sub> Full Scale (1111b)                                             | • | 1.188<br>1.176 | 1.200<br>1.200 | 1.212<br>1.224 | V          |
| V <sub>CAPFBLO</sub>   | Minimum Regulated V <sub>CAP</sub> Feedback Voltage                  | V <sub>CAPDAC</sub> Zero Scale (0000b)                                             |   | 0.628          | 0.638          | 0.647          | V          |
| I <sub>CAPFB</sub>     | CAPFB Input Leakage Current                                          | V <sub>CAPFB</sub> = 1.2V                                                          | • | -50            |                | 50             | nA         |
| V <sub>OUTFB</sub>     | Regulated V <sub>OUT</sub> Feedback Voltage                          |                                                                                    | • | 1.188<br>1.176 | 1.200<br>1.200 | 1.212<br>1.224 | V          |
| V <sub>OUTFB(TH)</sub> | OUTFET Turn-Off Threshold                                            | Falling Threshold                                                                  |   | 1.27           | 1.3            | 1.33           | V          |
| I <sub>OUTFB</sub>     | OUTFB Input Leakage Current                                          | V <sub>OUTFB</sub> = 1.2V                                                          | • | -50            |                | 50             | nA         |
| V <sub>OUTBST</sub>    | V <sub>OUT</sub> Boost Voltage                                       | V <sub>IN</sub> = 0V                                                               | • | 4.5            |                | 35             | V          |
| V <sub>UVLO</sub>      | INTV <sub>CC</sub> Undervoltage Lockout                              | Rising Threshold<br>Falling Threshold                                              | • | 3.85           | 4.3<br>4       | 4.45           | V          |
| V <sub>DRVUVLO</sub>   | DRV <sub>CC</sub> Undervoltage Lockout                               | Rising Threshold<br>Falling Threshold                                              | • | 3.75           | 4.2<br>3.9     | 4.35           | V          |
| V <sub>DUVLO</sub>     | V <sub>IN</sub> – V <sub>CAP</sub> Differential Undervoltage Lockout | Rising Threshold<br>Falling Threshold                                              | • | 145<br>55      | 185<br>90      | 225<br>125     | mV<br>mV   |
| V <sub>OVLO</sub>      | V <sub>IN</sub> Overvoltage Lockout                                  | Rising Threshold<br>Falling Threshold                                              | • | 37.7<br>36.3   | 38.6<br>37.2   | 39.5<br>38.1   | V          |
| V <sub>VCAPP5</sub>    | Charge Pump Output Voltage                                           | Relative to $V_{CAP}$ , $0V \le V_{CAP} \le 20V$                                   |   |                | 5              |                | V          |
| Input Curren           | t Sense Amplifier                                                    |                                                                                    |   |                |                |                |            |
| V <sub>SNSI</sub>      | Regulated Input Current Sense Voltage<br>(VOUTSP – VOUTSN)           |                                                                                    | • | 31.36<br>31.04 | 32.00<br>32.00 | 32.64<br>32.96 | mV<br>mV   |
| V <sub>CMI</sub>       | Common Mode Range (VOUTSP, VOUTSN)                                   |                                                                                    |   | 4.5            |                | 35             | V          |
| Charge Curr            | ent Sense Amplifier                                                  |                                                                                    |   |                |                |                |            |
| V <sub>SNSC</sub>      | Regulated Charge Current Sense Voltage (ICAP – VCAP)                 | V <sub>CAP</sub> = 10V                                                             | • | 31.36<br>31.04 | 32.00<br>32.00 | 32.64<br>32.96 | mV<br>mV   |
| V <sub>CMC</sub>       | Common Mode Range (ICAP, VCAP)                                       |                                                                                    |   | 0              |                | 20             | V          |
| $V_{PEAK}$             | Peak Inductor Current Sense Voltage                                  |                                                                                    | • | 51             | 58             | 65             | mV         |
| $\overline{V_{REV}}$   | Reverse Inductor Current Sense Voltage                               | Step-Down Mode                                                                     | • | 3.867          | 7              | 10             | mV         |
| I <sub>ICAP</sub>      | ICAP Pin Current                                                     | Step-Down Mode, V <sub>SNSC</sub> = 32mV<br>Step-Up Mode, V <sub>SNSC</sub> = 32mV |   |                | 30<br>135      |                | μA<br>μA   |
| Error Amplif           | ier                                                                  |                                                                                    |   |                |                |                |            |
| g <sub>MV</sub>        | V <sub>CAP</sub> Voltage Loop Transconductance                       |                                                                                    |   |                | 1              |                | mmho       |
| 9 <sub>MC</sub>        | Charge Current Loop Transconductance                                 |                                                                                    |   |                | 64             |                | μmho       |
| 9мі                    | Input Current Loop Transconductance                                  |                                                                                    |   |                | 64             |                | μmho       |
| 9мо                    | V <sub>OUT</sub> Voltage Loop Transconductance                       |                                                                                    |   |                | 400            |                | μmho       |
| Oscillator             |                                                                      |                                                                                    |   |                |                |                |            |
| f <sub>SW</sub>        | Switching Frequency                                                  | R <sub>T</sub> = 107k                                                              | • | 495<br>490     | 500<br>500     | 505<br>510     | kHz<br>kHz |
|                        | Maximum Programmable Frequency                                       | R <sub>T</sub> = 53.6k                                                             |   |                | 1              |                | MHz        |
|                        | Minimum Programmable Frequency                                       | $R_T = 267k$                                                                       |   |                | 200            |                | kHz        |



| SYMBOL                  | PARAMETER                                                                       | CONDITIONS                                                  |   | MIN      | TYP      | MAX   | UNITS  |
|-------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------|---|----------|----------|-------|--------|
| DC <sub>MAX</sub>       | Maximum Duty Cycle                                                              | Step-Down Mode<br>Step-Up Mode                              |   | 97<br>87 | 98<br>93 | 99.5  | %<br>% |
| Gate Drivers            |                                                                                 |                                                             |   |          | ,        |       |        |
| R <sub>UP-TG</sub>      | TGATE Pull-Up On-Resistance                                                     |                                                             |   |          | 2        |       | Ω      |
| R <sub>DOWN-TG</sub>    | TGATE Pull-Down On-Resistance                                                   |                                                             |   |          | 0.6      |       | Ω      |
| R <sub>UP-BG</sub>      | BGATE Pull-Up On-Resistance                                                     |                                                             |   |          | 2        |       | Ω      |
| R <sub>DOWN-BG</sub>    | BGATE Pull-Down On-Resistance                                                   |                                                             |   |          | 0.6      |       | Ω      |
| t <sub>r-TG</sub>       | TGATE 10% to 90% Rise Time                                                      | C <sub>LOAD</sub> = 3.3nF                                   |   |          | 18       | 25    | ns     |
| t <sub>f-TG</sub>       | TGATE 10% to 90% Fall Time                                                      | C <sub>LOAD</sub> = 3.3nF                                   |   |          | 8        | 15    | ns     |
| t <sub>r-BG</sub>       | BGATE 10% to 90% Rise Time                                                      | C <sub>LOAD</sub> = 3.3nF                                   |   |          | 18       | 25    | ns     |
| t <sub>f-BG</sub>       | BGATE 10% to 90% Fall Time                                                      | C <sub>LOAD</sub> = 3.3nF                                   |   |          | 8        | 15    | ns     |
| $t_{NO}$                | Non-Overlap Time                                                                |                                                             |   |          | 50       |       | ns     |
| t <sub>ON(MIN)</sub>    |                                                                                 |                                                             |   |          | 85       |       | ns     |
| INTV <sub>CC</sub> Line | ar Regulator                                                                    |                                                             |   |          |          |       |        |
| V <sub>INTVCC</sub>     | Internal V <sub>CC</sub> Voltage                                                | $5.2V \le V_{IN} \le 35V$                                   |   |          | 5        |       | V      |
| $\Delta V_{INTVCC}$     | Load Regulation                                                                 | I <sub>INTVCC</sub> = 50mA                                  |   |          | -1.5     | -2.5  | %      |
| PowerPath/I             | deal Diodes                                                                     |                                                             |   |          |          |       |        |
| V <sub>FT0</sub>        | Forward Turn-On Voltage                                                         |                                                             |   |          | 65       |       | mV     |
| $\overline{V_{FR}}$     | Forward Regulation                                                              |                                                             |   |          | 30       |       | mV     |
| $\overline{V_{RTO}}$    | Reverse Turn Off                                                                |                                                             |   |          | -30      |       | mV     |
| t <sub>IF(ON)</sub>     | INFET Rise Time                                                                 | INFET – V <sub>IN</sub> > 3V, C <sub>INFET</sub> = 3.3nF    |   |          | 560      |       | μs     |
| t <sub>IF(OFF)</sub>    | INFET Fall Time                                                                 | INFET – V <sub>IN</sub> < 1V, C <sub>INFET</sub> = 3.3nF    |   |          | 1.5      |       | μs     |
| t <sub>OF(ON)</sub>     | OUTFET Rise Time                                                                | OUTFET – V <sub>CAP</sub> > 3V, C <sub>OUTFET</sub> = 3.3nF |   |          | 0.13     |       | μs     |
| t <sub>OF(OFF)</sub>    | OUTFET Fall Time                                                                | OUTFET – V <sub>CAP</sub> < 1V, C <sub>OUTFET</sub> = 3.3nF |   |          | 0.26     |       | μs     |
| Power-Fail (            | Comparator                                                                      |                                                             |   |          |          |       |        |
| V <sub>PFI(TH)</sub>    | PFI Input Threshold (Falling Edge)                                              |                                                             | • | 1.147    | 1.17     | 1.193 | V      |
| V <sub>PFI(HYS)</sub>   | PFI Hysteresis                                                                  |                                                             |   |          | 30       |       | mV     |
| I <sub>PFI</sub>        | PFI Input Leakage Current                                                       | V <sub>PFI</sub> = 0.5V                                     | • | -50      |          | 50    | nA     |
| $V_{\overline{PFO}}$    | PFO Output Low Voltage                                                          | I <sub>SINK</sub> = 5mA                                     |   |          | 200      |       | mV     |
| I <sub>PFO</sub>        | PFO High-Z Leakage Current                                                      | $V_{\overline{PFO}} = 5V$                                   | • |          |          | 1     | μA     |
|                         | PFI Falling to PFO Low Delay                                                    | 20mV of Overdrive on PFI                                    |   |          | 85       |       | ns     |
|                         | PFI Rising to PFO High Delay                                                    | 20mV of Overdrive on PFI                                    |   |          | 0.4      |       | μs     |
| CAPGD                   |                                                                                 |                                                             |   |          |          |       |        |
| V <sub>CAPFB(TH)</sub>  | CAPGD Rising Threshold as % of Regulated V <sub>CAP</sub> Feedback Voltage      | V <sub>capfb_dac</sub> = Full Scale (1111b)                 | • | 90       | 92       | 94    | %      |
| V <sub>CAPFB(HYS)</sub> | CAPGD Hysteresis at CAPFB as a % of Regulated V <sub>CAP</sub> Feedback Voltage | V <sub>capfb_dac</sub> = Full Scale (1111b)                 |   |          | 1.25     |       | %      |
| $V_{CAPGD}$             | CAPGD Output Low Voltage                                                        | I <sub>SINK</sub> = 5mA                                     |   |          | 200      |       | mV     |
| I <sub>CAPGD</sub>      | CAPGD High-Z Leakage Current                                                    | V <sub>CAPGD</sub> = 5V                                     | • |          |          | 1     | μA     |



| SYMBOL                 | PARAMETER                                       | CONDITIONS                                                | MIN                                   | TYP   | MAX        | UNITS   |
|------------------------|-------------------------------------------------|-----------------------------------------------------------|---------------------------------------|-------|------------|---------|
| Analog-to-D            | igital Converter                                |                                                           | · · · · · · · · · · · · · · · · · · · |       |            |         |
| $\overline{V_{RES}}$   | Measurement Resolution                          |                                                           |                                       | 16    |            | Bits    |
| V <sub>GPI</sub>       | General Purpose Input Voltage Range             | Unbuffered<br>Buffered                                    | 0 0                                   |       | 5<br>3.5   | V       |
| I <sub>GPI</sub>       | General Purpose Input Pin Leakage Current       | Buffered Input                                            |                                       |       | 1          | μA      |
| R <sub>GPI</sub>       | GPI Pin Resistance                              | Buffer Disabled                                           |                                       | 2.5   |            | MΩ      |
| Measureme              | nt System Error                                 |                                                           |                                       |       |            |         |
| V <sub>ERR</sub>       | Measurement Error (Note 5)                      | $V_{IN} = 0V$<br>$V_{IN} = 30V$                           |                                       |       | 100<br>1.5 | mV<br>% |
|                        |                                                 | $V_{OUTSP} = 5V$<br>$V_{OUTSP} = 30V$                     |                                       |       | 100<br>1.5 | mV<br>% |
|                        |                                                 | $V_{CAP} = 0V$<br>$V_{CAP} = 10V$                         |                                       |       | 100<br>1.5 | mV<br>% |
|                        |                                                 | $V_{GPI} = 0V$ , Unbuffered $V_{GPI} = 3.5V$ , Unbuffered |                                       |       | 2<br>1     | mV<br>% |
|                        |                                                 | $V_{CAP1} = 0V$<br>$V_{CAP1} = 2V$                        |                                       |       | 2<br>1     | mV<br>% |
|                        |                                                 | $V_{CAP2} = 0V$<br>$V_{CAP2} = 2V$                        |                                       |       | 2<br>1     | mV<br>% |
|                        |                                                 | $V_{CAP3} = 0V$<br>$V_{CAP3} = 2V$                        |                                       |       | 2<br>1     | mV<br>% |
|                        |                                                 | V <sub>CAP4</sub> = 0V<br>V <sub>CAP4</sub> = 2V          |                                       |       | 2<br>1     | mV<br>% |
|                        |                                                 | V <sub>SNSI</sub> = 0mV<br>V <sub>SNSI</sub> = 32mV       |                                       |       | 200<br>2   | μV<br>% |
|                        |                                                 | V <sub>SNSC</sub> = 0mV<br>V <sub>SNSC</sub> = 32mV       |                                       |       | 200<br>2   | μV<br>% |
| CAP1 to CA             | P4                                              |                                                           |                                       |       |            |         |
| R <sub>SHNT</sub>      | Shunt Resistance                                |                                                           |                                       | 0.5   |            | Ω       |
| DV <sub>CAPMAX</sub>   | Maximum Capacitor Voltage with Shunts Enabled   | 2 or More Capacitors in Stack                             |                                       |       | 3.6        | V       |
| Programmi              | ng Pins                                         |                                                           |                                       |       |            |         |
| $V_{ITST}$             | ITST Voltage                                    | $R_{TST} = 121\Omega$                                     | 1.185                                 | 1.197 | 1.209      | V       |
| I <sup>2</sup> C/SMBus | - SDA, SCL, <u>SMBALERT</u>                     |                                                           |                                       |       |            |         |
| $V_{IH}$               | Input High Threshold                            |                                                           | 1.5                                   |       |            | V       |
| $\overline{V_{IL}}$    | Input Low Threshold                             |                                                           |                                       |       | 0.8        | V       |
| f <sub>SCL</sub>       | SCL Clock Frequency                             |                                                           |                                       |       | 400        | kHz     |
| $t_{LOW}$              | Low Period of SCL Clock                         |                                                           | 1.3                                   |       |            | μs      |
| t <sub>HIGH</sub>      | High Period of SCL Clock                        |                                                           | 0.6                                   |       |            | μs      |
| t <sub>BUF</sub>       | Bus Free Time Between Start and Stop Conditions |                                                           | 1.3                                   |       |            | μs      |
| t <sub>HD,STA</sub>    | Hold Time, After (Repeated) Start Condition     |                                                           | 0.6                                   |       |            | μs      |
| t <sub>SU,STA</sub>    | Setup Time After a Repeated Start Condition     |                                                           | 0.6                                   |       |            | μs      |
| t <sub>SU,STO</sub>    | Stop Condition Set-Up Time                      |                                                           | 0.6                                   |       |            | μs      |
| t <sub>HD,DATO</sub>   | Output Data Hold Time                           |                                                           | 0                                     |       | 900        | ns      |



| SYMBOL                | PARAMETER                           | CONDITIONS                 |   | MIN | TYP | MAX | UNITS |
|-----------------------|-------------------------------------|----------------------------|---|-----|-----|-----|-------|
| t <sub>HD,DATI</sub>  | Input Data Hold Time                |                            |   | 0   |     |     | ns    |
| t <sub>SU,DAT</sub>   | Data Set-Up Time                    |                            |   | 100 |     |     | ns    |
| t <sub>SP</sub>       | Input Spike Suppression Pulse Width |                            |   |     |     | 50  | ns    |
| V <sub>SMBALERT</sub> | SMBALERT Output Low Voltage         | I <sub>SINK</sub> = 1mA    |   |     | 200 |     | mV    |
| I <sub>SMBALERT</sub> | SMBALERT High-Z Leakage Current     | V <sub>SMBALERT</sub> = 5V | • |     |     | 1   | μА    |

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

Note 2: The LTC3350 is tested under pulsed load conditions such that  $T_J \approx T_A.$  The LTC3350E is guaranteed to meet specifications from 0°C to 125°C junction temperature. Specifications over the  $-40^{\circ}C$  to 125°C operating junction temperature range are assured by design, characterization and correlation with statistical process controls. The LTC3350I is guaranteed over the  $-40^{\circ}C$  to 125°C operating junction temperature range. Note that the maximum ambient temperature consistent with these specifications is determined by specific operating conditions in conjunction with board layout, the rated package thermal impedance and other environmental factors. The junction temperature  $(T_J,$  in °C) is calculated from the ambient temperature  $(T_A,$  in °C) and power dissipation  $(P_D,$  in Watts) according to the formula:

 $T_J = T_A + (P_D \bullet \theta_{JA})$ where  $\theta_{JA} = 34^{\circ}C/W$  for the UHF package. **Note 3:** The LTC3350 includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed 125°C when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability.

**Note 4:** Dynamic supply current is higher due to the gate charge being delivered at the switching frequency. See the Applications Information section.

**Note 5:** Measurement error is the magnitude of the difference between the actual measured value and the ideal value.  $V_{SNSI}$  is the voltage between VOUTSP and VOUTSN, representing input current.  $V_{SNSC}$  is the voltage between ICAP and VCAP, representing charge current. Error for  $V_{SNSI}$  and  $V_{SNSC}$  is expressed in  $\mu V$ , a conversion to an equivalent current may be made by dividing by the sense resistors,  $R_{SNSI}$  and  $R_{SNSC}$ , respectively.

## TYPICAL PERFORMANCE CHARACTERISTICS

T<sub>A</sub> = 25°C, Application Circuit 4 unless otherwise noted.

#### **Supercapacitor Backup Operation**



#### **HV Electrolytic Backup Operation**



#### Shunt Operation Using V<sub>CAP2</sub>



3350p



## TYPICAL PERFORMANCE CHARACTERISTICS

T<sub>A</sub> = 25°C, Application Circuit 4 unless otherwise noted.





## TYPICAL PERFORMANCE CHARACTERISTICS

 $T_A = 25$ °C, Application Circuit 4 unless otherwise noted.



## PIN FUNCTIONS

SCL (Pin 1): Clock Pin for the I<sup>2</sup>C/SMBus Serial Port.

**SDA (Pin 2):** Bidirectional Data Pin for the I<sup>2</sup>C/SMBus Serial Port.

**SMBALERT** (**Pin 3**): Interrupt Output. This open-drain output is pulled low when an alarm threshold is exceeded, and will remain low until the acknowledgement of the part's response to an SMBus ARA.

**CAPGD (Pin 4):** Capacitor Power Good. This open-drain output is pulled low when CAPFB is below 92% of its regulation point.

**VC (PIN 5):** Control Voltage Pin. This is the compensation node for the charge current, input current, supercapacitor stack voltage and output voltage control loops. An RC network is connected between VC and SGND. Nominal voltage range for this pin is 1V to 3V.

**CAPFB (Pin 6):** Capacitor Stack Feedback Pin. This pin closes the feedback loop for constant voltage regulation. An external resistor divider between VCAP and SGND with the center tap connected to CAPFB programs the final supercapacitor stack voltage. This pin is nominally equal to the output of the  $V_{CAP}$  DAC when the synchronous controller is in constant voltage mode while charging.





## PIN FUNCTIONS

**OUTFB (Pin 7):** Step-Up Mode Feedback Pin. This pin closes the feedback loop for voltage regulation of  $V_{OUT}$  during input power failure using the synchronous controller in step-up mode. An external resistor divider between  $V_{OUT}$  and SGND with the center tap connected to OUTFB programs the minimum backup supply rail voltage when input power is unavailable. This pin is nominally 1.2V when in backup and the synchronous controller is not in current limit. To disable step-up mode tie OUTFB to INTV<sub>CC</sub>.

**SGND (Pin 8):** Signal Ground. All small-signal and compensation components should be connected to this pin, which in turn connects to PGND at one point. This pin should also Kelvin to the bottom plate of the capacitor stack.

**RT (Pin 9):** Timing Resistor. The switching frequency of the synchronous controller is set by placing a resistor, R<sub>T</sub>, from this pin to SGND. This resistor is always required. If not present the synchronous controller will not start.

**GPI (Pin 10):** General Purpose Input. The voltage on this pin is digitized directly by the ADC. For high impedance inputs an internal buffer can be selected and used to drive the ADC. The GPI pin can be connected to a negative temperature coefficient (NTC) thermistor to monitor the temperature of the supercapacitor stack. A low drift bias resistor is required from INTV<sub>CC</sub> to GPI and a thermistor is required from GPI to ground. Connect GPI to SGND if not used. The digitized voltage on this pin can be read in the meas\_gpi register.

**ITST (Pin 11):** Programming Pin for Capacitance Test Current. This current is used to partially discharge the capacitor stack at a precise rate for capacitance measurement. This pin servos to 1.2V during a capacitor measurement. A resistor,  $R_{TST}$ , from this pin to SGND programs the test current.  $R_{TST}$  must be at least 121 $\Omega$ .

**CAPRTN (Pin 12):** Capacitor Stack Shunt Return Pin. This pin is connected to the grounded bottom plate of the first super capacitor in the stack through a shunt resistor.

**CAP1 (Pin 13):** First Supercapacitor Pin. The top plate of the first supercapacitor and the bottom plate of the second supercapacitor are connected to this pin through a shunt resistor. CAP1 and CAPRTN are used to measure the voltage

across the first super capacitor and to shunt current around the capacitor to provide balancing and prevent overvoltage. The voltage between this pin and CAPRTN is digitized and can be read in the meas\_vcap1 register.

**CAP2 (Pin 14):** Second Supercapacitor Pin. The top plate of the second supercapacitor and the bottom plate of the third supercapacitor are connected to this pin through a shunt resistor. CAP2 and CAP1 are used to measure the voltage across the second supercapacitor and to shunt current around the capacitor to provide balancing and prevent overvoltage. If not used this pin should be shorted to CAP1. The voltage between this pin and CAP1 is digitized and can be read in the meas\_vcap2 register.

**CAP3 (Pin 15):** Third Supercapacitor Pin. The top plate of the third supercapacitor and the bottom plate of the fourth supercapacitor are connected to this pin through a shunt resistor. CAP3 and CAP2 are used to measure the voltage across the third supercapacitor and to shunt current around the capacitor to provide balancing and prevent overvoltage. If not used this pin should be shorted to CAP2. The voltage between this pin and CAP2 is digitized and can be read in the meas\_vcap3 register.

**CAP4 (Pin 16):** Fourth Supercapacitor Pin. The top plate of the fourth supercapacitor is connected to this pin through a shunt resistor. CAP4 and CAP3 are used to measure the voltage on the capacitor and to shunt current around the supercapacitor to provide balancing and prevent overvoltage. If not used this pin should be shorted to CAP3. The voltage between this pin and CAP3 is digitized and can be read in the meas\_vcap4 register. The capacitance test current set by the ITST pin is pulled from this pin.

**CFP (Pin 17):** VCAPP5 Charge Pump Flying Capacitor Positive Terminal. Place a 0.1µF between CFP and CFN.

**CFN (Pin 18):** VCAPP5 Charge Pump Flying Capacitor Negative Terminal. Place a 0.1µF between CFP and CFN.

**VCAPP5** (Pin 19): Charge Pump Output. The internal charge pump drives this pin to VCAP + INTV<sub>CC</sub> which is used as the high side rail for the OUTFET gate drive and charge current sense amplifier. Connect a  $0.1\mu F$  capacitor from VCAPP5 to VCAP.



## PIN FUNCTIONS

**OUTFET (Pin 20):** Output Ideal Diode Gate Drive Output. This pin controls the gate of an external N-channel MOSFET used as an ideal diode between  $V_{OUT}$  and  $V_{CAP}$ . The gate drive receives power from the internal charge pump output VCAPP5. The source of the N-channel MOSFET should be connected to VCAP and the drain should be connected to VOUTSN. If the output ideal diode MOSFET is not used. OUTFET should be left floating.

**VCAP (Pin 21):** Supercapacitor Stack Voltage and Charge Current Sense Amplifier Negative Input. Connect this pin to the top of the supercapacitor stack. The voltage at this pin is digitized and can be read in the meas\_vcap register.

**ICAP (Pin 22):** Charge Current Sense Amplifier Positive Input. The ICAP and VCAP pins measure the voltage across the sense resistor,  $R_{SNSC}$ , to provide instantaneous current signals for the control loops and ESR measurement system. The maximum charge current is  $32mV/R_{SNSC}$ .

**VCC2P5 (Pin 23):** Internal 2.5V Regulator Output. This regulator provides power to the internal logic circuitry. Decouple this pin to ground with a minimum 1µF low ESR tantalum or ceramic capacitor.

**SW** (Pin 24): Switch Node Connection to the Inductor. The negative terminal of the boot-strap capacitor,  $C_B$ , is connected to this pin. The voltage on this pin is also used as the source reference for the top side N-channel MOS-FET gate drive. In step-down mode, the voltage swing on this pin is from a diode (external) forward voltage below ground to  $V_{OUT}$ . In step-up mode the voltage swing is from ground to a diode forward voltage above  $V_{OUT}$ .

**TGATE (Pin 25):** Top Gate Driver Output. This pin is the output of a floating gate driver for the top external N-channel MOSFET. The voltage swing at this pin is ground to  $V_{OUT}$  + DRV<sub>CC</sub>.

**BST (Pin 26):** TGATE Driver Supply Input. The positive terminal of the boot-strap capacitor,  $C_B$ , is connected to this pin. This pin swings from a diode voltage drop below DRV<sub>CC</sub> up to  $V_{OUT}$  + DRV<sub>CC</sub>.

**BGATE (Pin 27):** Bottom Gate Driver Output. This pin drives the bottom external N-channel MOSFET between PGND and DRV<sub>CC</sub>.

**DRV**<sub>CC</sub> (**Pin 28**): Power Rail for Bottom Gate Driver. Connect to INTV<sub>CC</sub> or to an external supply. Decouple this pin to ground with a minimum  $2.2\mu F$  low ESR tantalum or ceramic capacitor. Do not exceed 5.5V on this pin.

<code>INTVcc</code> (Pin 29): Internal 5V Regulator Output. The control circuits and gate drivers (when connected to  $DRV_{CC}$ ) are powered from this supply. If not connected to  $DRV_{CC}$ , decouple this pin to ground with a minimum 1 $\mu$ F low ESR tantalum or ceramic capacitor.

**VOUTSN (Pin 30):** Input Current Limiting Amplifier Negative Input. A sense resistor,  $R_{SNSI}$ , between VOUTSP and VOUTSN sets the input current limit. The maximum input current is  $32\text{mV/R}_{SNSI}$ . An RC network across the sense resistor can be used to modify loop compensation. To disable input current limit, connect this pin to VOUTSP.

**VOUTSP** (Pin 31): Backup System Supply Voltage and Input Current Limiting Amplifier Positive Input. The voltage across the VOUTSP and VOUTSN pins are used to regulate input current. This pin also serves as the power supply for the IC. The voltage at this pin is digitized and can be read in the meas vout register.

**VOUTM5 (Pin 32):**  $V_{OUT}-5V$  Regulator. This pin is regulated to 5V below  $V_{OUT}$  or to ground if  $V_{OUT}<5V$ . This rail provides power to the input current sense amplifier. Decouple this pin with at least  $1\mu F$  to  $V_{OUT}$ .

**INFET (Pin 33):** Input Ideal Diode Gate Drive Output. This pin controls the gate of an external N-channel MOSFET used as an ideal diode between  $V_{IN}$  and  $V_{OUT}$ . The gate drive receives power from an internal charge pump. The source of the N-channel MOSFET should be connected to  $V_{IN}$  and the drain should be connected to VOUTSP. If the input ideal diode MOSFET is not used, INFET should be left floating.

 $V_{IN}$  (Pin 34): External DC Power Source Input. Decouple this pin with at least  $0.1\mu F$  to ground. The voltage at this pin is digitized and can be read in the meas\_vin register.

CAP\_SLCT0, CAP\_SLCT1 (Pins 35, 36): CAP\_SLCT0 and CAP\_SLCT1 set the number of super-capacitors used. Refer to Table 1 in the Applications Information section.

TECHNOLOGY

## PIN FUNCTIONS

**PFI (Pin 37):** Power-Fail Comparator Input. When the voltage at this pin drops below 1.17V, PFO is pulled low and step-up mode is enabled.

**PFO** (**Pin 38**): Power-Fail Status Output. This open-drain output is pulled low when a power fault has occurred.

**PGND (Exposed Pad Pin 39):** Power Ground. The exposed pad must be connected to a continuous ground plane on the second layer of the printed circuit board by several vias directly under the LTC3350 for rated thermal performance. It must be tied to the SGND pin.

## **BLOCK DIAGRAM**



LINEAR

## TIMING DIAGRAM

#### Definition of Timing for F/S Mode Devices on the I<sup>2</sup>C Bus



## **OPERATION**

#### Introduction

The LTC3350 is a highly integrated backup power controller and system monitor. It features a bidirectional switching controller, input and output ideal diodes, supercapacitor shunts/balancers, a power-fail comparator, a 14-bit ADC and I<sup>2</sup>C/SMBus programmability with status reporting.

If  $V_{IN}$  is above an externally programmable PFI threshold voltage, the synchronous controller operates in step-down mode and charges a stack of supercapacitors. A programmable input current limit ensures that the supercapacitors will automatically be charged at the highest possible charge current that the input can support. If  $V_{IN}$  is below the PFI threshold, then the synchronous controller will run in reverse as a step-up converter to deliver power from the supercapacitor stack to  $V_{OLIT}$ .

The two ideal diode controllers drive external MOSFETs to provide low loss power paths from  $V_{IN}$  and  $V_{CAP}$  to  $V_{OUT}$ . The ideal diodes work seamlessly with the bidirectional controller to provide power from the supercapacitors to  $V_{OUT}$  without backdriving  $V_{IN}$ .

The LTC3350 provides balancing and overvoltage protection to a series stack of one to four supercapacitors. The internal capacitor voltage balancers eliminate the need for external balance resistors. Overvoltage protection is provided by shunt regulators that use an internal switch and an external resistor across each supercapacitor.

The LTC3350 monitors system voltages, currents, and die temperature. A general purpose input (GPI) pin is provided to measure an additional system parameter or implement a thermistor measurement. In addition, the LTC3350 can measure the capacitance and resistance of the supercapacitor stack. This provides indication of the health of the supercapacitors and, along with the  $V_{CAP}$  voltage measurement, provides information on the total energy stored and the maximum power that can be delivered.

### Bidirectional Switching Controller—Step-Down Mode

The bidirectional switching controller is designed to charge a series stack of supercapacitors (Figure 1). Charging proceeds at a constant current until the supercapacitors reach their maximum charge voltage determined by the CAPFB servo voltage and the resistor divider between  $V_{CAP}$  and CAPFB. The maximum charge current is determined by the value of the sense resistor,  $R_{SNSC}$ , used in series with the inductor. The charge current loop servos the voltage across the sense resistor to 32mV. When charging begins, an internal soft-start ramp will increase the charge current from zero to full current in 2ms. The  $V_{CAP}$  voltage and charge current can be read from the meas\_vcap and meas\_ichrg registers, respectively.





Figure 1. Power Path Block Diagram—Power Available from VIN

The LTC3350 provides constant power charging (for a fixed V<sub>IN</sub>) by limiting the input current drawn by the switching controller in step-down mode. The input current limit will reduce charge current to limit the voltage across the input sense resistor, R<sub>SNSI</sub>, to 32mV. If the combined system load plus supercapacitor charge current is large enough to cause the switching controller to reach the programmed input current limit, the input current limit loop will reduce the charge current by precisely the amount necessary to enable the external load to be satisfied. Even if the charge current is programmed to exceed the allowable input current, the input current will not be violated; the supercapacitor charger will reduce its current as needed. Note that the part's guiescent and gate drive currents are not included in the input current measurement. The input current can be read from the meas iin register.

## Bidirectional Switching Controller—Step-Up Mode

The bidirectional switching controller acts as a step-up converter to provide power from the supercapacitors to  $V_{OUT}$  when input power is unavailable (Figure 2). The PFI comparator enables step-up mode.  $V_{OUT}$  regulation is set by a resistor divider between  $V_{OUT}$  and OUTFB. To disable step-up mode tie OUTFB to INTV<sub>CC</sub>.

Step-up mode can be used in conjunction with the output ideal diode. The  $V_{OUT}$  regulation voltage can be set below the capacitor stack voltage. Upon removal of input power, power to  $V_{OUT}$  will be provided from the supercapacitor stack via the output ideal diode.  $V_{CAP}$  and  $V_{OUT}$  will fall as the load current discharges the supercapacitor stack. The output ideal diode will shut off when the voltage on OUTFB falls below 1.3V and  $V_{OUT}$  will fall a PN diode (~700mV) below  $V_{CAP}$ . If OUTFB falls below 1.2V when the output





Figure 2. Power Path Block Diagram—Power Backup

ideal diode shuts off, the synchronous controller will turn on immediately. If OUTFB is above 1.2V when the output ideal diode shuts off, the load current will flow through the body diode of the output ideal diode N-channel MOSFET for a period of time until OUTFB falls to 1.2V. The synchronous controller will regulate OUTFB to 1.2V when it turns on, holding up  $V_{OUT}$  while the supercapacitors discharge to ground.

The synchronous controller in step-up mode will run nonsynchronously when  $V_{CAP}$  is less than 100mV below  $V_{OUT}$ . It will run synchronously when  $V_{CAP}$  falls 200mV below  $V_{OUT}$ .

#### **Ideal Diodes**

The LTC3350 has two ideal diode controllers that drive external N-channel MOSFETs. The ideal diodes consist of a precision amplifier that drives the gates of N-channel MOSFETs whenever the voltage at V<sub>OUT</sub> is approximately

30mV (V<sub>FWD</sub>) below the voltage at V<sub>IN</sub> or V<sub>CAP</sub>. Within the amplifier's linear range, the small-signal resistance of the ideal diode will be quite low, keeping the forward drop near 30mV. At higher current levels, the MOSFETs will be in full conduction.

The input ideal diode prevents the supercapacitors from back driving  $V_{\text{IN}}$  during backup mode. A Fast-Off comparator shuts off the N-channel MOSFET if  $V_{\text{IN}}$  falls 30mV below  $V_{\text{OUT}}$ . The PFI comparator also shuts off the MOSFET during power failure.

The output ideal diode provides a path for the supercapacitors to power  $V_{OUT}$  when  $V_{IN}$  is unavailable. In addition to a Fast-Off comparator, the output ideal diode also has a Fast-On comparator that turns on the external MOSFET when  $V_{OUT}$  drops 65mV below  $V_{CAP}$ . The output ideal diode will shut off when OUTFB is just above regulation allowing the synchronous controller to power  $V_{OUT}$  in step-up mode.

3350p



## Gate Drive Supply (DRV<sub>CC</sub>)

The bottom gate driver is powered from the  $DRV_{CC}$  pin. It is normally connected to the  $INTV_{CC}$  pin. An external LDO can also be used to power the gate drivers to minimize power dissipation inside the IC. See the Applications Information section for details.

#### Undervoltage Lockout (UVLO)

Internal undervoltage lockout circuits monitor both the  $INTV_{CC}$  and  $DRV_{CC}$  pins. The switching controller is kept off until  $INTV_{CC}$  rises above 4.3V and  $DRV_{CC}$  rises above 4.2V. Hysteresis on the UVLOs turn off the controller if either  $INTV_{CC}$  falls below 4V or  $DRV_{CC}$  falls below 3.9V.

Charging is not enabled until VOUTSN is 185mV above the supercapacitor voltage and  $V_{IN}$  is above the PFI threshold. Charging is disabled when VOUTSN falls to within 90mV of the supercapacitor voltage or  $V_{IN}$  is below the PFI threshold.

#### **RT Oscillator and Switching Frequency**

The RT pin is used to program the switching frequency. A resistor,  $R_T$ , from this pin to ground sets the switching frequency according to:

$$f_{SW}(MHz) = \frac{53.5}{R_T(k\Omega)}$$

 $R_T$  also sets the scale factor for the capacitor measurement value reported in the meas\_cap register, described in the Capacitance and ESR Measurement section of this data sheet.

#### Input Overvoltage Protection

The LTC3350 has overvoltage protection on its input. If  $V_{IN}$  exceeds 38.6V, the switching controller will hold both switches off. The controller will resume switching if  $V_{IN}$  falls below 37.2V.

#### **VCAP DAC**

The feedback reference for the CAPFB servo point can be programmed using an internal 4-bit digital-to-analog converter (DAC). The reference voltage can be pro-grammed from 0.6375V to 1.2V in 37.5mV increments. The DAC defaults to full scale (1.2V) and is programmed via the vcapfb\_dac register.

Supercapacitors lose capacitance as they age. By initially setting the  $V_{CAP}$  DAC to a low setting, the final charge voltage on the supercapacitors can be increased as they age to maintain a constant level of stored backup energy throughout the lifetime of the supercapacitors.

#### Power-Fail (PF) Comparator

The LTC3350 contains a fast power-fail (PF) comparator which switches the part from charging to backup mode in the event the input voltage,  $V_{\text{IN}}$ , falls below an externally programmed threshold voltage. In backup mode, the input ideal diode shuts off and the supercapacitors power the load either directly through the output ideal diode or through the synchronous controller in step-up mode.

The PF comparator threshold voltage is programmed by an external resistor divider via the PFI pin. The output of the PF comparator also drives the gate of an open-drain NMOS transistor to report the status via the  $\overline{\text{PFO}}$  pin. When input power is available the  $\overline{\text{PFO}}$  pin is high impedance. When  $V_{IN}$  falls below the PF comparator threshold,  $\overline{\text{PFO}}$  is pulled down to ground.

The output of the PF comparator may also be read from the chrg\_pfo bit in the chrg\_status register.

#### **Charge Status Indication**

The LTC3350 includes a comparator to report the status of the supercapacitors via an open-drain NMOS transistor on the CAPGD pin. This pin is pulled to ground until the CAPFB pin voltage rises to within 8% of the  $V_{CAP}$  DAC setting. Once the CAPFB pin is above this threshold, the CAPGD pin goes high impedance.

The output of this comparator may also be read from the chrg cappg bit in the chrg status register.

#### **Capacitor Voltage Balancer**

The LTC3350 has an integrated active stack balancer. This balancer slowly balances all of the capacitor voltages to within about 10mV of each other. This maximizes the life of the supercapacitors by keeping the voltage on each as low as possible to achieve the needed total stack voltage. When the difference between any two capacitor voltages exceeds about 10mV, the capacitor with the largest

3350p

LINEAR

voltage is discharged with a resistive balancer at about 10mA until all capacitor voltages are within 10mV.

#### **Capacitor Shunt Regulators**

In addition to balancing, there is a need to protect each capacitor from overvoltage during charging. The capacitors in the stack will not have exactly the same capacitance due to manufacturing tolerances or uneven aging. This will cause the capacitor voltages to increase at different rates with the same charge current. If this mismatch is severe enough or if the capacitors are being charged to near their maximum voltage, it becomes necessary to limit the voltage increase on some capacitors while still charging the other capacitors. Up to 500mA of current may be shunted around a capacitor whose voltage is approaching the programmable shunt voltage. This shunt current reduces the charge rate of that capacitor relative to the other capacitors. If a capacitor continues to approach its shunt voltage, the charge current is reduced. This protects the capacitor from overvoltage while still charging the other capacitors. although at a reduced rate of charge. The shunt voltage is programmable in the vshunt register. Shunt voltages up to 3.6V may be programmed in 183.5µV increments. The shunt regulators can be disabled by programming vshunt to zero (0x0000). The default value is 0x3999, resulting in a shunt voltage of 2.7V.

#### I<sup>2</sup>C/SMBus and SMBALERT

The LTC3350 contains an I<sup>2</sup>C/SMBus port. This port allows communication with the LTC3350 for configuration and reading back telemetry data. The port supports two SMBus formats, read word and write word. Refer to the SMBus specification for details of these formats. The registers accessible via this port are organized on an 8-bit address bus and each register is 16 bits wide. The "command code" (or sub-address) of the SMBus read/write word formats is the 8-bit address of each of these registers. The address of the LTC3350 is 0b0001001.

The SMBALERT pin is asserted (pulled low) whenever an enabled limit is exceeded or when an enabled status event happens (see Limit Check and Alarms and Monitor Status Register). The LTC3350 will deassert the SMBALERT pin only after responding to an SMBus alert response

address (ARA), an SMBus protocol used to respond to a SMBALERT. The host will read from the ARA (0b0001100) and each part asserting SMBALERT will begin to respond with its address. The responding parts arbitrate in such a way that only the part with the lowest address responds. Only when a part has responded with its address does it release the SMBALERT signal. If multiple parts are asserting the SMBALERT signal then multiple reads from the ARA are needed. For more information refer to the SMBus specification.

Details on the registers accessible through this interface are available in the Register Map and Register Descriptions sections of this data sheet.

#### **Analog-to-Digital Converter**

The LTC3350 has an integrated 14-bit sigma-delta analog-to-digital converter (ADC). This converter is automatically multiplexed between all of the measured channels and its results are stored in registers accessible via the I<sup>2</sup>C/SMBus port. There are 11 channels measured by the ADC, each of which takes approximately 1.6ms to measure. In addition to providing status information about the system voltages and currents, some of these measurements are used by the LTC3350 to balance, protect, and measure the capacitors in the stack.

The result of the analog-to-digital conversion is stored in a 16-bit register as a signed, two's complement number. The lower two bits of this number are sub-bits. These bits are ADC outputs which are too noisy to be reliably used on any single conversion, however, they may be included if multiple samples are averaged.

The measurements from the ADC are directly stored in the meas\_vcap1, meas\_vcap2, meas\_vcap3, meas\_vcap4, meas\_gpi, meas\_vin, meas\_vcap, meas\_vout, meas\_iin, and meas\_ichg registers.

#### **Capacitance and ESR Measurement**

The LTC3350 has the ability to measure the capacitance and equivalent series resistance (ESR) of its supercapacitor stack. This measurement is performed with minimal impact to the system, and can be done while the supercapacitor backup system is online. This measurement discharges

TECHNOLOGY

3350p

<del>17</del>

the capacitor stack by a small amount (200mV). If input power fails during this test, the part will go into backup mode and the test will terminate.

The capacitance test is performed only once the supercapacitors have finished charging. The test temporarily disables the charger, then discharges the supercapacitors by 200mV with a precision current. The discharge time is measured and used to calculate the capacitance with the result of this measurement stored in the meas\_cap register. The number reported is proportional to the capacitance of the entire stack. Two different scales can be set using the ctl\_cap\_scale bit in the ctl\_reg register. If ctl\_cap\_scale is set to 0 (for large value capacitor stacks), use the following equation to convert the meas cap value to Farads:

$$C_{STACK} = \frac{R_T}{R_{TST}} \cdot 336 \mu F \cdot meas\_cap$$

If ctl\_cap\_scale is set to 1 (for small value capactor stacks), use the following equation to convert the meas\_cap value to Farads:

$$C_{STACK} = \frac{R_T}{R_{TST}} \cdot 3.36 \mu F \cdot meas\_cap$$

In the two previous equations  $R_T$  is the resistor on the RT pin and  $R_{TST}$  is the resistor on the ITST pin.

The ESR test is performed immediately following the capacitance test. The switching controller is switched on and off several times. The changes in charge current and stack voltage are measured. These measurements are used to calculate the ESR relative to the charge current sense resistor. The result of this measurement is stored in the meas\_esr register. The value reported in meas\_esr can be converted to ohms using the following equation:

$$R_{ESR} = \frac{R_{SNSC}}{64} \cdot meas\_esr$$

where  $R_{\mbox{\footnotesize SNSC}}$  is the charge current sense resistor in series with the inductor.

The capacitance and capacitor ESR measurements do not automatically run as the other measurements do. They must be initiated by setting the ctl\_strt\_capesr bit in the

ctl\_reg register. This bit will automatically clear once the measurement begins. If the cap\_esr\_per register is set to a non-zero value, the measurement will be repeated after the time programmed in the cap\_esr\_per register. Each LSB in the cap\_esr\_per register represents one second.

The capacitance and ESR measurements may fail to complete for several reasons, in which case the respective mon\_cap\_failed or mon\_esr\_failed bit will be set. The capacitance test may fail due to a power failure or if the 200mV discharge trips the CAPGD comparator. The ESR test will also fail if the capacitance test fails. The ESR test uses the charger to supply a current and then measures the supercapacitor stack voltage with and without that current. If the ESR is greater than 1024 times R<sub>SNSC</sub>, the ESR measurement will fail. If the full charge current times the ESR is unable to generate enough voltage, then the mon\_esr\_low\_gor bit will be set. This is a warning that the measurement has completed, but the accuracy of the measurement is likely to be low. The ESR measurement is adaptive; it uses knowledge of the ESR from previous measurements to program the test current. The capacitance and ESR tests should initially be run several times when first powering up to get the most accuracy out of the system. It is possible for the first few measurements to give low quality results or fail to complete and after running several times will complete with a quality result.

#### **Monitor Status Register**

The LTC3350 has a monitor status register (mon\_status) which contains status bits regarding the state of the capacitance and ESR monitoring system. These bits are set and cleared by the capacitor monitor upon certain events during a capacitor and ESR measurement, as described in the Capacitance and ESR Measurement section.

There is a corresponding msk\_mon\_status register. Writing a one to any of these bits will cause the SMBALERT pin to pull low when the corresponding bit in the msk\_mon\_status register has a rising edge. This allows reduced polling of the LTC3350 when waiting for a capacitance or ESR measurement to complete.

Details of the mon\_status and msk\_mon\_status registers can be found in the Register Descriptions section of this data sheet.

3350p

LINEAR TECHNOLOGY

#### **Charge Status Register**

The LTC3350 has a charger status register (chrg\_status). This register contains data about the state of the charger, switcher, shunts, and balancers. Details of this register may be found in the Register Description sections of this data sheet.

### **Limit Checking and Alarms**

The LTC3350 has a limit checking function that will check each measured value against I<sup>2</sup>C/SMBus programmable limits. This feature is optional, and all the limits are disabled by default. The limit checking is designed to simplify system monitoring, eliminating the need to continuously poll the LTC3350 for measurement data.

If a measured parameter goes outside of the programmed level of an enabled limit, the associated bit in the alarm\_reg register is set high and the SMBALERT pin is pulled low. This informs the I<sup>2</sup>C/SMBus host a limit has been exceeded. The alarms register may then be read to determine exactly which programmed limits have been exceeded.

A single ADC is shared between the 11 channels with about 18ms between consecutive measurements of the same channel. In a transient condition, it is possible for these parameters to exceed their programmed levels in between consecutive ADC measurements without setting the alarm.

Once the LTC3350 has responded to an SMBus ARA the SMBALERT pin is released. The part will not pull the pin low again until another limit is exceeded. To reset a limit that has been exceeded, it must be cleared by writing a one to the respective bit in the clr\_alarms register.

A number of the LTC3350's registers are used for limit checking. Individual limits are enabled or disabled in the msk\_alarms registers. Once an enabled alarm's measured value exceeds the programmed level for that alarm the alarm is set. That alarm may only be cleared by writing a one to the appropriate bit of the clr\_alarms register. All alarms that have been set and have not yet been cleared may be read in the alarm\_reg register.

All of the individual measured voltages have a corresponding undervoltage (uv) and overvoltage (ov) alarm level. All of

the individual capacitor voltages are compared to the same alarm levels, set in the cap\_ov\_lvl and cap\_uv\_lvl registers. The input current measurement has an overcurrent (oc) alarm programmed in the iin\_oc\_lvl register. The charge current has an undercurrent alarm programmed in the ichg uc lvl register.

#### **Die Temperature Sensor**

The LTC3350 has an integrated die temperature sensor monitored by the ADC and digitized to the meas\_dtemp register. An alarm may be set on die temperature by setting the dtemp\_cold\_lvl and/or dtemp\_hot\_lvl registers and enabling their respective alarms in the msk\_alarms register. To convert the code in the meas\_dtemp register to degrees Celsius use the following:

 $T_{DIE}$  (°C) = 0.028 • meas\_dtemp - 251.4

#### **General Purpose Input**

The general purpose input (GPI) pin can be used to measure an additional system parameter. The voltage on this pin is directly digitized by the ADC. For high impedance inputs, an internal buffer may be selected and used to drive the ADC. This buffer is enabled by setting the ctl\_gpi\_buffer\_en bit in the ctl\_reg register. With this buffer, the input range is limited from 0V to 3.5V. If this buffer is not used, the range is from -0.3V to 5.5V, however, the input stage of the ADC will draw about  $0.4\mu\text{A}$  per volt from this pin. The ADC input is a switched capacitor amplifier running at about 1MHz, so this current draw will be at that frequency. The pin current can be eliminated at the cost of reduced range and increased offset by enabling the buffer.

Alarms are available for this pin voltage with levels programmed using the gpi\_uv\_lvl and gpi\_ov\_lvl registers. These alarms are enabled using the msk\_gpi\_uv and msk\_gpi\_ov bits in the msk\_alarms register.

To monitor the temperature of the supercapacitor stack, the GPI pin can be connected to a negative temperature coefficient (NTC) thermistor. A low drift bias resistor is required from INTV $_{\rm CC}$  to GPI and a thermistor is required from GPI to ground. Connect GPI to SGND if not used.



#### **Digital Configuration**

Although the LTC3350 has extensive digital features, only a few are required for basic use. The shunt voltage should be programmed via the vshunt register if a value other than the default 2.7V is required. The capacitor voltage feedback reference defaults to 1.2V; it may be changed in the vcapfb\_dac register.

All other digital features are optional and used for monitoring. The ADC automatically runs and stores conversions to registers (e.g., meas\_vcap). Capacitance and ESR measurements only run if requested, however, they may be scheduled to repeat if desired (ctl\_strt\_capesr and cap\_esr\_per). Each measured parameter has programmable limits (e.g., vcap\_uv\_lvl and vcap\_ov\_lvl) which may trigger an alarm and SMBAlert when enabled. These alarms are disabled by default.

#### **Capacitor Configuration**

The LTC3350 may be used with one to four supercapacitors. If less than four capacitors are used, the capacitors must be populated from CAPRTN to CAP4, and the unused CAP pins must be tied to the highest used CAP pin. For example, if three capacitors are used, CAP4 should be tied to CAP3. If only two capacitors are used, both CAP4 and CAP3 should be tied to CAP2. The number of capacitors used must be programmed on the CAP\_SLCTO and CAP\_SLCT1 pins by tying the pins to VCC2P5 for a one and ground for a zero as shown in Table 1. The value programmed on these pins may be read back from the num\_caps register via I<sup>2</sup>C/SMBus.

Table 1

| CAP_SLCT1 | CAP_SLCT0 | num_caps<br>REGISTER VALUE | NUMBER OF CAPACITORS |
|-----------|-----------|----------------------------|----------------------|
| 0         | 0         | 0                          | 1                    |
| 0         | 1         | 1                          | 2                    |
| 1         | 0         | 2                          | 3                    |
| 1         | 1         | 3                          | 4                    |

### **Capacitor Shunt Regulator Programming**

V<sub>SHUNT</sub> is programmed via the I<sup>2</sup>C/SMBus interface and defaults to 2.7V at initial power-up. V<sub>SHUNT</sub> serves to limit the voltage on any individual capacitor by turning on a shunt around that capacitor as the voltage approaches

 $V_{SHUNT}$ . CAPRTN, CAP1, CAP2, CAP3 and CAP4 must be connected to the supercapacitors through resistors which serve as ballasts for the internal shunts. The shunt current is approximately  $V_{SHUNT}$  divided by twice the shunt resistance value. For a  $V_{SHUNT}$  of 2.7V, 2.7 $\Omega$  resistors should be used for 500mA of shunt current. The shunts have a duty cycle of up to 75%. The power dissipated in a single shunt resistor is approximately:

$$P_{SHUNT} \approx \frac{3V_{SHUNT}^2}{16R_{SHUNT}}$$

and the resistors should be sized accordingly. If the shunts are disabled, make  $R_{SHUNT}\ 100\Omega.$ 

Since the shunt current is less than what the switcher can supply, the on-chip logic will automatically reduce the charging current to allow the shunt to protect the capacitor. This greatly reduces the charge rate once any one shunt is activated. For this reason,  $V_{SHUNT}$  should be programmed as high as possible to reduce the likelihood of it activating during a charge cycle. Ideally,  $V_{SHUNT}$  would be set high enough so that any likely capacitor mismatches would not cause the shunts to turn on. This keeps the charger operating at the highest possible charge current and reduces the charge time. If the shunts never turn on, the charge cycle completes quickly and the balancers eventually equalize the voltage on the capacitors. The shunt setting may also be used to discharge the capacitors for testing, storage or other purposes.

#### **Setting Input and Charge Currents**

The maximum input current is determined by the resistance across the VOUTSP and VOUTSN pins,  $R_{SNSI}$ . The maximum charge current is determined by the value of the sense resistor,  $R_{SNSC}$ , used in series with the inductor. The input and charge current loops servo the voltage across their respective sense resistor to 32mV. Therefore, the maximum input and charge currents are:

$$I_{IN(MAX)} = \frac{32mV}{R_{SNSI}}$$

$$I_{CHG(MAX)} = \frac{32mV}{R_{SNSC}}$$

3350p



The peak inductor current limit,  $I_{PEAK}$ , is 80% higher than the maximum charge current and is equal to:

$$I_{PEAK} = \frac{58mV}{R_{SNSC}}$$

Note that the input current limit does not include the part's quiescent and gate drive currents. The total current drawn by the part will be  $I_{IN(MAX)} + I_Q + I_G$ , where  $I_Q$  is the non-switching quiescent current and  $I_G$  is the gate drive current.

### **Low Current Charging and High Current Backup**

The LTC3350 can accommodate applications requiring low charge currents and high backup currents. In these applications, program the desired charge current using  $R_{SNSI}$ . The higher current needed during backup can be set using  $R_{SNSC}$ . The input current limit will override the charge current limit when the supercapacitors are charging while the charge current limit provides sufficient current capability for backup operation.

The charge current will be limited to  $I_{CHG(MAX)}$  at low  $V_{CAP}$  (i.e., low duty cycles). As  $V_{CAP}$  rises, the switching controller's input current will increase until it reaches  $I_{IN(MAX)}$ . The input current will be maintained at  $I_{IN(MAX)}$  and the charge current will decrease as  $V_{CAP}$  rises further.

Some applications may want to use only a portion of the input current limit to charge the supercapacitors. Two input current sense resistors placed in series can be used to accomplish this as shown in Figure 3. VOUTSP is kelvin connected to the positive terminal of  $R_{SNSI1}$  and VOUTSN is kelvin connected to the negative terminal of  $R_{SNSI2}$ . The load current is pulled across  $R_{SNSI1}$  while the input current to the charger is pulled across  $R_{SNSI1}$  and  $R_{SNSI2}$ . The input current limit is:

For example, suppose that only 2A of input current is desired to charge the supercapacitors but the system load and charger combined can pull a total of up to 4A from the supply. Setting  $R_{SNS|1}=R_{SNS|2}=8m\Omega$  will set a 4A current limit for the load + charger while setting a 2A limit for the charger. With no system load, the charger can pull up to 2A of input current. As the load pulls 0A to 4A of current the charger's input current will reduce from 2A down to 0A.

The following equation can be used to determine charging input current as a function of system load current:

$$I_{INCHG} = \frac{32mV}{R_{SNSI1} + R_{SNSI2}} - \frac{R_{SNSI1}}{R_{SNSI1} + R_{SNSI2}} \bullet I_{LOAD}$$

The contact resistance of the negative terminal of  $R_{SNS11}$  and the positive terminal of  $R_{SNS12}$  as well as the resistance of the trace connecting them will cause variability in the input current limit. To minimize the error, place both input current sense resistors close together with a large PCB pad area between them as the system load current is pulled from the trace connecting the two sense resistors.

Note that the discharge current will flow through  $R_{SNSI2}$  in backup mode. The  $R_{SNSI2}$  package should be sized to handle the power dissipation due the discharge current in backup mode.



Figure 3

#### Setting V<sub>CAP</sub> Voltage

The LTC3350  $V_{CAP}$  voltage is set by an external feedback resistor divider, as shown in Figure 4. The regulated output voltage is determined by:

$$V_{CAP} = \left(1 + \frac{R_{FBC1}}{R_{FBC2}}\right) CAPFBREF$$

where CAPFBREF is the output of the  $V_{CAP}$  DAC, programmed in the vcapfb\_dac register. Great care should be taken to route the CAPFB line away from noise sources, such as the SW line.

### **Power-Fail Comparator Input Voltage Threshold**

The input voltage threshold below which the power-fail status pin, PFO, indicates a power-fail condition and the

3350n





Figure 4. V<sub>CAP</sub> Voltage Feedback Divider

LTC3350 bidirectional controller switches to step-up mode is programmed using a resistor divider from the  $V_{IN}$  pin to SGND via the PFI pin such that:

$$V_{IN} = \left(1 + \frac{R_{PF1}}{R_{PF2}}\right) V_{PFI(TH)}$$

where  $V_{PFI(TH)}$  is 1.17V. Typical values for  $R_{PF1}$  and  $R_{PF2}$  are in the range of 40k to 1M. See Figure 5.

The input voltage above which the power-fail status pin PFO is high impedance and the bidirectional controller switches to step-down mode is:

$$V_{IN} = \left(1 + \frac{R_{PF1}}{R_{PF2}}\right) \left(V_{PFI(TH)} + V_{PFI(HYS)}\right)$$

where  $V_{PFI(HYS)}$  is the hysteresis of the PFI comparator and is equal to 30mV.



Figure 5. PFI Threshold Voltage Divider

Additional hysteresis can be added by switching in an additional resistor,  $R_{PF3},$  in parallel with  $R_{PF2}$  when the voltage at PFI falls below 1.17V as shown in Figure 6. The falling  $V_{IN}$  threshold is the same as before but the rising  $V_{IN}$  threshold becomes:

$$V_{IN} = \left(1 + \frac{R_{PF1}}{R_{RP2}} + \frac{R_{PF1}}{R_{PF3}}\right) \left(V_{PFI(TH)} + V_{PFI(HYST)}\right)$$



Figure 6. PFI Threshold Divider with Added Hystersis

MN1 and MN2 can be implemented with a single package N-channel and P-channel MOSFET pair such as the Si1555DL or Si1016CX. The drain leakage current of MN1, when its gate voltage is at ground, can introduce an offset in the threshold. To minimize the effect of this leakage current  $R_{PF1}$ ,  $R_{PF2}$  and  $R_{PF3}$  should be between 1k and 100k.

## Setting V<sub>OUT</sub> Voltage in Backup Mode

The output voltage for the controller in step-up mode is set by an external feedback resistor divider, as shown in Figure 7. The regulated output voltage is determined by:

$$V_{OUT} = \left(1 + \frac{R_{FBO1}}{R_{FBO2}}\right) 1.2V$$

Great care should be taken to route the OUTFB line away from noise sources, such as the SW line.



Figure 7.  $V_{OUT}$  Voltage Divider and Compensation Network

LINEAR

#### **Compensation**

The input current, charge current,  $V_{CAP}$  voltage, and  $V_{OUT}$  voltage loops all require a 1nF to 10nF capacitor from the VC node to ground. When using the output ideal diode and backing up to low voltages (<8V) use 8.2nF to 10nF on VC. When not using the output ideal diode 4.7nF to 10nF on VC is recommended. For very high backup voltages (>15V) 1nF to 4.7nF is recommended.

In addition to the VC node capacitor, the  $V_{OUT}$  voltage loop requires a phase-lead capacitor,  $C_{FBO1}$ , for stability and improved transient response during input power failure (Figure 7). The product of the top divider resistor and the phase-lead capacitor should be used to approximately create a  $2kHz\ zero$ :

$$R_{FBO1} \cdot C_{FBO1} \approx \frac{1}{2\pi (2kHz)}$$

Choose an  $R_{FBO1}$  such that  $C_{FBO1}$  is  $\geq 100 pF$  to minimize the effects of parasitic pin capacitance. Because the phase-lead capacitor introduces a larger ripple at the input of the  $V_{OUT}$  transconductance amplifier, an additional RC lowpass filter from the  $V_{OUT}$  divider to the OUTFB pin may be needed to eliminate voltage ripple spikes. The filter time constant should be located at the switching frequency of the synchronous controller:

$$R_{FO} \bullet C_{FO} = \frac{1}{2\pi f_{SW}}$$

with  $C_{FO} > 10 pF$  to minimize the effects of parasitic pin capacitance. For back up applications where the  $V_{OUT}$  regulation voltage is low (~5V to 6V), an additional 1k to 3k resistor,  $R_{C}$ , in series with the VC capacitor can improve stability and transient response.

### Minimum V<sub>CAP</sub> Voltage in Backup Mode

In backup mode, power is provided to the output from the supercapacitors either through the output ideal diode or the synchronous controller operating in step-up mode.

The output ideal diode provides a low loss power path from the supercapacitors to  $V_{OUT}$ . The minimum internal (open-circuit) supercapacitor voltage will be equal to the minimum  $V_{OUT}$  necessary for the system to operate plus the voltage drops due to the output ideal diode and equivalent series resistance,  $R_{SC}$ , of each supercapacitor in the stack.

Example: System needs 5V to run and draws 1A during backup. There are four supercapacitors in the stack, each with an  $R_{SC}$  of  $45m\Omega$ . The output ideal diode forward regulation voltage is 30mV (OUTFET  $R_{DS(0N)} < 30m\Omega$ ). The minimum open-circuit supercapacitor voltage is:

$$V_{CAP(MIN)} = 5V + 0.030V + (1A \cdot 4 \cdot 45m\Omega) = 5.21V$$

Using the synchronous controller in step-up mode allows the supercapacitors to be discharged to a voltage much lower than the minimum  $V_{OUT}$  needed to run the system. The amount of power that the supercapacitor stack can deliver at its minimum internal (open-circuit) voltage should be greater than what is needed to power the output and the step-up converter.

According to the maximum power transfer rule:

$$P_{CAP(MIN)} = \frac{V_{CAP(MIN)^2}}{4 \cdot n \cdot R_{SC}} > \frac{P_{BACKUP}}{\eta}$$

In the equation above  $\eta$  is the efficiency of the synchronous controller in step-up mode and n is the number of supercapacitors in the stack.

Example: System needs 5V to run and draws 1A during backup. There are four supercapacitors in the stack (n = 4), each with an  $R_{SC}$  of  $45m\Omega$ . The converter efficiency is 90%. The minimum open-circuit supercapacitor voltage is:

$$V_{CAP(MIN)} = \sqrt{\frac{4 \cdot 4 \cdot 45m\Omega \cdot 5V \cdot 1A}{0.9}} = 2.0V$$

In this case, the voltage seen at the terminals of the capacitor stack is half this voltage, or 1V, according to the maximum power transfer rule.

TECHNOLOGY

Note the minimum  $V_{CAP}$  voltage can also be limited by the peak inductor current limit (180% of maximum charge current) and the maximum duty cycle in step-up mode (~90%).

### **Optimizing Supercapacitor Energy Storage Capacity**

In most systems the supercapacitors will provide backup power to one or more DC/DC converters. A DC/DC converter presents a constant power load to the supercapacitor. When the supercapacitors are near their maximum voltage, the loads will draw little current. As the capacitors discharge, the current drawn from supercapacitors will increase to maintain constant power to the load. The amount of energy required in back up mode is the product of this constant backup power,  $P_{\mbox{\footnotesize{BACKUP}}}$ , and the backup time,  $t_{\mbox{\footnotesize{BACKUP}}}$ .

The energy stored in a stack of n supercapacitors available for backup is:

$$\frac{1}{2}nC_{SC}\left(V_{CELL(MAX)}^{2}-V_{CELL(MIN)}^{2}\right)$$

where  $C_{SC}$ ,  $V_{CELL(MAX)}$  and  $V_{CELL(MIN)}$  are the capacitance, maximum voltage and minimum voltage of a single capacitor in the stack, respectively. The maximum voltage on the stack is  $V_{CAP(MAX)} = n \cdot V_{CELL(MAX)}$ . The minimum voltage on the stack is  $V_{CAP(MIN)} = n \cdot V_{CELL(MIN)}$ .

Some of this energy will be dissipated as conduction loss in the ESR of the supercapacitor stack. A higher backup power requirement leads to a higher conduction loss for a given stack ESR.

The amount of capacitance needed can be found by solving the following equation for  $C_{SC}$ :

where:

$$\begin{split} \gamma_{MAX} &= 1 + \sqrt{1 - \frac{4R_{SC} \bullet P_{BACKUP}}{nV_{CELL(MAX)}^2}} \text{ and,} \\ \gamma_{Min} &= 1 + \sqrt{1 - \frac{4R_{SC} \bullet P_{BACKUP}}{nV_{CELL(MIN)}^2}} \end{split}$$

 $R_{SC}$  is the equivalent series resistance (ESR) of a single supercapacitor in the stack. Note that the maximum power transfer rule limits the minimum cell voltage to:

$$V_{\text{CELL(MIN)}} = \frac{V_{\text{CAP(MIN)}}}{n} \ge \sqrt{\frac{4R_{\text{SC}} \cdot P_{\text{BACKUP}}}{n}}$$

To minimize the size of the capacitance for a given amount of backup energy, the maximum voltage on the stack,  $V_{CELL(MAX)}$ , can be increased. However, the voltage is limited to a maximum of 2.7V and this may lead to an unacceptably low capacitor lifetime.

An alternative option would be to keep  $V_{CELL(MAX)}$  at a voltage that leads to reasonably long lifetime and increase the capacitor utilization ratio of the supercapacitor stack. The capacitor utilization ratio,  $\alpha_B$ , can be defined as:

$$\alpha_{B} = \frac{V_{CELL(MAX)}^{2} - V_{CELL(MIN)}^{2}}{V_{CELL(MAX)}^{2}}$$

If the synchronous controller in step-up mode is used then the supercapacitors can be run down to a voltage set by the

$$P_{\text{BACKUP}} \bullet t_{\text{BACKUP}} = \frac{1}{4} n C_{\text{SC}} \left[ \gamma_{\text{MAX}} \bullet V_{\text{CELL(MAX)}}^2 - \gamma_{\text{MIN}} \bullet V_{\text{CELL(MIN)}}^2 - \frac{4 R_{\text{SC}} \bullet P_{\text{BACKUP}}}{n} ln \left( \frac{\gamma_{\text{MAX}} \bullet V_{\text{CELL(MAX)}}}{\gamma_{\text{MIN}} \bullet V_{\text{CELL(MIN)}}} \right) \right]$$

TECHNOLOGY

maximum power transfer rule to maximize the utilization ratio. The minimum voltage in this case is:

$$V_{CELL(MIN)} = \sqrt{\frac{4R_{SC} \cdot P_{BACKUP}}{n\eta}}$$

where  $\eta$  is the efficiency of the boost converter (~90% to 96%). For the backup equation,  $\gamma_{MAX}$  and  $\gamma_{MIN}$ , substitute  $P_{BACKUP}/\eta$  for  $P_{BACKUP}$ . In this case the energy needed for backup is governed by the following equation:

$$\frac{P_{BACKUP}}{\eta} t_{BACKUP} \leq \frac{1}{2} nC_{SC} \bullet V_{CELL(MAX)}^{2} \bullet$$

$$\left\lceil \frac{\alpha_{B} + \sqrt{\alpha_{B}}}{2} - \frac{1 - \alpha_{B}}{2} \ln \left( \frac{1 + \sqrt{\alpha_{B}}}{\sqrt{1 - \alpha_{B}}} \right) \right\rceil$$

Once a capacitance is found using the above equation the maximum ESR allowed needs to be checked:

$$R_{SC} \leq \frac{\eta \left(1 - \alpha_B\right) n V_{CELL(MAX)}^2}{4 P_{BACKUP}}$$

### **Capacitor Selection Procedure**

- 1. Determine backup requirements  $P_{BACKUP}$  and  $t_{BACKUP}$ .
- 2. Determine maximum cell voltage that provides acceptable capacitor lifetime.
- 3. Choose number of capacitors in the stack.
- 4. Choose a desired utilization ratio,  $\alpha_B$ , for the supercapacitor (e.g., 80%).
- 5. Solve for capacitance, C<sub>SC</sub>:

$$C_{SC} \ge \frac{2P_{BACKUP} \cdot t_{BACKUP}}{n\eta V_{CELL(MAX)}^2} \bullet$$

$$\left[\frac{\alpha_{\mathsf{B}} + \sqrt{\alpha_{\mathsf{B}}}}{2} - \frac{1 - \alpha_{\mathsf{B}}}{2} \ln \left(\frac{\left(1 + \sqrt{\alpha_{\mathsf{B}}}\right)}{\sqrt{1 - \alpha_{\mathsf{B}}}}\right)\right]^{-1}$$

6. Find supercapacitor with sufficient capacitance  $C_{SC}$  and minimum  $R_{SC}$ :

$$R_{SC} \le \frac{\eta \left(1 - \alpha_B\right) n V_{CELL(MAX)}^2}{4 P_{BACKUP}}$$

- 7. If a suitable capacitor is not available, iterate by choosing more capacitance, a higher cell voltage, more capacitors in the stack and/or a lower utilization ratio.
- 8. Make sure to take into account the lifetime degradation of ESR and capacitance, as well as the maximum discharge current rating of the supercapacitor.

#### **Inductor Selection**

The operating frequency and inductor selection are interrelated. Higher operating frequencies allow the use of smaller inductor and capacitor values, but generally results in lower efficiency due to MOSFET switching and gate charge losses. In addition, the effect of inductor value on ripple current must also be considered. The inductor ripple current decreases with higher inductance or higher frequency and increases with higher  $V_{IN}$ . Accepting larger values of ripple current allows the use of low inductances but results in higher output voltage ripple and greater core losses.

For the LTC3350, the best overall performance will be attained if the inductor is chosen to be:

$$L = \frac{V_{IN(MAX)}}{I_{CHG(MAX)} \bullet f_{SW}}$$

for  $V_{IN(MAX)} \le 2V_{CAP}$  and:

$$L = \left(1 - \frac{V_{CAP}}{V_{IN(MAX)}}\right) \frac{V_{CAP}}{0.25 \cdot I_{CHG(MAX)} \cdot f_{SW}}$$

for  $V_{IN(MAX)} \ge 2V_{CAP}$ , where  $V_{CAP}$  is the final supercapacitor stack voltage,  $V_{IN(MAX)}$  is the maximum input voltage,  $I_{CHG(MAX)}$  is the maximum regulated charge current, and  $f_{SW}$  is the switching frequency. Using these equations, the inductor ripple will be at most 25% of  $I_{CHG(MAX)}$ .

Using the above equation, the inductor may be too large to provide a fast enough transient response to hold up  $V_{OUT}$  when input power goes away. This occurs in cases where the maximum  $V_{IN}$  can be high (e.g. 35V) and the backup voltage low (e.g. 5V). In these situations it would be best to choose an inductor that is smaller resulting in maximum peak-to-peak ripple as high as 40% of  $I_{CHG(MAX)}$ .



Once the value for L is known, the type of inductor core must be selected. Ferrite cores are recommended for their very low core loss. Selection criteria should concentrate on minimizing copper loss and preventing saturation. Ferrite core material saturates "hard," which means that inductance collapses abruptly when the peak design current is exceeded. This causes an abrupt increase in inductor ripple current and consequent output voltage ripple. Do not allow the core to saturate. The saturation current for the inductor should be at least 80% higher than the maximum regulated current,  $I_{\text{CHG(MAX)}}$ .

## C<sub>OUT</sub> and C<sub>CAP</sub> Capacitance

 $V_{OUT}$  serves as the input to the synchronous controller in step-down mode and as the output in step-up (backup) mode. If backup mode is used, place  $100\mu F$  of bulk (aluminum electrolytic, OS-CON, POSCAP) capacitance for every 2A of backup current desired. For 5V system applications,  $100\mu F$  per 1A of backup current is recommended. In addition, a certain amount of high frequency bypass capacitance is needed to minimize voltage ripple. The voltage ripple in backup mode is:

$$\Delta V_{OUT} = \\ \left[ \left( 1 - \frac{V_{CAP}}{V_{OUT}} \right) \frac{1}{C_{OUT} \bullet f_{SW}} + \frac{V_{OUT}}{V_{CAP}} \bullet R_{ESR} \right] I_{OUT(BACKUP)}$$

Maximum ripple occurs at the lowest  $V_{CAP}$  that can supply  $I_{OUT(BACKUP)}$ . Multilayer ceramics are recommended for high frequency filtering.

If step-up mode is unused, then the specification for  $C_{OUT}$  will be determined by the desired ripple voltage in step-down mode:

$$\begin{split} \Delta V_{OUT} &= \\ \frac{V_{CAP}}{V_{OUT}} \left( 1 - \frac{V_{CAP}}{V_{OUT}} \right) \frac{I_{CHG(MAX)}}{C_{OUT} \bullet f_{SW}} + I_{CHG(MAX)} \bullet R_{ESR} \end{split}$$

In continuous conduction mode, the source current of the top MOSFET is a square wave of duty cycle  $V_{CAP}/V_{OUT}$ . To prevent large voltage transients, a low ESR capacitor sized for the maximum RMS current must be used. The maximum RMS capacitor current is given by:

$$I_{RMS} \cong I_{CHG(MAX)} \frac{V_{CAP}}{V_{OUT}} \sqrt{\frac{V_{CAP}}{V_{OUT}}} - 1$$

This formula has a maximum at  $V_{OUT} = 2V_{CAP}$ , where  $I_{RMS} = I_{CHG(MAX)}/2$ . This simple worst-case condition is commonly used for design because even significant deviations do not offer much relief.

Medium voltage (20V to 35V) ceramic, tantalum, OS-CON, and switcher-rated electrolytic capacitors can be used as input capacitors. Sanyo OS-CON SVP, SVPD series, Sanyo POSCAP TQC series, or aluminum electrolytic capacitors from Panasonic WA series or Cornel Dublilier SPV series in parallel with a couple of high performance ceramic capacitors can be used as an effective means of achieving low ESR and high bulk capacitance.

 $V_{CAP}$  serves as the input to the controller in step-up mode and as the output in step-down mode. The purpose of the  $V_{CAP}$  capacitor is to filter the inductor current ripple. The  $V_{CAP}$  ripple ( $\Delta V_{CAP}$ ) is approximated by:

$$\Delta V_{CAP} \approx \Delta I_{PP} \left( \frac{1}{8C_{CAP} \cdot f_{SW}} + R_{ESR} \right)$$

where  $f_{SW}$  is the switching frequency,  $C_{CAP}$  is the capacitance on  $V_{CAP}$  and  $\Delta I_{PP}$  is the ripple current in the inductor. The output ripple is highest at maximum input voltage since  $\Delta I_{PP}$  increases with input voltage.

Because supercapacitors have low series resistance, it is important that  $C_{\mathsf{CAP}}$  be sized properly so that the bulk of the inductor current ripple flows through the filter capacitor and not the supercapacitor. It is recommended that:

$$\left(\frac{1}{8C_{CAP} \cdot f_{SW}} + R_{ESR}\right) \leq \frac{n \cdot R_{SC}}{5}$$

where n is the number of supercapacitors in the stack and R<sub>SC</sub> is the ESR of each supercapacitor. The capacitance on VCAP can be a combination of bulk and high frequency capacitors. Aluminum electrolytic, OS-CON and POSCAP capacitors are suitable for bulk capacitance while multilayer ceramics are recommended for high frequency filtering.



#### **Power MOSFET Selection**

Two external power MOSFETs must be selected for the LTC3350's synchronous controller: one N-channel MOSFET for the top switch and one N-channel MOSFET for the bottom switch. The selection criteria of the external N-channel power MOSFETs include maximum drain-source voltage (VDSS), threshold voltage, on-resistance (RDS(ON)), reverse transfer capacitance (CRSS), total gate charge (QG), and maximum continuous drain current.

 $V_{DSS}$  of both MOSFETs should be selected to be higher than the maximum input supply voltage (including transient). The peak-to-peak drive levels are set by the DRV<sub>CC</sub> voltage. Logic-level threshold MOSFETs should be used because DRV<sub>CC</sub> is powered from either INTV<sub>CC</sub> (5V) or an external LDO whose output voltage must be less than 5.5V.

MOSFET power losses are determined by  $R_{DS(0N)}$ ,  $C_{RSS}$  and  $Q_G$ . The conduction loss at maximum charge current for the top and bottom MOSFET switches are:

$$P_{COND(TOP)} = \frac{V_{CAP}}{V_{OUT}} I_{CHG(MAX)}^{2} \cdot R_{DS(ON)} (1 + \delta \Delta T)$$

$$P_{COND(BOT)} = \left(1 - \frac{V_{CAP}}{V_{OUT}}\right) I_{CHG(MAX)}^{2} \bullet R_{DS(ON)} (1 + \delta \Delta T)$$

The term (1+  $\delta\Delta T$ ) is generally given for a MOSFET in the form of a normalized R<sub>DS(ON)</sub> vs Temperature curve, but  $\delta$  = 0.005/°C can be used as an approximation for low voltage MOSFETs.

Both MOSFET switches have conduction loss. However, transition loss occurs only in the top MOSFET in step-down mode and only in the bottom MOSFET in step-up mode. These losses are proportional to  $V_{OUT}^2$  and can be considerably large in high voltage applications ( $V_{OUT} > 20V$ ). The maximum transition loss is:

$$P_{TRAN} \approx \frac{k}{2} V_{OUT}^2 \bullet I_{CHG(MAX)} \bullet C_{RSS} \bullet f_{SW}$$

where k is related to the drive current during the Miller plateau and is approximately equal to one.

The synchronous controller can operate in both step-down and step-up mode with different voltages on V<sub>OLIT</sub> in each

mode. If  $V_{OUT}$  is 12V in step-down mode (input power available) and 10V in step-up mode (backup mode) then both MOSFETs can be sized to minimize conduction loss. If  $V_{OUT}$  can be as high as 35V while charging and  $V_{OUT}$  is held to 5V in backup mode, then the MOSFETs should be sized to minimize losses during backup mode. This may lead to choosing a high side MOSFET with significant transition loss which may be tolerable when input power is available so long as thermal issues do not become a limiting factor. The bottom MOSFET can be chosen to minimize conduction loss. If step-up mode is unused, then choosing a high side MOSFET that that has a higher  $R_{DS(ON)}$  device and lower  $C_{RSS}$  would minimize overall losses.

Another power loss related to switching MOSFET selection is the power lost to driving the gates. The total gate charge,  $Q_G$ , must be charged and discharged each switching cycle. The power is lost to the internal LDO and gate drivers within the LTC3350. The power lost due to charging the gates is:

$$P_G \approx (Q_{GTOP} + Q_{GBOT}) \bullet f_{SW} \bullet V_{OUT}$$

where  $Q_{GTOP}$  is the top MOSFET gate charge and  $Q_{GBOT}$  is the bottom MOSFET gate charge. Whenever possible, utilize MOSFET switches that minimize the total gate charge to limit the internal power dissipation of the LTC3350.

#### **Schottky Diode Selection**

Optional Schottky diodes can be placed in parallel with the top and bottom MOSFET switches. These diodes clamp SW during the non-overlap times between conduction of the top and bottom MOSFET switches. This prevents the body diodes of the MOSFET switches from turning on, storing charge during the non-overlap time and requiring a reverse recovery period that could cost as much as 3% in efficiency at high V<sub>IN</sub>. One or both diodes can be omitted if the efficiency loss can be tolerated. The diode can be rated for about one-third to one-fifth of the full load current since it is on for only a fraction of the duty cycle. Larger diodes result in additional switching losses due to their larger junction capacitance. In order for the diodes to be effective, the inductance between them and the top and bottom MOSFETs must be as small as possible. This mandates that these components be placed next to each other on the same layer of the PC board.





Figure 8. Bootstrap Capacitor/Diode and DRV<sub>CC</sub> Connections

### Top MOSFET Driver Supply (C<sub>R</sub>, D<sub>R</sub>)

An external bootstrap capacitor,  $C_B$ , connected to the BST pin supplies the gate drive voltage for the top MOSFET. Capacitor  $C_B$ , in Figure 8, is charged though an external diode,  $D_B$ , from DRV $_{CC}$  when the SW pin is low. The value of the bootstrap capacitor,  $C_B$ , needs to be 20 times that of the total input capacitance of the top MOSFET.

With the top MOSFET on, the BST voltage is above the system supply rail:

$$V_{BST} = V_{OUT} + V_{DRVCC}$$

The reverse break down of the external diode,  $D_B$ , must be greater than  $V_{OUT(MAX)} + V_{DRVCC(MAX)}$ .

The step-up converter can briefly run nonsynchronously when used in conjunction with the output ideal diode. During this time the BST to SW voltage can pump up to voltages exceeding 5.5 V if  $D_B$  is a Schottky diode. Fast switching PN diodes are recommended due to their low leakage and junction capacitance. A Schottky diode can be used if the step-up converter runs synchronous throughout backup mode.

## INTV<sub>CC</sub>/DRV<sub>CC</sub> and IC Power Dissipation

The LTC3350 features a low dropout linear regulator (LDO) that supplies power to INTV<sub>CC</sub> from the V<sub>OUT</sub> supply. INTV<sub>CC</sub> powers the gate drivers (when connected to DRV<sub>CC</sub>) and much of the LTC3350's internal circuitry. The LDO regulates the voltage at the INTV<sub>CC</sub> pin to 5V. The LDO can supply a maximum current of 50mA and must be bypassed to ground with a minimum of 1µF when not connected to DRV<sub>CC</sub>. DRV<sub>CC</sub> should have at least a 2.2µF ceramic or low ESR electrolytic capacitor. No matter what type of bulk capacitor is used on DRV<sub>CC</sub>, an additional 0.1µF ceramic capacitor placed directly adjacent to the

 $\mathsf{DRV}_{\mathsf{CC}}$  pin is highly recommended. Good bypassing is needed to supply the high transient currents required by the MOSFET gate drivers.

High input voltage applications in which large MOSFETs are being driven at high frequencies may cause the maximum junction temperature rating for the LTC3350 to be exceeded. The  $INTV_{CC}$  current, which is dominated by the gate charge current, is supplied by the 5V LDO.

Power dissipation for the IC in this case is highest and is approximately equal to  $(V_{OUT}) \bullet (I_Q + I_G)$ , where  $I_Q$  is the non-switching quiescent current of ~4mA and  $I_G$  is gate charge current. The junction temperature can be estimated by using the equations given in Note 2 of the Electrical Characteristics. For example, the  $I_G$  supplied by the INTV<sub>CC</sub> LDO is limited to less than 42mA from a 35V supply in the QFN package at a 70°C ambient temperature:

$$T_J = 70^{\circ}C + (35V)(4mA + 42mA)(34^{\circ}C/W) = 125^{\circ}C$$

To prevent the maximum junction temperature from being exceeded, the INTV $_{CC}$  LDO current must be checked while operating in continuous conduction mode at maximum  $V_{OUT}$ .

The power dissipation in the IC is drastically reduced if  $DRV_{CC}$  is powered from an external LDO. In this case the power dissipation in the IC is equal to power dissipation due to  $I_Q$  and the power dissipated in the gate drivers,  $(V_{DRVCC}) \bullet (I_G)$ . Assuming the external  $DRV_{CC}$  LDO output is 5V and is supplying 42mA to the gate drivers, the junction temperature rises to only 82°C:

$$T_J = 70^{\circ}C + [(35V)(4mA)+(5V)(42mA)](34^{\circ}C/W) = 82^{\circ}C$$

The external LDO should be powered from  $V_{OUT}$ . It must be enabled after the INTV<sub>CC</sub> LDO has powered up and its output must be less than 5.5V. INTV<sub>CC</sub> should no longer be tied to DRV<sub>CC</sub>.

#### **Minimum On-Time Considerations**

Minimum on-time,  $t_{ON(MIN)}$ , is the smallest time duration that the LTC3350 is capable of turning on the top MOSFET in step-down mode. It is determined by internal timing delays and the gate charge required to turn on the top MOSFET. The minimum on-time for the LTC3350 is approximately 85ns. Low duty cycle applications may

3350p

LINEAR

approach this minimum on-time limit and care should be taken to ensure that:

$$t_{ON(MIN)} < \frac{V_{CAP}}{V_{OUT} \bullet f_{SW}}$$

If the duty cycle falls below what can be accommodated by the minimum on-time, the controller will begin to skip cycles. The charge current and  $V_{CAP}$  voltage will continue to be regulated, but the ripple voltage and current will increase.

#### **Ideal Diode MOSFET Selection**

An external N-channel MOSFET is required for the input and output ideal diodes. Important parameters for the selection of these MOSFETs are the maximum drain-source voltage,  $V_{DSS}$ , gate threshold voltage and on-resistance ( $R_{DS(0N)}$ ).

When the input is grounded, the supercapacitor stack voltage is applied across the input ideal diode MOSFET. When the supercapacitors are at 0V, the input voltage is applied across the output ideal diode MOSFET. Therefore, the  $V_{DSS}$  of the input ideal diode MOSFET must withstand the maximum voltage on  $V_{CAP}$  while the  $V_{DSS}$  of the output ideal diode MOSFET must withstand the highest voltage on  $V_{IN}$ .

The gate drive for both ideal diodes is 5V. This allows the use of logic-level threshold N-channel MOSFETs.

As a general rule, select MOSFETs with a low enough  $R_{DS(ON)}$  to obtain the desired  $V_{DS}$  while operating at full load current. The LTC3350 will regulate the forward voltage drop across the input and output ideal diode MOSFETs to 30mV if  $R_{DS(ON)}$  is low enough. The required  $R_{DS(ON)}$  can be calculated by dividing 0.030V by the load current in amps.

Achieving forward regulation will minimize power loss and heat dissipation, but it is not a necessity. If a forward voltage drop of more than 30mV is acceptable, then a smaller MOSFET can be used but must be sized compatible with the higher power dissipation. Care should be taken to ensure that the power dissipated is never allowed to rise above the manufacturer's recommended maximum level.

During backup mode, the output ideal diode shuts off when the voltage on OUTFB falls below 1.3V. For high

 $V_{OUT}$  backup voltages (>8.4V), the output ideal diode will shut off when  $V_{CAP}$  is more than a diode drop (~700mV) above the  $V_{OUT}$  regulation point (i.e., OUTFB > 1.2V). The body diode of the output ideal diode N-channel MOSFET will carry the load current until  $V_{CAP}$  drops to within a diode drop of the  $V_{OUT}$  regulation voltage at which point the synchronous controller takes over. During this period the power dissipation in the output ideal diode MOSFET increases significantly. Diode conduction time is small compared to the overall backup time but can be significant when discharging very large supercapacitors (>600F). Care should be taken to properly heat sink the MOSFET to limit the temperature rise.

### **PCB Layout Considerations**

When laying out the printed circuit board, the following guidelines should be used to ensure proper operation of the IC. Check the following in your layout:

 Keep M1, M2, D1, D2 and C<sub>OUT</sub> close together. The high di/dt loop formed by the MOSFETs, Schottky diodes and the V<sub>OUT</sub> capacitance, shown in Figure 9, should have short, wide traces to minimize high frequency noise and voltage stress from inductive ringing. Surface mount components are preferred to reduce parasitic inductances from component leads. Connect the drain of the top MOSFET and cathode of the top diode directly to the positive terminal of C<sub>OUT</sub>. Connect the source of the bottom MOSFET and anode of the bottom diode directly to the negative terminal of C<sub>OUT</sub>. This capacitor provides the AC current to the MOSFETs.



Figure 9. High Speed Switching Path

3350

- 2. Ground is referenced to the negative terminal of the V<sub>CAP</sub> decoupling capacitor in step-down mode and to the negative terminal of the V<sub>OUT</sub> decoupling capacitor in step-up mode. The negative terminal of C<sub>OUT</sub> should be as close as possible to the negative terminal of C<sub>CAP</sub> by placing the capacitors next to each other and away from the switching loop described above. The combined IC SGND pin/PGND paddle and the ground returns of C<sub>INTVCC</sub> and C<sub>DRVCC</sub> must return to the combined negative terminal of C<sub>OUT</sub> and C<sub>CAP</sub>.
- Effective grounding techniques are critical for successful DC/DC converter layouts. Orient power components such that switching current paths in the ground plane do not cross through the SGND pin and exposed pad on the backside of the LTC3350 IC. Switching path currents can be controlled by orienting the MOSFET switches, Schottky diodes, the inductor, and V<sub>OUT</sub> and V<sub>CAP</sub> decoupling capacitors in close proximity to each other.
- 4. Locate V<sub>CAP</sub> and V<sub>OUT</sub> dividers near the part and away from switching components. Kelvin the top of resistor dividers to the positive terminals of C<sub>CAP</sub> and C<sub>OUT</sub>, respectively. The bottom of the resistive dividers should go back to the SGND pin. The feedback resistor connections should not be run along the high current feeds from the C<sub>OUT</sub> capacitor.
- Route ICAP and VCAP sense lines together, keep them short. Same with VOUTSP and VOUTSN. Filter components should be placed near the part and not near the sense resistors. Ensure accurate current sensing with Kelvin connections at the sense resistors. See Figure 10.



Figure 10. Kelvin Current Sensing

- The trace from the positive terminal of the input current sense resistor, R<sub>SNSI</sub>, to the VOUTSP pin carries the part's quiescent and gate drive currents. To maintain accurate measurement of the input current keep this trace short and wide by placing R<sub>SNSI</sub> near the part.
- 7. Locate the DRV<sub>CC</sub> and BST decoupling capacitors in close proximity to the IC. These capacitors carry the MOSFET drivers' high peak currents. An additional 0.1 $\mu$ F ceramic capacitor placed immediately next to the DRV<sub>CC</sub> pin can help improve noise performance substantially.
- Locate the small-signal components away from high frequency switching nodes (BST, SW, TG, and BG).
   All of these nodes have very large and fast moving signals and should be kept on the output side of the LTC3350.
- 9. The input ideal diode senses the voltage between  $V_{IN}$  and VOUTSP.  $V_{IN}$  should be connected near the source of the input ideal diode MOSFET. VOUTSP is used for Kelvin sensing the input current. Place the input current sense resistor,  $R_{SNSI}$ , near the input ideal diode MOSFET with a short, wide trace to minimize resistance between the drain of the ideal diode MOSFET and  $R_{SNSI}$ .
- 10. The output ideal diode senses the voltage between VOUTSN and VCAP. VCAP is used for Kelvin sensing the charge current. Place the output ideal diode near the charge current sense resistor, R<sub>SNSC</sub>, with a short, wide trace to minimize resistance between the source of the ideal diode MOSFET and R<sub>SNSC</sub>.
- 11. The INFET and OUTFET pins for the external ideal diode controllers have extremely limited drive current. Care must be taken to minimize leakage to adjacent PC board traces. 100nA of leakage from these pins will introduce an additional offset to the ideal diodes of approximately 10mV. To minimize leakage, the INFET trace can be guarded on the PC board by surrounding it with VOUT connected metal. Similarly, the OUTFET trace should be guarded by surrounding it with VCAP connected metal.



## **REGISTER MAP**

| REGISTER       | SUB ADDR | R/W | BITS | DESCRIPTION                                    | DEFAULT | PAGE |
|----------------|----------|-----|------|------------------------------------------------|---------|------|
| clr_alarms     | 0x00     | R/W | 15:0 | Clear alarms register                          | 0x0000  | 32   |
| msk_alarms     | 0x01     | R/W | 15:0 | Enable/mask alarms register                    | 0x0000  | 32   |
| msk_mon_status | 0x02     | R/W | 9:0  | Enable/mask monitor status alerts              | 0x0000  | 33   |
| cap_esr_per    | 0x04     | R/W | 15:0 | Capacitance/ESR measurement period             | 0x0000  | 33   |
| vcapfb_dac     | 0x05     | R/W | 3:0  | V <sub>CAP</sub> voltage reference DAC setting | 0x0     | 33   |
| vshunt         | 0x06     | R/W | 15:0 | Capacitor shunt voltage setting                | 0x3998  | 33   |
| cap_uv_lvl     | 0x07     | R/W | 15:0 | Capacitor undervoltage alarm level             | 0x0000  | 33   |
| cap_ov_lvl     | 0x08     | R/W | 15:0 | Capacitor overvoltage alarm level              | 0x0000  | 33   |
| gpi_uv_lvl     | 0x09     | R/W | 15:0 | GPI undervoltage alarm level                   | 0x0000  | 33   |
| gpi_ov_lvl     | 0x0A     | R/W | 15:0 | GPI overvoltage alarm level                    | 0x0000  | 33   |
| vin_uv_lvl     | 0x0B     | R/W | 15:0 | V <sub>IN</sub> undervoltage alarm level       | 0x0000  | 34   |
| vin_ov_lvl     | 0x0C     | R/W | 15:0 | V <sub>IN</sub> overvoltage alarm level        | 0x0000  | 34   |
| vcap_uv_lvl    | 0x0D     | R/W | 15:0 | V <sub>CAP</sub> undervoltage alarm level      | 0x0000  | 34   |
| vcap_ov_lvl    | 0x0E     | R/W | 15:0 | V <sub>CAP</sub> overvoltage alarm level       | 0x0000  | 34   |
| vout_uv_lvl    | 0x0F     | R/W | 15:0 | V <sub>OUT</sub> undervoltage alarm level      | 0x0000  | 34   |
| vout_ov_lvl    | 0x10     | R/W | 15:0 | V <sub>OUT</sub> overvoltage alarm level       | 0x0000  | 34   |
| iin_oc_lvl     | 0x11     | R/W | 15:0 | I <sub>IN</sub> overcurrent alarm level        | 0x0000  | 34   |
| ichg_uc_lvl    | 0x12     | R/W | 15:0 | I <sub>CHG</sub> undercurrent alarm level      | 0x0000  | 34   |
| dtemp_cold_lvl | 0x13     | R/W | 15:0 | Die temperature cold alarm level               | 0x0000  | 34   |
| dtemp_hot_lvl  | 0x14     | R/W | 15:0 | Die temperature hot alarm level                | 0x0000  | 34   |
| esr_hi_lvl     | 0x15     | R/W | 15:0 | ESR high alarm level                           | 0x0000  | 34   |
| cap_lo_lvl     | 0x16     | R/W | 15:0 | Capacitance low alarm level                    | 0x0000  | 34   |
| ctl_reg        | 0x17     | R/W | 3:0  | Control register                               | 0b0000  | 35   |
| num_caps       | 0x1A     | R   | 1:0  | Number of capacitors configured                | _       | 35   |
| chrg_status    | 0x1B     | R   | 11:0 | Charger status register                        | _       | 35   |
| mon_status     | 0x1C     | R   | 9:0  | Monitor status register                        | _       | 36   |
| alarm_reg      | 0x1D     | R   | 15:0 | Active alarms register                         | 0x0000  | 36   |
| meas_cap       | 0x1E     | R   | 15:0 | Measured capacitance value                     | _       | 37   |
| meas_esr       | 0x1F     | R   | 15:0 | Measured ESR value                             | _       | 37   |
| meas_vcap1     | 0x20     | R   | 15:0 | Measured capacitor one voltage                 | _       | 37   |
| meas_vcap2     | 0x21     | R   | 15:0 | Measured capacitor two voltage                 | _       | 37   |
| meas_vcap3     | 0x22     | R   | 15:0 | Measured capacitor three voltage               | _       | 37   |
| meas_vcap4     | 0x23     | R   | 15:0 | Measured capacitor four voltage                | _       | 37   |
| meas_gpi       | 0x24     | R   | 15:0 | Measured GPI pin voltage                       | _       | 37   |
| meas_vin       | 0x25     | R   | 15:0 | Measured V <sub>IN</sub> voltage               | _       | 37   |
| meas_vcap      | 0x26     | R   | 15:0 | Measured V <sub>CAP</sub> voltage              | _       | 37   |
| meas_vout      | 0x27     | R   | 15:0 | Measured V <sub>OUT</sub> voltage              | _       | 37   |
| meas_iin       | 0x28     | R   | 15:0 | Measured I <sub>IN</sub> current               | _       | 37   |
| meas_ichg      | 0x29     | R   | 15:0 | Measured I <sub>CHG</sub> current              | _       | 37   |
| meas_dtemp     | 0x2A     | R   | 15:0 | Measured die temperature                       | _       | 37   |

Registers at sub address 0x03, 0x18, 0x19, 0x2B-0xFF are used.



3350p

#### cir\_alarms (0x00)

Clear Alarms Register: This register is used to clear alarms caused by exceeding a programmed limit. Writing a one to any bit in this register will cause its respective alarm to be cleared. The one written to this register is automatically cleared when its respective alarm is cleared.

| BIT(S) | BIT NAME       | DESCRIPTION                               |
|--------|----------------|-------------------------------------------|
| 0      | clr_cap_uv     | Clear capacitor undervoltage alarm        |
| 1      | clr_cap_ov     | Clear capacitor overvoltage alarm         |
| 2      | clr_gpi_uv     | Clear GPI undervoltage alarm              |
| 3      | clr_gpi_ov     | Clear GPI overvoltage alarm               |
| 4      | clr_vin_uv     | Clear V <sub>IN</sub> undervoltage alarm  |
| 5      | clr_vin_ov     | Clear V <sub>IN</sub> overvoltage alarm   |
| 6      | clr_vcap_uv    | Clear V <sub>CAP</sub> undervoltage alarm |
| 7      | clr_vcap_ov    | Clear V <sub>CAP</sub> overvoltage alarm  |
| 8      | clr_vout_uv    | Clear V <sub>OUT</sub> undervoltage alarm |
| 9      | clr_vout_ov    | Clear V <sub>OUT</sub> overvoltage alarm  |
| 10     | clr_iin_oc     | Clear input overcurrent alarm             |
| 11     | clr_ichg_uc    | Clear charge undercurrent alarm           |
| 12     | clr_dtemp_cold | Clear die temperature cold alarm          |
| 13     | clr_dtemp_hot  | Clear die temperature hot alarm           |
| 14     | clr_esr_hi     | Clear ESR high alarm                      |
| 15     | clr_cap_lo     | Clear capacitance low alarm               |

#### msk\_alarms (0x01)

Mask Alarms Register: Writing a one to any bit in the Mask Alarms Register enables its respective alarm to trigger an SMBALERT.

| BIT(S) | BIT NAME       | DESCRIPTION                                |
|--------|----------------|--------------------------------------------|
| 0      | msk_cap_uv     | Enable capacitor undervoltage alarm        |
| 1      | msk_cap_ov     | Enable capacitor overvoltage alarm         |
| 2      | msk_gpi_uv     | Enable GPI undervoltage alarm              |
| 3      | msk_gpi_ov     | Enable GPI overvoltage alarm               |
| 4      | msk_vin_uv     | Enable V <sub>IN</sub> undervoltage alarm  |
| 5      | msk_vin_ov     | Enable V <sub>IN</sub> overvoltage alarm   |
| 6      | msk_vcap_uv    | Enable V <sub>CAP</sub> undervoltage alarm |
| 7      | msk_vcap_ov    | Enable V <sub>CAP</sub> overvoltage alarm  |
| 8      | msk_vout_uv    | Enable V <sub>OUT</sub> undervoltage alarm |
| 9      | msk_vout_ov    | Enable V <sub>OUT</sub> overvoltage alarm  |
| 10     | msk_iin_oc     | Enable input overcurrent alarm             |
| 11     | msk_ichg_uc    | Enable charge undercurrent alarm           |
| 12     | msk_dtemp_cold | Enable die temperature cold alarm          |
| 13     | msk_dtemp_hot  | Enable die temperature hot alarm           |
| 14     | msk_esr_hi     | Enable ESR high alarm                      |
| 15     | msk_cap_lo     | Enable capacitance low alarm               |

/ INFAD

#### msk\_mon\_status (0x02)

Mask Monitor Status Register: Writing a one to any bit in this register enables a rising edge of its respective bit in the mon\_status register to trigger an SMBALERT.

| BIT(S) | BIT NAME                 | DESCRIPTION                                                          |
|--------|--------------------------|----------------------------------------------------------------------|
| 0      | msk_mon_capesr_active    | Set the SMBALERT when there is a rising edge on mon_capesr_active    |
| 1      | msk_mon_capesr_scheduled | Set the SMBALERT when there is a rising edge on mon_capesr_scheduled |
| 2      | msk_mon_capesr_pending   | Set the SMBALERT when there is a rising edge on mon_capesr_pending   |
| 3      | msk_mon_cap_done         | Set the SMBALERT when there is a rising edge on mon_cap_done         |
| 4      | msk_mon_esr_done         | Set the SMBALERT when there is a rising edge on mon_esr_done         |
| 5      | msk_mon_cap_failed       | Set the SMBALERT when there is a rising edge on mon_cap_failed       |
| 6      | msk_mon_esr_failed       | Set the SMBALERT when there is a rising edge on mon_esr_failed       |
| 7      | msk_mon_esr_low_qor      | Set the SMBALERT when there is a rising edge on mon_low_qor          |
| 8      | msk_mon_power_failed     | Set the SMBALERT when there is a rising edge on mon_power_failed     |
| 9      | msk_mon_power_returned   | Set the SMBALERT when there is a rising edge on mon_power_returned   |
| 15:10  | -                        | Reserved                                                             |

cap\_esr\_per (0x04) 10 seconds per LSB

Capacitance and ESR Measurement Period: This register sets the period of repeated capacitance and ESR measurements. Each LSB represents 10 seconds. Capacitance and ESR measurements will not repeat if this register is zero.

vcapfb\_dac (0x05)

CAPFBREF = 37.5mV • vcapfb\_dac + 637.5mV

 $V_{CAP}$  Regulation Reference: This register is used to program the capacitor voltage feedback loop's reference voltage. Only bits 3:0 are active.

**vshunt** (0x06) 183.5μV per LSB

Shunt Voltage Register: This register programs the shunt voltage for each capacitor in the stack. The charger will limit current and the active shunts will shunt current to prevent this voltage from being exceeded. As a capacitor voltage nears this level, the charge current will be reduced. This should be programmed higher than the intended final balanced individual capacitor voltage. Setting this register to 0x0000 disables the shunt.

**cap\_uv\_lvl** (0x07) 183.5μV per LSB

Capacitor Undervoltage Level: This is an alarm threshold for each individual capacitor voltage in the stack. If enabled, any capacitor voltage falling below this level will trigger an alarm and an SMBALERT.

**cap\_ov\_lvI** (0x08) 183.5μV per LSB

Capacitor Overvoltage Level: This is an alarm threshold for each individual capacitor in the stack. If enabled, any capacitor voltage rising above this level will trigger an alarm and an SMBALERT.

gpi\_uv\_lvl (0x09) 183.5μV per LSB

General Purpose Input Undervoltage Level: This is an alarm threshold for the GPI pin. If enabled, the voltage falling below this level will trigger an alarm and an SMBALERT.

**gpi\_ov\_lvI** (0x0A) 183.5μV per LSB

General Purpose Input Overvoltage Level: This is an alarm threshold for the GPI pin. If enabled, the voltage rising above this level will trigger an alarm and an SMBALERT.

3350p



vin\_uv\_lvl (0x0B) 2.21mV per LSB

VIN Undervoltage Level: This is an alarm threshold for the input voltage. If enabled, the voltage falling below this level will trigger an alarm and an SMBALERT.

vin ov IvI (0x0C) 2.21mV per LSB

 $m V_{IN}$  Overvoltage Level: This is an alarm threshold for the input voltage. If enabled, the voltage rising above this level will trigger an alarm and an SMBALERT.

vcap uv lvl (0x0D) 1.476mV per LSB

V<sub>CAP</sub> Undervoltage Level: This is an alarm threshold for the capacitor stack voltage. If enabled, the voltage falling below this level will trigger an alarm and an SMBALERT.

1.476mV per LSB vcap\_ov\_lvl (0x0E)

V<sub>CAP</sub> Overvoltage Level: This is an alarm threshold for the capacitor stack voltage. If enabled, the voltage rising above this level will trigger an alarm and an SMBALERT.

vout\_uv\_lvI (0x0F) 2.21mV per LSB

V<sub>OUT</sub> Undervoltage Level: This is an alarm threshold for the output voltage. If enabled, the voltage falling below this level will trigger an alarm and an SMBALERT.

vout\_ov\_lvl (0x10) 2.21mV per LSB

V<sub>OUT</sub> Overvoltage Level: This is an alarm threshold for the output voltage. If enabled, the voltage rising above this level will trigger an alarm and an SMBALERT.

 $1.983\mu V/R_{SNSI}$  per LSB iin\_oc\_lvl (0x11)

Input Overcurrent Level: This is an alarm threshold for the input current. If enabled, the current rising above this level will trigger an alarm and an SMBALERT.

 $1.983 \mu V/R_{SNSC}$  per LSB ichg\_uc\_lvl (0x12)

Charge Undercurrent Level: This is an alarm threshold for the charge current. If enabled, the current falling below this level will trigger an alarm and an SMBALERT.

dtemp\_cold\_lvl (0x13)

Temperature = 0.028°C per LSB - 251.4°C Die Temperature Cold Level: This is an alarm threshold for the die temperature. If enabled, the die temperature falling below this level will trigger an alarm

and an SMBALERT.

Temperature = 0.028°C per LSB - 251.4°C dtemp\_hot\_lvl (0x14)

Die Temperature Hot Level: This is an alarm threshold for the die temperature. If enabled, the die temperature rising above this level will trigger an alarm and an SMBALERT.

esr\_hi\_lvl (0x15) R<sub>SNSC</sub>/64 per LSB

ESR High Level: This is an alarm threshold for the measured stack ESR. If enabled, a measurement of stack ESR exceeding this level will trigger an alarm and an SMBALERT.

33.6µF • R<sub>TST</sub>/R<sub>T</sub> per LSB cap lo lvl (0x16)

Capacitance Low Level: This is an alarm threshold for the measured stack capacitance. If enabled, if the measured stack capacitance is less than this level it will trigger an alarm and an SMBALERT.



#### **ctl\_reg** (0x17)

Control Register: Several Control Functions are grouped into this register.

| BIT(S) | BIT NAME          | DESCRIPTION                                                                                                                                  |
|--------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| 0      | ctl_strt_capesr   | Begin a capacitance and ESR measurement when possible; this bit clears itself once a cycle begins.                                           |
| 1      | ctl_gpi_buffer_en | A one in this bit location enables the input buffer on the GPI pin. With a zero in this location the GPI pin is measured without the buffer. |
| 2      | ctl_stop_capesr   | Stops an active capacitance/ESR measurement.                                                                                                 |
| 3      | ctl_cap_scale     | Increases capacitor measurement resolution by 100x, this is used when measuring smaller capacitors.                                          |
| 15:4   |                   | Reserved                                                                                                                                     |

#### num\_caps (0x1A)

Number of Capacitors: This register shows the state of the CAP\_SLCT1, CAP\_SLCT0 pins. The value read in this register is the number of capacitors programmed minus one.

| VALUE | CAPACITORS            |  |
|-------|-----------------------|--|
| 0b00  | 1 Capacitor Selected  |  |
| 0b01  | 2 Capacitors Selected |  |
| 0b10  | 3 Capacitors Selected |  |
| 0b11  | 4 Capacitors Selected |  |

#### chrg\_status (0x1B)

Charger Status Register: This register provides real time status information about the state of the charger system. Each bit is active high.

| BIT(S) | BIT NAME        | DESCRIPTION                                                     |  |
|--------|-----------------|-----------------------------------------------------------------|--|
| 0      | chrg_stepdown   | The synchronous controller is in step-down mode (charging)      |  |
| 1      | chrg_stepup     | The synchronous controller is in step-up mode (backup)          |  |
| 2      | chrg_cv         | The charger is in constant voltage mode                         |  |
| 3      | chrg_uvlo       | The charger is in undervoltage lockout                          |  |
| 4      | chrg_input_ilim | The charger is in input current limit                           |  |
| 5      | chrg_cappg      | The capacitor voltage is above power good threshold             |  |
| 6      | chrg_shnt       | The capacitor manager is shunting                               |  |
| 7      | chrg_bal        | The capacitor manager is balancing                              |  |
| 8      | chrg_dis        | The charger is temporarily disabled for capacitance measurement |  |
| 9      | chrg_ci         | The charger is in constant current mode                         |  |
| 10     | -               | Reserved                                                        |  |
| 11     | chrg_pfo        | Input voltage is below PFI level                                |  |
| 15:12  | -               | Reserved                                                        |  |



mon\_status (0x1C)

Monitor Status: This register provides real time status information about the state of the monitoring system. Each bit is active high.

| BIT(S) | BIT NAME             | DESCRIPTION                                                                                                                                                                     |
|--------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0      | mon_capesr_active    | Capacitance/ESR measurement is in progress                                                                                                                                      |
| 1      | mon_capesr_scheduled | Waiting programmed time to begin a capacitance/ESR measurement                                                                                                                  |
| 2      | mon_capesr_pending   | Waiting for satisfactory conditions to begin a capacitance/ESR measurement                                                                                                      |
| 3      | mon_cap_done         | Capacitance measurement has completed                                                                                                                                           |
| 4      | mon_esr_done         | ESR Measurement has completed                                                                                                                                                   |
| 5      | mon_cap_failed       | The last attempted capacitance measurement was unable to complete                                                                                                               |
| 6      | mon_esr_failed       | The last attempted ESR measurement was unable to complete                                                                                                                       |
| 7      | mon_esr_low_qual     | Insufficient signal for quality ESR measurement, result may still be usable                                                                                                     |
| 8      | mon_power_failed     | This bit is set when $V_{\text{IN}}$ falls below the PFI threshold or the charger is unable to charge. It is cleared only when power returns and the charger is able to charge. |
| 9      | mon_power_returned   | This bit is set when the input is above the PFI threshold and the charger is able to charge. It is cleared only when mon_power_failed is set.                                   |
| 15:10  | -                    | Reserved                                                                                                                                                                        |

alarm\_reg (0x1D)

Alarms Register: A one in any bit in the register indicates its respective alarm has triggered. All bits are active high.

| BIT(S) | BIT NAME         | DESCRIPTION                         |
|--------|------------------|-------------------------------------|
| 0      | alarm_cap_uv     | Capacitor undervoltage alarm        |
| 1      | alarm_cap_ov     | Capacitor overvoltage alarm         |
| 2      | alarm_gpi_uv     | GPI undervoltage alarm              |
| 3      | alarm_gpi_ov     | GPI overvoltage alarm               |
| 4      | alarm_vin_uv     | V <sub>IN</sub> undervoltage alarm  |
| 5      | alarm_vin_ov     | V <sub>IN</sub> overvoltage alarm   |
| 6      | alarm_vcap_uv    | V <sub>CAP</sub> undervoltage alarm |
| 7      | alarm_vcap_ov    | V <sub>CAP</sub> overvoltage alarm  |
| 8      | alarm_vout_uv    | V <sub>OUT</sub> undervoltage alarm |
| 9      | alarm_vout_ov    | V <sub>OUT</sub> overvoltage alarm  |
| 10     | alarm_iin_oc     | Input overcurrent alarm             |
| 11     | alarm_ichg_uc    | Charge undercurrent alarm           |
| 12     | alarm_dtemp_cold | Die temperature cold alarm          |
| 13     | alarm_dtemp_hot  | Die temperature hot alarm           |
| 14     | alarm_esr_hi     | ESR high alarm                      |
| 15     | alarm_cap_lo     | Capacitance low alarm               |

LINEAD

| meas_cap (0x1E)                                                                                   | 336µF • R <sub>TST</sub> /R <sub>T</sub> per LSB |
|---------------------------------------------------------------------------------------------------|--------------------------------------------------|
| Measured capacitor stack capacitance value. When ctl_cap_scale is set to one the constant is 3.36 | μF • R <sub>TST</sub> /R <sub>T</sub> .          |
| meas_esr (0x1F)                                                                                   | R <sub>SNSC</sub> /64 per LSB                    |
| Measured capacitor stack equivalent series resistance (ESR) value                                 |                                                  |
|                                                                                                   | 183.5µV per LSB                                  |
| Measured voltage between the CAP1 and CAPRTN pins.                                                |                                                  |
|                                                                                                   | 183.5µV per LSB                                  |
| Measured voltage between the CAP2 and CAP1 pins.                                                  |                                                  |
|                                                                                                   | 183.5µV per LSB                                  |
| Measured voltage between the CAP3 and CAP2 pins.                                                  |                                                  |
|                                                                                                   | 183.5µV per LSB                                  |
| Measured voltage between the CAP4 and CAP3 pins.                                                  |                                                  |
| meas_gpi (0x24)                                                                                   | 183.5µV per LSB                                  |
| Measurement of GPI pin voltage.                                                                   |                                                  |
| meas_vin (0x25)                                                                                   | 2.21mV per LSB                                   |
| Measured Input Voltage.                                                                           |                                                  |
|                                                                                                   | 1.476µV per LSB                                  |
| Measured Capacitor Stack Voltage.                                                                 |                                                  |
| meas_vout (0x27)                                                                                  | 2.21mV per LSB                                   |
| Measured Output Voltage.                                                                          |                                                  |
| meas_iin (0x28)                                                                                   | 1.983µV/R <sub>SNSI</sub> per LSB                |
| Measured Input Current.                                                                           |                                                  |
| meas_ichg (0x29)                                                                                  | 1.983µV/R <sub>SNSC</sub> per LSB                |
| Measured Charge Current.                                                                          |                                                  |
| meas_dtemp (0x2A)                                                                                 | Temperature = 0.028°C per LSB – 251.4°C          |
| Measured die temperature.                                                                         |                                                  |



Application Circuit 1. 25V to 35V, 6.4A Supercapacitor Charger with 2A Input Current Limit and 28V, 50W Backup Mode





Application Circuit 2. 11V to 20V, 16A Supercapacitor Charger with 6.4A Input Current Limit and 10V, 60W Backup Mode



Application Circuit 3. 11V to 20V, 5.3A LiFePO<sub>4</sub> Battery Charger with 4.6A Input Current Limit and 12V, 48W Backup Mode





Application Circuit 4. 11V to 35V, 4A Supercapacitor Charger with 2A Input Current Limit and 5V, 1A Backup Mode





Application 5. 11V to 15V, 2.3A Zeta-SEPIC High Voltage Capacitor Charger with 2A Input Current Limit and 10V, 25W Backup Mode



In a Zeta-SEPIC application there are several differences in the monitoring features due to differences in how the LTC3350 is configured. The capacitor voltage is measured differently, it is no longer measured in the meas\_vcap register, but in the meas\_vcap1 register. The scale factor for meas\_vcap1 must be adjusted for the resistor divider connected to the CAP1 pin. Also in this configuration the precision current load (ITST) for the capacitance test cannot be used. The load on the capacitors are the external dividers only. A capacitance measurement may still be done. However the results in the meas\_cap will have a LSB in Farads of:

$$C_{LSB} = \frac{-5.6 \cdot 10^{-7}}{In \left[ 1 - \left( \frac{0.2}{V_{CAP}} \right) \left( 1 + \frac{R_{CAPTOP}}{R_{CAPBOT}} \right) \right]} \frac{R_T}{R_L}$$

where  $R_L$  is the total resistance to ground in parallel with the capacitor,  $R_{CAPTOP}$  is the top divider resistor from the capacitor to VCAP1 and  $R_{CAPBOT}$  is the bottom divider resistor from VCAP1 to ground. The above equation is for when the ctl\_cap\_scale bit is set to one. ESR measurements may be possible with large capacitors with larger ESR's, however the accuracy of the ESR measurement in this application is significantly reduced. The ESR measurement in the meas\_esr register must be scaled up by the resistor divider ratio. The voltage at the VCAP1 pin should be kept below the  $V_{SHUNT}$  setting.



Application Circuit 6. 4.8V to 12V, 10A Supercapacitor Charger with 6.4A Input Current Limit and 5V, 30W Backup Mode



PIN 1 NOTCH

## PACKAGE DESCRIPTION

Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.

#### **UHF Package** 38-Lead Plastic QFN (5mm × 7mm)

(Reference LTC DWG # 05-08-1701 Rev C)



RECOMMENDED SOLDER PAD LAYOUT APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED



- DRAWING CONFORMS TO JEDEC PACKAGE
   OUTLINE M0-220 VARIATION WHKD
- 2. DRAWING NOT TO SCALE
- 3. ALL DIMENSIONS ARE IN MILLIMETERS
- 4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.20mm ON ANY SIDE
- 5. EXPOSED PAD SHALL BE SOLDER PLATED
- 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE



Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights.

#### 12V PCIe Backup Controller



## **RELATED PARTS**

| PART NUMBER      | DESCRIPTION                                                                                    | COMMENTS                                                                                                                                                                                                                                                                                                  |  |
|------------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Power Management |                                                                                                |                                                                                                                                                                                                                                                                                                           |  |
| LTC3128          | 3A Monolithic Buck-Boost Supercapacitor Charger and Balancer with Accurate Input Current Limit | $\pm 2\%$ Accurate Average Input Current Limit Programmable to 3A, Active Charge Balancing, Charges 1 or 2 Capacitors, V <sub>IN</sub> Range: 1.73V to 5.5V, V <sub>OUT</sub> Range: 1.8V to 5.5V, 20-Lead (4mm $\times$ 5mm $\times$ 0.75mm) QFN and 24-Lead TSSOP Packages                              |  |
| LTC3226          | 2-Cell Supercapacitor Charger with Backup<br>PowerPath Controller                              | 1x/2x Multimode Charge Pump Supercapacitor Charger, Automatic Cell<br>Balancing, PowerPath, 2A LDO Backup Supply, Automatic Main/Backup<br>Switchover, 2.5V to 5.5V, 16-Lead 3mm × 3mm QFN Package                                                                                                        |  |
| LTC3355          | 20V, 1A Buck DC/DC with Integrated SCAP Charger and Backup Regulator                           | $V_{\text{IN}}$ : 3V to 20V, $V_{\text{OUT}}$ : 2.7V to 5V, 1A Main Buck Regulator, 5A Boost Backup Regulator Powered from Single Supercapacitor, Overvoltage Protection, 20-Lead 4mm $\times$ 4mm QFN Package.                                                                                           |  |
| LTC3625          | 1A High Efficiency 2-Cell Supercapacitor Charger with Automatic Cell Balancing                 | High Efficiency Step-Up/Step-Down Charging of Two Series Supercapacitors. Automatic Cell Balancing. Programmable Charging Current to 500mA (Single Inductor), 1A (Dual Inductor). 12-Lead 3mm × 4mm DFN Package                                                                                           |  |
| LTC4110          | Battery Backup System Manager                                                                  | Complete Backup Battery Manager for Li-Ion/Polymer, Lead Acid, NiMH/NiCd Batteries and Supercapacitors. Input Supply Range: 4.5V to 19V, Programmable Charge Current Up to 3A, 38-Lead 5mm × 7mm QFN Package.                                                                                             |  |
| LTC4425          | Linear SuperCap Charger with Current-Limited Ideal<br>Diode and V/I Monitor                    | Constant-Current/Constant-Voltage Linear Charger for 2-Cell Series Supercapacitor Stack. V <sub>IN</sub> : Li-Ion/Polymer Battery, a USB Port, or a 2.7V to 5.5V Current-Limited Supply. 2A Charge Current, Automatic Cell Balancing, Shutdown Current <2µA. 12-Pin 3mm × 3mm DFN or 12-Lead MSOP Package |  |

