CUSTOMER PROCUREMENT SPECIFICATION

# **Z89302/04/06** DIGITAL TELEVISION CONTROLLER

# **FEATURES**

| Device         | ROM<br>(KB)             | RAM*<br>(Bytes) | Speed<br>MHz |  |  |  |  |  |
|----------------|-------------------------|-----------------|--------------|--|--|--|--|--|
| Z89302         | 24                      | 640             | 12           |  |  |  |  |  |
| Z89304         | 16                      | 640             | 12           |  |  |  |  |  |
| Z89306         | 12                      | 640             | 12           |  |  |  |  |  |
| Note: * Genera | Note: * General-Purpose |                 |              |  |  |  |  |  |

40-Pin DIP Packages

■ 4.75- to 5.25-Volt Operating Range

# **GENERAL DESCRIPTION**

The Z89302/04/06 Digital Television Controllers are designed to provide complete audio and video control of television receivers, video recorders, and advanced onscreen display facilities. The Television Controllers feature a Z89C00 RISC processor core that controls the on-board peripheral functions and registers using the standard processor instruction set.

Character attributes can be controlled through two modes: the on-screen display Character-Control Mode and the Closed-Caption Mode. The Character-Control Mode provides access to the full set of attribute controls, allowing the modification of attributes on a character-by-character basis. The insertion of control characters permits direction of other character attributes.

The fully customized 512 character set, formatted in two 256 character banks, can be displayed with a host of display attributes that include underlining, italics, blinking, eight foreground/background colors, character position offset delay, and background transparency.

- 0°C to +70°C Temperature Range
- Fully Customized Character Set
- Character-Control and Closed-Caption Modes
- Keypad User Control
- TV Tuner Serial Interface
- Direct Video Signals

Serial interfacing with the television tuner is provided through the tuner serial port. Other serial devices, such as digital channel tuning adjustments, may be accessed through the industry-standard I<sup>2</sup>C port.

User control can be monitored through the keypad scanning port, or the 16-bit remote control capture register. Receiver functions such as color and volume can be directly controlled by eight 8-bit pulse width modulated ports.

The Z89302/04/06 has two internal 12 MHz VCOs that are referenced to a 32 kHz internal oscillator to provide the system clock. In Sleep Mode, the controller uses the 32 kHz clock for the system clock to reduce power consumption. The processor can be suspended by placing it into STOP Mode when main power is not available for low-power consumption.

# **GENERAL DESCRIPTION** (Continued)



Figure 1. Z8930X Functional Block Diagram

# **PIN DESCRIPTION**

|                 | Ц |    | $\overline{\bigcirc}$ | 4.0 | L |              |
|-----------------|---|----|-----------------------|-----|---|--------------|
| PWM9            | Ц | 1  | *                     | 40  |   | PWM6         |
| IRIN            |   | 2  |                       | 39  |   | PWM5         |
| Port 18/G<0>    |   | 3  |                       | 38  |   | PWM4         |
| Port 00/ADC2    |   | 4  |                       | 37  |   | PWM3         |
| Port 01/I2SSC   |   | 5  |                       | 36  |   | PWM2         |
| Port 02/I2SSD   |   | 6  |                       | 35  |   | PWM1         |
| Port 03         |   | 7  |                       | 34  |   | CVI/ADC0     |
| Port 04/ADC4    |   | 8  | Z89302                | 33  |   | LPF          |
| Port 05/ADC3    |   | 9  | Z89304                | 32  |   | XTAL2        |
| Port 06/Counter |   | 10 | Z89306                | 31  |   | GND          |
| Port 07/C Sync  |   | 11 | 40-Pin<br>DIP         | 30  |   | XTAL1        |
| Port 08/R<1>    |   | 12 | Bill                  | 29  |   | VCC          |
| Port 09         |   | 13 |                       | 28  |   | /Reset       |
| Port 10/R<0>    |   | 14 |                       | 27  |   | Port 17/ADC1 |
| Port 11/I2MSC   |   | 15 |                       | 26  |   | VBlank       |
| Port 12/I2MSD   |   | 16 |                       | 25  |   | V1           |
| Port 13/G<1>    |   | 17 |                       | 24  |   | V2           |
| Port 14/B<0>    |   | 18 |                       | 23  |   | V3           |
| Port 15/B<1>    |   | 19 |                       | 22  |   | VSync        |
| Port 16/SCLK    |   | 20 |                       | 21  |   | HSync        |
|                 | l |    |                       |     |   |              |

Figure 2. 40-Pin DIP Configuration

## **PIN DESCRIPTIONS**

Z89302/03/06/07

| Pin Name                            | Function                                                  | 40-Pin, Z89302/04/06              | Direction | Reset<br>Configuration |
|-------------------------------------|-----------------------------------------------------------|-----------------------------------|-----------|------------------------|
| V <sub>cc</sub>                     | +5V                                                       | 29,-                              |           | PWR-                   |
| GND                                 | 0V                                                        | 31,-                              |           | PWR-                   |
| IRIN                                | Infrared Remote Capture Input                             | 2                                 | I         | I                      |
| ADC[5:0]                            | 4-Bit Analog to Digital<br>Converter Input                | -,9,8,4,27,34                     | nAl       | Ι                      |
| PWM9                                | 14-Bit Pulse Width Modulator<br>Output                    | 1                                 | OD/Oª     | 0                      |
| PWM[8:1]                            | 8-Bit Pulse Width Modulator<br>Output                     | -,-,40,39,38                      | OD/Oª     | 0                      |
| Port0[F:0]                          | Bit Programmable Input/Output<br>Ports                    | -,-,-,-,-,13,12,11,10,9,8,7,6,5,4 | В         | I                      |
| Port1[9:0]                          | Bit Programmable Input/Output<br>Ports                    | -,3,27,20,19,18,17,16,15,14       | В         | I                      |
| SCL⁵                                | I <sup>2</sup> C Clock I/O                                | 5 or 15                           | BOD       |                        |
| SCD°                                | I <sup>2</sup> C Data I/O                                 | 6 or 16                           | BOD       |                        |
| XTAL1                               | Crystal Oscillator Input                                  | 30                                | AI        | I                      |
| XTAL2                               | Crystam Oscillator Output                                 | 32                                | AO        | 0                      |
| LPF                                 | Loop Filter                                               | 33                                | AB        | 0                      |
| HSYNC                               | H_Sync                                                    | 21                                | В         | I                      |
| VSYNC                               | V_Sync                                                    | 22                                | В         | I                      |
| /RESET                              | Device Reset                                              | 28                                | I         | I                      |
| V[3:1]                              | OSD Video Output (Typically<br>Drive B, G, and R Outputs) | 23,24,25                          | 0         | 0                      |
| Blank                               | OSD Blank Output                                          | 26                                | 0         | 0                      |
| Half Blank <sup>d</sup>             | OSD Half Blank Output                                     | -                                 | 0         |                        |
| RGB Digital<br>Outputs <sup>e</sup> | R[1:0],G[1:0], and B[1:0]<br>Outputs of the RGB Matrix    | 19,18,17,14,12,3                  | 0         |                        |
| SCLK                                | Internal Processor SCLK                                   |                                   | 0         |                        |
| Notoci                              |                                                           |                                   |           |                        |

Notes:

a) Port19 is not available on the 40-pin DIP Version, Revision D is Push-Pull.

b) SCL I/O pin is shared with Port01 or Port11

c) SCD I/O pin is shared with Port02 or Port12

d) Half Blank output is a function shared with Port0F. Half Blank output is not available on the 40-pin DIP version.

e) Digital RGB outputs and the internal SCLK are shared with Port1[5:0].

f) Internal processor SCLK is shared with Port16.

# **ABSOLUTE MAXIMUM RATINGS**

| Symbol          | Parameter             | Min  | Max                  | Units | Conditions                                      |
|-----------------|-----------------------|------|----------------------|-------|-------------------------------------------------|
| V <sub>cc</sub> | Power Supply Voltage  | 0    | 7                    | V     |                                                 |
| V <sub>ID</sub> | Input Voltage         | -0.3 | V <sub>cc</sub> +0.3 | V     | Digital Inputs                                  |
| VIA             | Input Voltage         | -0.3 | V <sub>cc</sub> +0.3 | V     | Analog Inputs (A/D0-A/D4)                       |
| Vo              | Output Voltage        | -0.3 | V <sub>cc</sub> +0.3 | V     | All Push-Pull Digital Output                    |
| V <sub>o</sub>  | Output Voltage        | -0.3 | V <sub>cc</sub> +0.3 | V     | Open-Drain/Push-Pull PWM<br>Outputs (PWM1-PWM8) |
| I <sub>он</sub> | Output Current High   |      | -10                  | mA    | One Pin                                         |
| I <sub>он</sub> | Output Current High   |      | -100                 | mA    | All Pins                                        |
| I <sub>ol</sub> | Output Current Low    |      | 20                   | mA    | One Pin                                         |
| I <sub>ol</sub> | Output Current Low    |      | 200                  | mA    | All Pins                                        |
| T <sub>A</sub>  | Operating Temperature | 0    | 70                   | °C    |                                                 |
| T <sub>A</sub>  | Storage Temperature   | -65  | 150                  | °C    |                                                 |

# **DC CHARACTERISTICS**

# $\rm T_{\scriptscriptstyle A}$ = 0°C to + 70°C; $\rm V_{\rm cc}$ = 4.5 V to + 5.5 V; $\rm F_{\rm osc}$ = 32.768 kHz

| Symbol            | Parameter                 | Min                  | Max                 | Typical | Units | Conditions                  |
|-------------------|---------------------------|----------------------|---------------------|---------|-------|-----------------------------|
| V <sub>IL</sub>   | Input Voltage Low         | 0                    | 0.2 V <sub>cc</sub> | 0.4     | V     |                             |
| V <sub>IH</sub>   | Input Voltage High        | $0.6  V_{cc}$        | V <sub>cc</sub>     | 3.6     | V     |                             |
| V <sub>PU</sub>   | Max. Pull-Up Voltage      |                      | 5                   |         | V     | All Pins                    |
| V <sub>OL</sub>   | Output Voltage Low        |                      | 0.4                 | 0.16    | V     | @ I <sub>OL</sub> = 1 mA    |
| V <sub>ol</sub>   | Output Voltage High       | V <sub>cc</sub> –0.9 |                     | 4.75    | V     | @ I <sub>oL</sub> = 0.75 mA |
| V <sub>XL</sub>   | Input Voltage XTAL1 Low   |                      | $0.3  V_{cc}$       | 1.0     | V     | External Clock              |
| V <sub>XH</sub>   | Input Voltage XTAL1 High  | V <sub>cc</sub> -2.0 |                     | 3.5     | V     | Generator Driven            |
| V <sub>HY</sub>   | Schmitt Hysteresis        | 3.0                  | 0.75                | 0.5     | V     | On XTAL1 Input Pin          |
| I <sub>IR</sub>   | Reset Input Current       |                      | 150                 | 90      | μΑ    | $V_{RL} = 0V$               |
| I <sub>IL</sub>   | Input Leakage             | -3.0                 | 3.0                 | 0.01    | μA    | @ 0 V and V $_{\rm cc}$     |
| I <sub>cc</sub>   | Supply Current            |                      | 100                 | 60      | mA    |                             |
| I <sub>CC1E</sub> | Supply Current of the OTP |                      | 700                 | 300     | μΑ    | Sleep Mode @ 32 kHz         |
| I <sub>CC1</sub>  | Supply Current            |                      | 300                 | 100     | μΑ    | Sleep Mode @ 32 kHz         |
| I <sub>CC2</sub>  | Supply Current            |                      | 10                  | 5       | μΑ    | Sleep Mode                  |
| ADC               | Input Current             |                      | 0.5                 |         | mA    | C Revision                  |
| I <sub>ADC</sub>  | Input Current             |                      | 10                  |         | μΑ    | D Revision                  |

# V1,V2,V3 ANALOG OUTPUT

| Condition | 4.75 V    | 5.25 V               |                 |
|-----------|-----------|----------------------|-----------------|
| 11        | 3.6 – 4.4 | 4.0 - 5.0            | V <sub>II</sub> |
| 10        | 79% of    | V <sub>11</sub> ± 5% |                 |
| 01        | 50% of    | V <sub>11</sub> ± 5% |                 |
| 00        | 0.0 -     | 0.8V                 |                 |

### Notes:

Maximum Variance Between V1, V2, V3 is 100 mV Settling Time 70% of DC Level, 10pF Load <50n Sec



32K Oscillator Recomended Circuit

### Figure 3. 32K Oscillator Recommended Circuit



Figure 4. Low Pass Filter

# AC CHARACTERISTICS

 $\rm T_{A}$  = 0°C to + 70°C;  $\rm V_{CC}$  = 4.5 V to 5.5 V;  $\rm F_{OSC}$  = 32.768 kHz

| Symbol                            | Parameter                 | Min | Max | Typical | Units |
|-----------------------------------|---------------------------|-----|-----|---------|-------|
| T <sub>P</sub> C                  | Input Clock Period        | 16  | 100 | 32      | μS    |
| T <sub>R</sub> C,T <sub>F</sub> C | Clock Input Rise and Fall |     |     | 12      | μS    |
|                                   | Power-On Reset Delay      | 0.8 |     | 1.2     | S     |

# AC CHARACTERISTICS

 $\rm T_{A}$  = 0°C to + 70°C;  $\rm V_{\rm cc}$  = 4.5 V to 5.5 V;  $\rm F_{\rm osc}$  = 32.768 kHz

| Symbol                         | Parameter                                                             | Min. | Max. | Typical | Units |
|--------------------------------|-----------------------------------------------------------------------|------|------|---------|-------|
| T <sub>w</sub> RES             | Power-On Reset Min. Width                                             |      | 5TPC |         | μs    |
| ſ <sub>⊳</sub> H <sub>s</sub>  | H_Sync Incoming Signal Width                                          | 5.5  | 12.5 | 11      | μs    |
| Γ <sub>D</sub> V <sub>s</sub>  | V_Sync Incoming Signal Width                                          | 0.15 | 1.5  | 1.0     | ms    |
| Γ <sub>D</sub> E <sub>s</sub>  | Time Delay Between Leading Edge of<br>V_Sync and H_Sync on Even Field | -12  | +12  | 0       | μS    |
| $\Gamma_{D}O_{S}$              | Time Delay Between Leading Edge of<br>H_Sync in Odd Field             | 20   | 44   | 32      | μS    |
| Г <sub>w</sub> HV <sub>s</sub> | H_Sync/V_Sync Edge Width                                              |      | 2.0  | 0.5     | μS    |

Note: All timing of the I<sup>2</sup>C bus interface is defined by related specifications of the I<sup>2</sup>C bus interface.

## **ANALOG INPUT**

| ADC0 |                |                | ADC1                |               |               |
|------|----------------|----------------|---------------------|---------------|---------------|
| Step | Min.           | Max            | Step                | Min.          | Max           |
| 1    | 1.45           | 1.55           | 1                   | 0.2           | 0.4           |
| 15   | Step 1 + 0.468 | Step 1 + 0.532 | 15                  | Step_1 + 4.95 | Step_1 + 5.15 |
|      |                | 0.002          | Note: $V_{cc} = 5V$ | 0.0p_1 + 1.00 | 0.09_110.1    |

#### Z89302/04/06 Digital Television Controller

### **Development Projects:**

Customer is cautioned that while reasonable efforts will be employed to meet performance objectives and milestone dates, development is subject to unanticipated problems and delays. No production release is authorized or committed until the Customer and Zilog have agreed upon a Customer Procurement Specification for this project.

### **Pre-Characterization Product:**

The product represented by this CPS is newly introduced and Zilog has not completed the full characterization of the product. The CPS states what Zilog knows about this product at this time, but additional features or nonconformance with some aspects of the CPS may be found, either by Zilog or its customers in the course of further application and characterization work. In addition, Zilog cautions that delivery may be uncertain at times, due to start-up yield issues.

© 1996 by Zilog, Inc. All rights reserved. No part of this document may be copied or reproduced in any form or by any means without the prior written consent of Zilog, Inc. The information in this document is subject to change without notice. Devices sold by Zilog, Inc. are covered by warranty and patent indemnification provisions appearing in Zilog, Inc. Terms and Conditions of Sale only. Zilog, Inc. makes no warranty, express, statutory, implied or by description, regarding the information set forth herein or regarding the freedom of the described devices from intellectual property infringement. Zilog, Inc. makes no warranty of merchantability or fitness for any purpose. Zilog, Inc. shall not be responsible for any errors that may appear in this document. Zilog, Inc. makes no commitment to update or keep current the information contained in this document. Zilog's products are not authorized for use as critical components in life support devices or systems unless a specific written agreement pertaining to such intended use is executed between the customer and Zilog prior to use. Life support devices or systems are those which are intended for surgical implantation into the body, or which sustains life whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.

Zilog, Inc., 210 East Hacienda Ave. Campbell, CA 95008-6600 Telephone (408) 370-8000 FAX: (408) 370-8056 Internet: http://www.zilog.com