

### **General Description**

The DS4077 is an integrated voltage-controlled crystal oscillator (VCXO) module designed to provide reference clock generation in base stations, telecom/datacom, and wireless applications. The DS4077 is developed using a fundamental quartz crystal plus a unique integrated circuit design. The internal fundamental quartz crystal determines the frequency of operation. Custom frequencies are available. Contact the factory for availability.

The DS4077 is designed for use with applications requiring low phase noise and jitter. Jitter performance of better than 1ps RMS is achieved over the 12kHz to 80MHz range. Phase noise performance of better than -130dBc/Hz at 1kHz is achieved with this design.

### **Applications**

Clock-Data Recovery in Telecom/Datacom **Applications** 

**Data Retiming** 

Reference Clock Generation in Base Stations and Wireless Applications

**Features** 

- ♦ 77.76MHz (fNOM) Frequency
- ♦ 3.135V to 3.465V Operation
- ♦ Low Jitter: < 1ps RMS
- ♦ ±69ppm Absolute Pull Range (APR)
- **♦** Output Options:
  - **LVCMOS Output Buffer LVDS Complementary Output Buffer**
- ♦ Minimum ±110ppm Tuning Range (+25°C)
- ♦ 14mm x 9mm x 3.06mm Plastic LGA Package

## **Ordering Information**

| PART        | TEMP RANGE     | OUTPUT TYPE | FREQUENCY<br>(f <sub>NOM</sub> ) (MHz) | PIN-PACKAGE | TOP MARK*   |
|-------------|----------------|-------------|----------------------------------------|-------------|-------------|
| DS4077L-0CN | -40°C to +85°C | LVCMOS      | 77.76                                  | 9 LGA       | DS4077L-0CN |
| DS4077L-0DN | -40°C to +85°C | LVDS        | 77.76                                  | 9 LGA       | DS4077L-0DN |

<sup>\*</sup>The top mark includes an "N" for industrial temperature grade devices.

## **Pin Configuration**

#### **TOP VIEW** N.C. 9 8 7 VC Vdd 6 DALLAS 5 N.C. N.C. (LVDSO-) DS4077 LVCMOS (LVDSO+) Vss **LGA** ( ) LVDS OPTION TRANSFER-MOLDED PLASTIC PACKAGE

# **Block Diagram**



DALLAS // X I // X

Maxim Integrated Products 1

#### **ABSOLUTE MAXIMUM RATINGS**

| VC, VDD, LVCMOS, LVDSO+, LVDSO | 0- Output0.3V, +3.6V |
|--------------------------------|----------------------|
| Operating Temperature Range    |                      |
| (noncondensing)                | 40°C to +85°C        |
| Junction Temperature           | +150°C               |
| Thermal Resistance             |                      |
| Junction to Ambient            | 91.06°C/W            |
| lunction to Caso               | 11 51°C\\\           |

Storage Temperature Range ......55°C to +125°C Soldering Temperature (reflow, 2 passes max)....See IPC/JEDEC STD-020 Specification

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

 $(V_{DD} = 3.135V \text{ to } 3.465V, T_{A} = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ unless otherwise noted.})$  (Typical values at +25°C,  $V_{DD} = 3.3V$ , unless otherwise noted.) (Note 1)

| PARAMETER                                 | SYMBOL            | CONDITIONS                                                         | MIN           | TYP              | MAX           | UNITS  |
|-------------------------------------------|-------------------|--------------------------------------------------------------------|---------------|------------------|---------------|--------|
| V <sub>DD</sub> Operating Supply Range    | V <sub>DD</sub>   |                                                                    | 3.135         | 3.3              | 3.465         | V      |
| V <sub>DD</sub> Supply Current            | I <sub>DD</sub>   | Output open                                                        |               | 20               | 30            | mA     |
| Frequency                                 | fout              | VC = 1.6V, V <sub>DD</sub> = 3.3V, T <sub>A</sub> = +25°C (Note 2) | fNOM<br>-8ppm | f <sub>NOM</sub> | fNOM<br>+8ppm | MHz    |
| Frequency vs. V <sub>DD</sub> Sensitivity | $V_{DD}$ ppm      | V <sub>DD</sub> = 3.3V ±5%                                         | -3.5          |                  | +11.5         | ppm/pF |
| Frequency vs. Load Sensitivity            | LOADpmm           | 10pF to 20pF (Note 3)                                              |               | -1               |               | ppm    |
| Frequency vs. Temperature                 | TEMPppm           | From +25°C                                                         | -20           |                  | +20           | ppm    |
| VC Voltage Range                          | VCRANGE           |                                                                    | 0.3           | 1.60             | 2.8           | V      |
| Frequency Tuning Sensitivity              | VC <sub>SEN</sub> |                                                                    | 41            |                  | 164           | ppm/V  |
| Tuning Voltage Bandwidth                  | VC <sub>BW</sub>  | (Note 3)                                                           | 10            |                  |               | kHz    |
| Absolute Pull Range                       | fTUNE             | VC = 0.3V to 2.8V (Note 2)                                         | -69           |                  | +69           | ppm    |
| VC Input Leakage                          | ILCV              | VC = 0V to V <sub>DD</sub>                                         | -500          |                  | +500          | nA     |
| Aging, First Year                         | AGEppm            |                                                                    | -5            |                  | +5            | ppm    |
| Aging, Years 0-10                         | tage              | Total aging                                                        | -10           |                  | +10           | ppm    |
| LVDS OUTPUT                               |                   |                                                                    |               |                  |               |        |
| Output High Voltage                       | Vohlvdso          | (Note 4)                                                           |               |                  | 1.475         | V      |
| Output Low Voltage                        | Vollydso          | (Note 4)                                                           | 0.925         |                  |               | V      |
| Differential Output Voltage               | Vodlvdso          | (Note 4)                                                           | 250           |                  | 400           | mV     |
| Output Common-Mode Variation              | VLVDSOCOM         | (Note 4)                                                           |               |                  | 150           | mV     |
| Offset Output Voltage                     | Vofflydso         | (Note 4)                                                           | 1.125         |                  | 1.275         | V      |
| Differential Output Impedeance            | Rolvdso           | (Note 3)                                                           | 80            |                  | 140           | Ω      |
| Output Current                            | IVSSLVDSO         | Short ground                                                       |               |                  | 40            | mA     |
| Output Current                            | ILVDSO            | Short together (Note 3)                                            |               |                  | 12            | mA     |
| Output Rise Time (Differential)           | trlvdso           | 20% to 80% (Note 3)                                                | 150           |                  |               | ps     |
| Output Fall Time (Differential)           | tFLVDSO           | 80% to 20% (Note 3)                                                | 150           |                  |               | ps     |



### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{DD} = 3.135V \text{ to } 3.465V, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}, \text{ unless otherwise noted.})$  (Typical values at +25°C,  $V_{DD} = 3.3V$ , unless otherwise noted.) (Note 1)

| PARAMETER                | SYMBOL                       | SYMBOL CONDITIONS                                                   |                           | TYP  | MAX      | UNITS             |
|--------------------------|------------------------------|---------------------------------------------------------------------|---------------------------|------|----------|-------------------|
| LVCMOS OUTPUT            | •                            |                                                                     |                           |      |          |                   |
| Output Logic 0           | V <sub>OL</sub>              | Output Current -450µA                                               | 0                         |      | 0.4      | V                 |
| Output Logic 1           | Voн                          | Output Current +450µA                                               | V <sub>DD</sub> -<br>0.8V |      | $V_{DD}$ | V                 |
| Output Rise Time         | t <sub>R</sub>               | Load condition: 10pF to ground; 10% to 90% V <sub>DD</sub> (Note 3) |                           |      | 2        | ns                |
| Output Fall Time         | tF                           | Load condition: 10pF to ground; 90% to 10% VDD (Note 3)             |                           |      | 2        | ns                |
| Duty Cycle               | Dcyc                         | Load condition: 10pF, V <sub>DD</sub> / 2 (Note 3)                  | 40                        |      | 60       | %                 |
| Harmonics                | Н                            | V <sub>DD</sub> = 3.3V, T <sub>A</sub> = +25°C (Note 3)             |                           | -18  | -8       | dBc/Hz            |
| SSB PHASE NOISE AND JITT | ER, V <sub>DD</sub> = 3.3, T | д = +25°C (Note 3)                                                  |                           |      |          |                   |
| 10Hz Offset              |                              |                                                                     |                           | -74  |          |                   |
| 100Hz Offset             |                              |                                                                     |                           | -105 |          |                   |
| 1kHz Offset              |                              | LVCMOS                                                              |                           | -130 |          | dBc/Hz            |
| 10kHz Offset             |                              |                                                                     |                           | -147 |          |                   |
| 100kHz Offset            |                              |                                                                     |                           | -150 |          |                   |
| Jitter (12kHz to 80MHz)  |                              |                                                                     |                           | 1    |          | ps <sub>RMS</sub> |

**Note 1:** Limits at -40°C are guaranteed by design and not production tested.

Note 2: 10pF, LVCMOS.

Note 3: Guaranteed by design and not production tested.

Note 4:  $100\Omega$  differential load.

# **Pin Description**

| PIN           |            | NAME            | FUNCTION                           |  |
|---------------|------------|-----------------|------------------------------------|--|
| LVCMOS        | LVDS       | INAIVIE         | FUNCTION                           |  |
| 1             | 1          | VC              | VCXO Control Voltage               |  |
| 2, 5, 7, 8, 9 | 2, 7, 8, 9 | N.C.            | No Connection                      |  |
| 3             | 3          | V <sub>SS</sub> | Ground                             |  |
| 4             | _          | LVCMOS          | LVCMOS Output                      |  |
| 6             | 6          | V <sub>DD</sub> | DC Power                           |  |
| _             | 4, 5       | LVDSO+/LVDSO-   | LVDS Positive and Negative Outputs |  |

### Typical Operating Characteristics

(V<sub>CC</sub> = +3.3V, T<sub>A</sub> = +25°C, unless otherwise noted.)







### Package Information

(For the latest package information, go to www.maxim-ic.com/DallasPackInfo and click on package drawing 56-G6034-001.)

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

4 \_\_\_\_\_\_Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600

© 2005 Maxim Integrated Products

Printed USA is a registered trademark of Maxim Integrated Products, Inc.